probe.c 32.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * probe.c - PCI detection and setup code
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/slab.h>
#include <linux/module.h>
#include <linux/cpumask.h>
S
Shaohua Li 已提交
12
#include <linux/pci-aspm.h>
13
#include "pci.h"
L
Linus Torvalds 已提交
14 15 16 17 18 19 20 21

#define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */
#define CARDBUS_RESERVE_BUSNR	3

/* Ugh.  Need to stop exporting this to modules. */
LIST_HEAD(pci_root_buses);
EXPORT_SYMBOL(pci_root_buses);

22 23 24 25 26

static int find_anything(struct device *dev, void *data)
{
	return 1;
}
L
Linus Torvalds 已提交
27

Z
Zhang, Yanmin 已提交
28 29 30
/*
 * Some device drivers need know if pci is initiated.
 * Basically, we think pci is not initiated when there
31
 * is no device to be found on the pci_bus_type.
Z
Zhang, Yanmin 已提交
32 33 34
 */
int no_pci_devices(void)
{
35 36
	struct device *dev;
	int no_devices;
Z
Zhang, Yanmin 已提交
37

38 39 40 41 42
	dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
	no_devices = (dev == NULL);
	put_device(dev);
	return no_devices;
}
Z
Zhang, Yanmin 已提交
43 44
EXPORT_SYMBOL(no_pci_devices);

L
Linus Torvalds 已提交
45 46 47
/*
 * PCI Bus Class Devices
 */
48
static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
49
					int type,
50
					struct device_attribute *attr,
51
					char *buf)
L
Linus Torvalds 已提交
52 53
{
	int ret;
54
	const struct cpumask *cpumask;
L
Linus Torvalds 已提交
55

56
	cpumask = cpumask_of_pcibus(to_pci_bus(dev));
57
	ret = type?
58 59
		cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
		cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
60 61
	buf[ret++] = '\n';
	buf[ret] = '\0';
L
Linus Torvalds 已提交
62 63
	return ret;
}
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80

static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
}

static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
}

DEVICE_ATTR(cpuaffinity,     S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
L
Linus Torvalds 已提交
81 82 83 84

/*
 * PCI Bus Class
 */
85
static void release_pcibus_dev(struct device *dev)
L
Linus Torvalds 已提交
86
{
87
	struct pci_bus *pci_bus = to_pci_bus(dev);
L
Linus Torvalds 已提交
88 89 90 91 92 93 94 95

	if (pci_bus->bridge)
		put_device(pci_bus->bridge);
	kfree(pci_bus);
}

static struct class pcibus_class = {
	.name		= "pci_bus",
96
	.dev_release	= &release_pcibus_dev,
L
Linus Torvalds 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
};

static int __init pcibus_class_init(void)
{
	return class_register(&pcibus_class);
}
postcore_initcall(pcibus_class_init);

/*
 * Translate the low bits of the PCI base
 * to the resource type
 */
static inline unsigned int pci_calc_resource_flags(unsigned int flags)
{
	if (flags & PCI_BASE_ADDRESS_SPACE_IO)
		return IORESOURCE_IO;

	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
		return IORESOURCE_MEM | IORESOURCE_PREFETCH;

	return IORESOURCE_MEM;
}

120
static u64 pci_size(u64 base, u64 maxbase, u64 mask)
L
Linus Torvalds 已提交
121
{
122
	u64 size = mask & maxbase;	/* Find the significant bits */
L
Linus Torvalds 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
	if (!size)
		return 0;

	/* Get the lowest of them to find the decode size, and
	   from that the extent.  */
	size = (size & ~(size-1)) - 1;

	/* base == maxbase can be valid only if the BAR has
	   already been programmed with all 1s.  */
	if (base == maxbase && ((base | size) & mask) != mask)
		return 0;

	return size;
}

138 139 140 141 142 143
static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
{
	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
		res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
		return pci_bar_io;
	}
144

145
	res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
146

147
	if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
148 149
		return pci_bar_mem64;
	return pci_bar_mem32;
150 151
}

Y
Yu Zhao 已提交
152 153 154 155 156 157 158 159
/**
 * pci_read_base - read a PCI BAR
 * @dev: the PCI device
 * @type: type of the BAR
 * @res: resource buffer to be filled in
 * @pos: BAR position in the config space
 *
 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
160
 */
Y
Yu Zhao 已提交
161
int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
162
			struct resource *res, unsigned int pos)
163
{
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
	u32 l, sz, mask;

	mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;

	res->name = pci_name(dev);

	pci_read_config_dword(dev, pos, &l);
	pci_write_config_dword(dev, pos, mask);
	pci_read_config_dword(dev, pos, &sz);
	pci_write_config_dword(dev, pos, l);

	/*
	 * All bits set in sz means the device isn't working properly.
	 * If the BAR isn't implemented, all bits must be 0.  If it's a
	 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
	 * 1 must be clear.
	 */
	if (!sz || sz == 0xffffffff)
		goto fail;

	/*
	 * I don't know how l can have all bits set.  Copied from old code.
	 * Maybe it fixes a bug on some ancient platform.
	 */
	if (l == 0xffffffff)
		l = 0;

	if (type == pci_bar_unknown) {
		type = decode_bar(res, l);
		res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
		if (type == pci_bar_io) {
			l &= PCI_BASE_ADDRESS_IO_MASK;
196
			mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
		} else {
			l &= PCI_BASE_ADDRESS_MEM_MASK;
			mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
		}
	} else {
		res->flags |= (l & IORESOURCE_ROM_ENABLE);
		l &= PCI_ROM_ADDRESS_MASK;
		mask = (u32)PCI_ROM_ADDRESS_MASK;
	}

	if (type == pci_bar_mem64) {
		u64 l64 = l;
		u64 sz64 = sz;
		u64 mask64 = mask | (u64)~0 << 32;

		pci_read_config_dword(dev, pos + 4, &l);
		pci_write_config_dword(dev, pos + 4, ~0);
		pci_read_config_dword(dev, pos + 4, &sz);
		pci_write_config_dword(dev, pos + 4, l);

		l64 |= ((u64)l << 32);
		sz64 |= ((u64)sz << 32);

		sz64 = pci_size(l64, sz64, mask64);

		if (!sz64)
			goto fail;

225
		if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
226 227
			dev_err(&dev->dev, "can't handle 64-bit BAR\n");
			goto fail;
228
		} else if ((sizeof(resource_size_t) < 8) && l) {
229 230 231 232 233 234 235 236
			/* Address above 32-bit boundary; disable the BAR */
			pci_write_config_dword(dev, pos, 0);
			pci_write_config_dword(dev, pos + 4, 0);
			res->start = 0;
			res->end = sz64;
		} else {
			res->start = l64;
			res->end = l64 + sz64;
237 238
			dev_printk(KERN_DEBUG, &dev->dev,
				"reg %x 64bit mmio: %pR\n", pos, res);
239
		}
240 241

		res->flags |= IORESOURCE_MEM_64;
242 243 244 245 246 247 248 249
	} else {
		sz = pci_size(l, sz, mask);

		if (!sz)
			goto fail;

		res->start = l;
		res->end = l + sz;
250 251 252 253

		dev_printk(KERN_DEBUG, &dev->dev, "reg %x %s: %pR\n", pos,
			(res->flags & IORESOURCE_IO) ? "io port" : "32bit mmio",
			res);
254 255 256 257 258 259 260
	}

 out:
	return (type == pci_bar_mem64) ? 1 : 0;
 fail:
	res->flags = 0;
	goto out;
261 262
}

L
Linus Torvalds 已提交
263 264
static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
{
265
	unsigned int pos, reg;
266

267 268
	for (pos = 0; pos < howmany; pos++) {
		struct resource *res = &dev->resource[pos];
L
Linus Torvalds 已提交
269
		reg = PCI_BASE_ADDRESS_0 + (pos << 2);
270
		pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
L
Linus Torvalds 已提交
271
	}
272

L
Linus Torvalds 已提交
273
	if (rom) {
274
		struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
L
Linus Torvalds 已提交
275
		dev->rom_base_reg = rom;
276 277 278 279
		res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
				IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
				IORESOURCE_SIZEALIGN;
		__pci_read_base(dev, pci_bar_mem32, res, rom);
L
Linus Torvalds 已提交
280 281 282
	}
}

283
void __devinit pci_read_bridge_bases(struct pci_bus *child)
L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291
{
	struct pci_dev *dev = child->self;
	u8 io_base_lo, io_limit_lo;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
	struct resource *res;
	int i;

292
	if (!child->parent)	/* It's a host bus, nothing to read */
L
Linus Torvalds 已提交
293 294 295
		return;

	if (dev->transparent) {
296
		dev_info(&dev->dev, "transparent bridge\n");
297 298
		for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
			child->resource[i] = child->parent->resource[i - 3];
L
Linus Torvalds 已提交
299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
	}

	res = child->resource[0];
	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
	base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
	limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;

	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
		u16 io_base_hi, io_limit_hi;
		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
		base |= (io_base_hi << 16);
		limit |= (io_limit_hi << 16);
	}

	if (base <= limit) {
		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
317 318 319 320
		if (!res->start)
			res->start = base;
		if (!res->end)
			res->end = limit + 0xfff;
321
		dev_printk(KERN_DEBUG, &dev->dev, "bridge io port: %pR\n", res);
L
Linus Torvalds 已提交
322 323 324 325 326 327 328 329 330 331 332
	}

	res = child->resource[1];
	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
	base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
	limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
	if (base <= limit) {
		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
		res->start = base;
		res->end = limit + 0xfffff;
333 334
		dev_printk(KERN_DEBUG, &dev->dev, "bridge 32bit mmio: %pR\n",
			res);
L
Linus Torvalds 已提交
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	}

	res = child->resource[2];
	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
	base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
	limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;

	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
		u32 mem_base_hi, mem_limit_hi;
		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);

		/*
		 * Some bridges set the base > limit by default, and some
		 * (broken) BIOSes do not initialize them.  If we find
		 * this, just assume they are not being used.
		 */
		if (mem_base_hi <= mem_limit_hi) {
#if BITS_PER_LONG == 64
			base |= ((long) mem_base_hi) << 32;
			limit |= ((long) mem_limit_hi) << 32;
#else
			if (mem_base_hi || mem_limit_hi) {
359 360
				dev_err(&dev->dev, "can't handle 64-bit "
					"address space for bridge\n");
L
Linus Torvalds 已提交
361 362 363 364 365 366
				return;
			}
#endif
		}
	}
	if (base <= limit) {
367 368 369 370
		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
					 IORESOURCE_MEM | IORESOURCE_PREFETCH;
		if (res->flags & PCI_PREF_RANGE_TYPE_64)
			res->flags |= IORESOURCE_MEM_64;
L
Linus Torvalds 已提交
371 372
		res->start = base;
		res->end = limit + 0xfffff;
373 374 375
		dev_printk(KERN_DEBUG, &dev->dev, "bridge %sbit mmio pref: %pR\n",
			(res->flags & PCI_PREF_RANGE_TYPE_64) ? "64" : "32",
			res);
L
Linus Torvalds 已提交
376 377 378
	}
}

379
static struct pci_bus * pci_alloc_bus(void)
L
Linus Torvalds 已提交
380 381 382
{
	struct pci_bus *b;

383
	b = kzalloc(sizeof(*b), GFP_KERNEL);
L
Linus Torvalds 已提交
384 385 386 387
	if (b) {
		INIT_LIST_HEAD(&b->node);
		INIT_LIST_HEAD(&b->children);
		INIT_LIST_HEAD(&b->devices);
A
Alex Chiang 已提交
388
		INIT_LIST_HEAD(&b->slots);
L
Linus Torvalds 已提交
389 390 391 392
	}
	return b;
}

393 394
static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
					   struct pci_dev *bridge, int busnr)
L
Linus Torvalds 已提交
395 396 397 398 399 400 401 402 403 404 405 406 407 408
{
	struct pci_bus *child;
	int i;

	/*
	 * Allocate a new bus, and inherit stuff from the parent..
	 */
	child = pci_alloc_bus();
	if (!child)
		return NULL;

	child->parent = parent;
	child->ops = parent->ops;
	child->sysdata = parent->sysdata;
409
	child->bus_flags = parent->bus_flags;
L
Linus Torvalds 已提交
410

411 412 413 414 415
	/* initialize some portions of the bus device, but don't register it
	 * now as the parent is not properly set up yet.  This device will get
	 * registered later in pci_bus_add_devices()
	 */
	child->dev.class = &pcibus_class;
416
	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
L
Linus Torvalds 已提交
417 418 419 420 421 422 423 424 425

	/*
	 * Set up the primary, secondary and subordinate
	 * bus numbers.
	 */
	child->number = child->secondary = busnr;
	child->primary = parent->secondary;
	child->subordinate = 0xff;

426 427 428 429 430 431
	if (!bridge)
		return child;

	child->self = bridge;
	child->bridge = get_device(&bridge->dev);

L
Linus Torvalds 已提交
432
	/* Set up default resource pointers and names.. */
433
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
L
Linus Torvalds 已提交
434 435 436 437 438 439 440 441
		child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
		child->resource[i]->name = child->name;
	}
	bridge->subordinate = child;

	return child;
}

442
struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
L
Linus Torvalds 已提交
443 444 445 446
{
	struct pci_bus *child;

	child = pci_alloc_child_bus(parent, dev, busnr);
447
	if (child) {
448
		down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
449
		list_add_tail(&child->node, &parent->children);
450
		up_write(&pci_bus_sem);
451
	}
L
Linus Torvalds 已提交
452 453 454
	return child;
}

455
static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
456 457
{
	struct pci_bus *parent = child->parent;
458 459 460 461 462 463

	/* Attempts to fix that up are really dangerous unless
	   we're going to re-assign all bus numbers. */
	if (!pcibios_assign_all_busses())
		return;

464 465 466 467 468 469 470
	while (parent->parent && parent->subordinate < max) {
		parent->subordinate = max;
		pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
		parent = parent->parent;
	}
}

L
Linus Torvalds 已提交
471 472 473 474 475 476 477 478 479 480
/*
 * If it's a bridge, configure it and scan the bus behind it.
 * For CardBus bridges, we don't scan behind as the devices will
 * be handled by the bridge driver itself.
 *
 * We need to process bridges in two passes -- first we scan those
 * already configured by the BIOS and after we are done with all of
 * them, we proceed to assigning numbers to the remaining buses in
 * order to avoid overlaps between old and new bus numbers.
 */
481
int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
L
Linus Torvalds 已提交
482 483 484
{
	struct pci_bus *child;
	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
485
	u32 buses, i, j = 0;
L
Linus Torvalds 已提交
486
	u16 bctl;
487
	int broken = 0;
L
Linus Torvalds 已提交
488 489 490

	pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);

491 492
	dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
		buses & 0xffffff, pass);
L
Linus Torvalds 已提交
493

494 495 496 497 498 499 500
	/* Check if setup is sensible at all */
	if (!pass &&
	    ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
		dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
		broken = 1;
	}

L
Linus Torvalds 已提交
501 502 503 504 505 506
	/* Disable MasterAbortMode during probing to avoid reporting
	   of bus errors (in some architectures) */ 
	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);

507
	if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
L
Linus Torvalds 已提交
508 509 510 511 512 513
		unsigned int cmax, busnr;
		/*
		 * Bus already configured by firmware, process it in the first
		 * pass and just note the configuration.
		 */
		if (pass)
514
			goto out;
L
Linus Torvalds 已提交
515 516 517 518
		busnr = (buses >> 8) & 0xFF;

		/*
		 * If we already got to this bus through a different bridge,
A
Alex Chiang 已提交
519 520 521 522
		 * don't re-add it. This can happen with the i450NX chipset.
		 *
		 * However, we continue to descend down the hierarchy and
		 * scan remaining child buses.
L
Linus Torvalds 已提交
523
		 */
A
Alex Chiang 已提交
524 525 526 527 528 529 530 531
		child = pci_find_bus(pci_domain_nr(bus), busnr);
		if (!child) {
			child = pci_add_new_bus(bus, dev, busnr);
			if (!child)
				goto out;
			child->primary = buses & 0xFF;
			child->subordinate = (buses >> 16) & 0xFF;
			child->bridge_ctl = bctl;
L
Linus Torvalds 已提交
532 533 534 535 536 537 538 539 540 541 542 543
		}

		cmax = pci_scan_child_bus(child);
		if (cmax > max)
			max = cmax;
		if (child->subordinate > max)
			max = child->subordinate;
	} else {
		/*
		 * We need to assign a number to this bus which we always
		 * do in the second pass.
		 */
544
		if (!pass) {
545
			if (pcibios_assign_all_busses() || broken)
546 547 548 549 550 551 552 553
				/* Temporarily disable forwarding of the
				   configuration cycles on all bridges in
				   this bus segment to avoid possible
				   conflicts in the second pass between two
				   bridges programmed with overlapping
				   bus ranges. */
				pci_write_config_dword(dev, PCI_PRIMARY_BUS,
						       buses & ~0xffffff);
554
			goto out;
555
		}
L
Linus Torvalds 已提交
556 557 558 559

		/* Clear errors */
		pci_write_config_word(dev, PCI_STATUS, 0xffff);

560 561 562
		/* Prevent assigning a bus number that already exists.
		 * This can happen when a bridge is hot-plugged */
		if (pci_find_bus(pci_domain_nr(bus), max+1))
563
			goto out;
564
		child = pci_add_new_bus(bus, dev, ++max);
L
Linus Torvalds 已提交
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
		buses = (buses & 0xff000000)
		      | ((unsigned int)(child->primary)     <<  0)
		      | ((unsigned int)(child->secondary)   <<  8)
		      | ((unsigned int)(child->subordinate) << 16);

		/*
		 * yenta.c forces a secondary latency timer of 176.
		 * Copy that behaviour here.
		 */
		if (is_cardbus) {
			buses &= ~0xff000000;
			buses |= CARDBUS_LATENCY_TIMER << 24;
		}
			
		/*
		 * We need to blast all three values with a single write.
		 */
		pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);

		if (!is_cardbus) {
585
			child->bridge_ctl = bctl;
586 587 588 589 590 591 592
			/*
			 * Adjust subordinate busnr in parent buses.
			 * We do this before scanning for children because
			 * some devices may not be detected if the bios
			 * was lazy.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
593 594
			/* Now we can scan all subordinate buses... */
			max = pci_scan_child_bus(child);
595 596 597 598 599
			/*
			 * now fix it up again since we have found
			 * the real value of max.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
600 601 602 603 604 605
		} else {
			/*
			 * For CardBus bridges, we leave 4 bus numbers
			 * as cards with a PCI-to-PCI bridge can be
			 * inserted later.
			 */
606 607
			for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
				struct pci_bus *parent = bus;
608 609 610
				if (pci_find_bus(pci_domain_nr(bus),
							max+i+1))
					break;
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
				while (parent->parent) {
					if ((!pcibios_assign_all_busses()) &&
					    (parent->subordinate > max) &&
					    (parent->subordinate <= max+i)) {
						j = 1;
					}
					parent = parent->parent;
				}
				if (j) {
					/*
					 * Often, there are two cardbus bridges
					 * -- try to leave one valid bus number
					 * for each one.
					 */
					i /= 2;
					break;
				}
			}
629
			max += i;
630
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
631 632 633 634 635 636 637 638
		}
		/*
		 * Set the subordinate bus number to its real value.
		 */
		child->subordinate = max;
		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
	}

639 640 641
	sprintf(child->name,
		(is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
		pci_domain_nr(bus), child->number);
L
Linus Torvalds 已提交
642

643
	/* Has only triggered on CardBus, fixup is in yenta_socket */
644 645 646 647 648
	while (bus->parent) {
		if ((child->subordinate > bus->subordinate) ||
		    (child->number > bus->subordinate) ||
		    (child->number < bus->number) ||
		    (child->subordinate < bus->number)) {
649
			pr_debug("PCI: Bus #%02x (-#%02x) is %s "
650 651 652 653
				"hidden behind%s bridge #%02x (-#%02x)\n",
				child->number, child->subordinate,
				(bus->number > child->subordinate &&
				 bus->subordinate < child->number) ?
654 655
					"wholly" : "partially",
				bus->self->transparent ? " transparent" : "",
656
				bus->number, bus->subordinate);
657 658 659 660
		}
		bus = bus->parent;
	}

661 662 663
out:
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);

L
Linus Torvalds 已提交
664 665 666 667 668 669 670 671 672 673 674 675
	return max;
}

/*
 * Read interrupt line and base address registers.
 * The architecture-dependent code can tweak these, of course.
 */
static void pci_read_irq(struct pci_dev *dev)
{
	unsigned char irq;

	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
676
	dev->pin = irq;
L
Linus Torvalds 已提交
677 678 679 680 681
	if (irq)
		pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
	dev->irq = irq;
}

Y
Yu Zhao 已提交
682 683 684 685 686 687 688 689 690 691 692 693 694
static void set_pcie_port_type(struct pci_dev *pdev)
{
	int pos;
	u16 reg16;

	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (!pos)
		return;
	pdev->is_pcie = 1;
	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
	pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
}

695
#define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)
696

L
Linus Torvalds 已提交
697 698 699 700 701 702 703
/**
 * pci_setup_device - fill in class and map information of a device
 * @dev: the device structure to fill
 *
 * Initialize the device structure with information about the device's 
 * vendor,class,memory and IO-space addresses,IRQ lines etc.
 * Called at initialisation of the PCI subsystem and by CardBus services.
Y
Yu Zhao 已提交
704 705
 * Returns 0 on success and negative if unknown type of device (not normal,
 * bridge or CardBus).
L
Linus Torvalds 已提交
706
 */
Y
Yu Zhao 已提交
707
int pci_setup_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
708 709
{
	u32 class;
Y
Yu Zhao 已提交
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	u8 hdr_type;
	struct pci_slot *slot;

	if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
		return -EIO;

	dev->sysdata = dev->bus->sysdata;
	dev->dev.parent = dev->bus->bridge;
	dev->dev.bus = &pci_bus_type;
	dev->hdr_type = hdr_type & 0x7f;
	dev->multifunction = !!(hdr_type & 0x80);
	dev->error_state = pci_channel_io_normal;
	set_pcie_port_type(dev);

	list_for_each_entry(slot, &dev->bus->slots, list)
		if (PCI_SLOT(dev->devfn) == slot->number)
			dev->slot = slot;

	/* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
	   set this higher, assuming the system even supports it.  */
	dev->dma_mask = 0xffffffff;
L
Linus Torvalds 已提交
731

732 733 734
	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
		     dev->bus->number, PCI_SLOT(dev->devfn),
		     PCI_FUNC(dev->devfn));
L
Linus Torvalds 已提交
735 736

	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
A
Auke Kok 已提交
737
	dev->revision = class & 0xff;
L
Linus Torvalds 已提交
738 739 740 741
	class >>= 8;				    /* upper 3 bytes */
	dev->class = class;
	class >>= 8;

742
	dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
L
Linus Torvalds 已提交
743 744
		 dev->vendor, dev->device, class, dev->hdr_type);

745 746 747
	/* need to have dev->class ready */
	dev->cfg_size = pci_cfg_space_size(dev);

L
Linus Torvalds 已提交
748
	/* "Unknown power state" */
749
	dev->current_state = PCI_UNKNOWN;
L
Linus Torvalds 已提交
750 751 752

	/* Early fixups, before probing the BARs */
	pci_fixup_device(pci_fixup_early, dev);
753 754
	/* device class may be changed after fixup */
	class = dev->class >> 8;
L
Linus Torvalds 已提交
755 756 757 758 759 760 761 762 763

	switch (dev->hdr_type) {		    /* header type */
	case PCI_HEADER_TYPE_NORMAL:		    /* standard header */
		if (class == PCI_CLASS_BRIDGE_PCI)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
		pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
764 765 766 767 768 769 770 771 772 773 774

		/*
		 *	Do the ugly legacy mode stuff here rather than broken chip
		 *	quirk code. Legacy mode ATA controllers have fixed
		 *	addresses. These are not always echoed in BAR0-3, and
		 *	BAR0-3 in a few cases contain junk!
		 */
		if (class == PCI_CLASS_STORAGE_IDE) {
			u8 progif;
			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
			if ((progif & 1) == 0) {
775 776 777 778 779 780
				dev->resource[0].start = 0x1F0;
				dev->resource[0].end = 0x1F7;
				dev->resource[0].flags = LEGACY_IO_RESOURCE;
				dev->resource[1].start = 0x3F6;
				dev->resource[1].end = 0x3F6;
				dev->resource[1].flags = LEGACY_IO_RESOURCE;
781 782
			}
			if ((progif & 4) == 0) {
783 784 785 786 787 788
				dev->resource[2].start = 0x170;
				dev->resource[2].end = 0x177;
				dev->resource[2].flags = LEGACY_IO_RESOURCE;
				dev->resource[3].start = 0x376;
				dev->resource[3].end = 0x376;
				dev->resource[3].flags = LEGACY_IO_RESOURCE;
789 790
			}
		}
L
Linus Torvalds 已提交
791 792 793 794 795 796 797 798
		break;

	case PCI_HEADER_TYPE_BRIDGE:		    /* bridge header */
		if (class != PCI_CLASS_BRIDGE_PCI)
			goto bad;
		/* The PCI-to-PCI bridge spec requires that subtractive
		   decoding (i.e. transparent) bridge must have programming
		   interface code of 0x01. */ 
799
		pci_read_irq(dev);
L
Linus Torvalds 已提交
800 801 802 803 804 805 806 807 808 809 810 811 812 813
		dev->transparent = ((dev->class & 0xff) == 1);
		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
		break;

	case PCI_HEADER_TYPE_CARDBUS:		    /* CardBus bridge header */
		if (class != PCI_CLASS_BRIDGE_CARDBUS)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 1, 0);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
		break;

	default:				    /* unknown header */
814 815
		dev_err(&dev->dev, "unknown header type %02x, "
			"ignoring device\n", dev->hdr_type);
Y
Yu Zhao 已提交
816
		return -EIO;
L
Linus Torvalds 已提交
817 818

	bad:
819 820
		dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
			"type %02x)\n", class, dev->hdr_type);
L
Linus Torvalds 已提交
821 822 823 824 825 826 827
		dev->class = PCI_CLASS_NOT_DEFINED;
	}

	/* We found a fine healthy device, go go go... */
	return 0;
}

828 829 830
static void pci_release_capabilities(struct pci_dev *dev)
{
	pci_vpd_release(dev);
831
	pci_iov_release(dev);
832 833
}

L
Linus Torvalds 已提交
834 835 836 837 838 839 840 841 842 843 844 845
/**
 * pci_release_dev - free a pci device structure when all users of it are finished.
 * @dev: device that's been disconnected
 *
 * Will be called only by the device core when all users of this pci device are
 * done.
 */
static void pci_release_dev(struct device *dev)
{
	struct pci_dev *pci_dev;

	pci_dev = to_pci_dev(dev);
846
	pci_release_capabilities(pci_dev);
L
Linus Torvalds 已提交
847 848 849 850 851
	kfree(pci_dev);
}

/**
 * pci_cfg_space_size - get the configuration space size of the PCI device.
R
Randy Dunlap 已提交
852
 * @dev: PCI device
L
Linus Torvalds 已提交
853 854 855 856 857 858 859 860
 *
 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
 * have 4096 bytes.  Even if the device is capable, that doesn't mean we can
 * access it.  Maybe we don't have a way to generate extended config space
 * accesses, or the device is behind a reverse Express bridge.  So we try
 * reading the dword at 0x100 which must either be 0 or a valid extended
 * capability header.
 */
861
int pci_cfg_space_size_ext(struct pci_dev *dev)
L
Linus Torvalds 已提交
862 863
{
	u32 status;
864
	int pos = PCI_CFG_SPACE_SIZE;
L
Linus Torvalds 已提交
865

866
	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
867 868 869 870 871 872 873 874 875 876 877 878 879 880
		goto fail;
	if (status == 0xffffffff)
		goto fail;

	return PCI_CFG_SPACE_EXP_SIZE;

 fail:
	return PCI_CFG_SPACE_SIZE;
}

int pci_cfg_space_size(struct pci_dev *dev)
{
	int pos;
	u32 status;
881 882 883 884 885
	u16 class;

	class = dev->class >> 8;
	if (class == PCI_CLASS_BRIDGE_HOST)
		return pci_cfg_space_size_ext(dev);
886

L
Linus Torvalds 已提交
887 888 889 890 891 892 893 894 895 896 897
	pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
	if (!pos) {
		pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
		if (!pos)
			goto fail;

		pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
		if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
			goto fail;
	}

898
	return pci_cfg_space_size_ext(dev);
L
Linus Torvalds 已提交
899 900 901 902 903 904 905 906 907 908

 fail:
	return PCI_CFG_SPACE_SIZE;
}

static void pci_release_bus_bridge_dev(struct device *dev)
{
	kfree(dev);
}

909 910 911 912 913 914 915 916 917 918 919 920 921 922
struct pci_dev *alloc_pci_dev(void)
{
	struct pci_dev *dev;

	dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
	if (!dev)
		return NULL;

	INIT_LIST_HEAD(&dev->bus_list);

	return dev;
}
EXPORT_SYMBOL(alloc_pci_dev);

L
Linus Torvalds 已提交
923 924 925 926
/*
 * Read the config data for a PCI device, sanity-check it
 * and fill in the dev structure...
 */
927
static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
L
Linus Torvalds 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
{
	struct pci_dev *dev;
	u32 l;
	int delay = 1;

	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
		return NULL;

	/* some broken boards return 0 or ~0 if a slot is empty: */
	if (l == 0xffffffff || l == 0x00000000 ||
	    l == 0x0000ffff || l == 0xffff0000)
		return NULL;

	/* Configuration request Retry Status */
	while (l == 0xffff0001) {
		msleep(delay);
		delay *= 2;
		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
			return NULL;
		/* Card hasn't responded in 60 seconds?  Must be stuck. */
		if (delay > 60 * 1000) {
949
			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
L
Linus Torvalds 已提交
950 951 952 953 954 955 956
					"responding\n", pci_domain_nr(bus),
					bus->number, PCI_SLOT(devfn),
					PCI_FUNC(devfn));
			return NULL;
		}
	}

957
	dev = alloc_pci_dev();
L
Linus Torvalds 已提交
958 959 960 961 962 963 964
	if (!dev)
		return NULL;

	dev->bus = bus;
	dev->devfn = devfn;
	dev->vendor = l & 0xffff;
	dev->device = (l >> 16) & 0xffff;
965

Y
Yu Zhao 已提交
966
	if (pci_setup_device(dev)) {
L
Linus Torvalds 已提交
967 968 969 970 971 972 973
		kfree(dev);
		return NULL;
	}

	return dev;
}

974 975 976 977 978
static void pci_init_capabilities(struct pci_dev *dev)
{
	/* MSI/MSI-X list */
	pci_msi_init_pci_dev(dev);

979 980 981
	/* Buffers for saving PCIe and PCI-X capabilities */
	pci_allocate_cap_save_buffers(dev);

982 983
	/* Power Management */
	pci_pm_init(dev);
984
	platform_pci_wakeup_init(dev);
985 986 987

	/* Vital Product Data */
	pci_vpd_pci22_init(dev);
Y
Yu Zhao 已提交
988 989 990

	/* Alternative Routing-ID Forwarding */
	pci_enable_ari(dev);
991 992 993

	/* Single Root I/O Virtualization */
	pci_iov_init(dev);
994 995
}

996
void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
L
Linus Torvalds 已提交
997
{
998 999 1000
	device_initialize(&dev->dev);
	dev->dev.release = pci_release_dev;
	pci_dev_get(dev);
L
Linus Torvalds 已提交
1001

1002
	dev->dev.dma_mask = &dev->dma_mask;
1003
	dev->dev.dma_parms = &dev->dma_parms;
1004
	dev->dev.coherent_dma_mask = 0xffffffffull;
L
Linus Torvalds 已提交
1005

1006
	pci_set_dma_max_seg_size(dev, 65536);
1007
	pci_set_dma_seg_boundary(dev, 0xffffffff);
1008

L
Linus Torvalds 已提交
1009 1010 1011
	/* Fix up broken headers */
	pci_fixup_device(pci_fixup_header, dev);

1012 1013
	/* Initialize various capabilities */
	pci_init_capabilities(dev);
1014

L
Linus Torvalds 已提交
1015 1016 1017 1018
	/*
	 * Add the device to our list of discovered devices
	 * and the bus list for fixup functions, etc.
	 */
1019
	down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1020
	list_add_tail(&dev->bus_list, &bus->devices);
1021
	up_write(&pci_bus_sem);
1022 1023
}

1024
struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
1025 1026 1027
{
	struct pci_dev *dev;

T
Trent Piepho 已提交
1028 1029 1030 1031 1032 1033
	dev = pci_get_slot(bus, devfn);
	if (dev) {
		pci_dev_put(dev);
		return dev;
	}

1034 1035 1036 1037 1038
	dev = pci_scan_device(bus, devfn);
	if (!dev)
		return NULL;

	pci_device_add(dev, bus);
L
Linus Torvalds 已提交
1039 1040 1041

	return dev;
}
1042
EXPORT_SYMBOL(pci_scan_single_device);
L
Linus Torvalds 已提交
1043 1044 1045 1046 1047 1048 1049 1050

/**
 * pci_scan_slot - scan a PCI slot on a bus for devices.
 * @bus: PCI bus to scan
 * @devfn: slot number to scan (must have zero function.)
 *
 * Scan a PCI slot on the specified PCI bus for devices, adding
 * discovered devices to the @bus->devices list.  New devices
1051
 * will not have is_added set.
1052 1053
 *
 * Returns the number of new devices found.
L
Linus Torvalds 已提交
1054
 */
1055
int pci_scan_slot(struct pci_bus *bus, int devfn)
L
Linus Torvalds 已提交
1056
{
1057 1058
	int fn, nr = 0;
	struct pci_dev *dev;
L
Linus Torvalds 已提交
1059

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	dev = pci_scan_single_device(bus, devfn);
	if (dev && !dev->is_added)	/* new device? */
		nr++;

	if ((dev && dev->multifunction) ||
	    (!dev && pcibios_scan_all_fns(bus, devfn))) {
		for (fn = 1; fn < 8; fn++) {
			dev = pci_scan_single_device(bus, devfn + fn);
			if (dev) {
				if (!dev->is_added)
					nr++;
				dev->multifunction = 1;
L
Linus Torvalds 已提交
1072 1073 1074
			}
		}
	}
S
Shaohua Li 已提交
1075

1076 1077
	/* only one slot has pcie device */
	if (bus->self && nr)
S
Shaohua Li 已提交
1078 1079
		pcie_aspm_init_link_state(bus->self);

L
Linus Torvalds 已提交
1080 1081 1082
	return nr;
}

1083
unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
L
Linus Torvalds 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
{
	unsigned int devfn, pass, max = bus->secondary;
	struct pci_dev *dev;

	pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);

	/* Go find them, Rover! */
	for (devfn = 0; devfn < 0x100; devfn += 8)
		pci_scan_slot(bus, devfn);

1094 1095 1096
	/* Reserve buses for SR-IOV capability. */
	max += pci_iov_bus_range(bus);

L
Linus Torvalds 已提交
1097 1098 1099 1100
	/*
	 * After performing arch-dependent fixup of the bus, look behind
	 * all PCI-to-PCI bridges on this bus.
	 */
A
Alex Chiang 已提交
1101 1102 1103 1104 1105 1106 1107 1108
	if (!bus->is_added) {
		pr_debug("PCI: Fixups for bus %04x:%02x\n",
			 pci_domain_nr(bus), bus->number);
		pcibios_fixup_bus(bus);
		if (pci_is_root_bus(bus))
			bus->is_added = 1;
	}

L
Linus Torvalds 已提交
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
	for (pass=0; pass < 2; pass++)
		list_for_each_entry(dev, &bus->devices, bus_list) {
			if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
			    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
				max = pci_scan_bridge(bus, dev, max, pass);
		}

	/*
	 * We've scanned the bus and so we know all about what's on
	 * the other side of any bridges that may be on this bus plus
	 * any devices.
	 *
	 * Return how far we've got finding sub-buses.
	 */
	pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
		pci_domain_nr(bus), bus->number, max);
	return max;
}

1128
struct pci_bus * pci_create_bus(struct device *parent,
1129
		int bus, struct pci_ops *ops, void *sysdata)
L
Linus Torvalds 已提交
1130 1131 1132 1133 1134 1135 1136 1137 1138
{
	int error;
	struct pci_bus *b;
	struct device *dev;

	b = pci_alloc_bus();
	if (!b)
		return NULL;

1139
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
L
Linus Torvalds 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
	if (!dev){
		kfree(b);
		return NULL;
	}

	b->sysdata = sysdata;
	b->ops = ops;

	if (pci_find_bus(pci_domain_nr(b), bus)) {
		/* If we already got to this bus through a different bridge, ignore it */
		pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
		goto err_out;
	}
1153 1154

	down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1155
	list_add_tail(&b->node, &pci_root_buses);
1156
	up_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1157 1158 1159

	dev->parent = parent;
	dev->release = pci_release_bus_bridge_dev;
1160
	dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
L
Linus Torvalds 已提交
1161 1162 1163 1164 1165
	error = device_register(dev);
	if (error)
		goto dev_reg_err;
	b->bridge = get_device(dev);

1166 1167 1168
	if (!parent)
		set_dev_node(b->bridge, pcibus_to_node(b));

1169 1170
	b->dev.class = &pcibus_class;
	b->dev.parent = b->bridge;
1171
	dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
1172
	error = device_register(&b->dev);
L
Linus Torvalds 已提交
1173 1174
	if (error)
		goto class_dev_reg_err;
1175
	error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
L
Linus Torvalds 已提交
1176
	if (error)
1177
		goto dev_create_file_err;
L
Linus Torvalds 已提交
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187

	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(b);

	b->number = b->secondary = bus;
	b->resource[0] = &ioport_resource;
	b->resource[1] = &iomem_resource;

	return b;

1188 1189
dev_create_file_err:
	device_unregister(&b->dev);
L
Linus Torvalds 已提交
1190 1191 1192
class_dev_reg_err:
	device_unregister(dev);
dev_reg_err:
1193
	down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1194
	list_del(&b->node);
1195
	up_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1196 1197 1198 1199 1200
err_out:
	kfree(dev);
	kfree(b);
	return NULL;
}
1201

1202
struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
1203 1204 1205 1206 1207 1208 1209 1210 1211
		int bus, struct pci_ops *ops, void *sysdata)
{
	struct pci_bus *b;

	b = pci_create_bus(parent, bus, ops, sysdata);
	if (b)
		b->subordinate = pci_scan_child_bus(b);
	return b;
}
L
Linus Torvalds 已提交
1212 1213 1214
EXPORT_SYMBOL(pci_scan_bus_parented);

#ifdef CONFIG_HOTPLUG
A
Alex Chiang 已提交
1215 1216 1217 1218 1219 1220 1221 1222 1223
/**
 * pci_rescan_bus - scan a PCI bus for devices.
 * @bus: PCI bus to scan
 *
 * Scan a PCI bus and child buses for new devices, adds them,
 * and enables them.
 *
 * Returns the max number of subordinate bus discovered.
 */
1224
unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
A
Alex Chiang 已提交
1225 1226 1227 1228 1229 1230
{
	unsigned int max;
	struct pci_dev *dev;

	max = pci_scan_child_bus(bus);

A
Alex Chiang 已提交
1231
	down_read(&pci_bus_sem);
A
Alex Chiang 已提交
1232 1233 1234 1235 1236
	list_for_each_entry(dev, &bus->devices, bus_list)
		if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
		    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
			if (dev->subordinate)
				pci_bus_size_bridges(dev->subordinate);
A
Alex Chiang 已提交
1237
	up_read(&pci_bus_sem);
A
Alex Chiang 已提交
1238 1239 1240 1241 1242 1243 1244 1245 1246

	pci_bus_assign_resources(bus);
	pci_enable_bridges(bus);
	pci_bus_add_devices(bus);

	return max;
}
EXPORT_SYMBOL_GPL(pci_rescan_bus);

L
Linus Torvalds 已提交
1247 1248 1249 1250 1251
EXPORT_SYMBOL(pci_add_new_bus);
EXPORT_SYMBOL(pci_scan_slot);
EXPORT_SYMBOL(pci_scan_bridge);
EXPORT_SYMBOL_GPL(pci_scan_child_bus);
#endif
1252

1253
static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
1254
{
1255 1256 1257
	const struct pci_dev *a = to_pci_dev(d_a);
	const struct pci_dev *b = to_pci_dev(d_b);

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
	if      (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
	else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return  1;

	if      (a->bus->number < b->bus->number) return -1;
	else if (a->bus->number > b->bus->number) return  1;

	if      (a->devfn < b->devfn) return -1;
	else if (a->devfn > b->devfn) return  1;

	return 0;
}

1270
void __init pci_sort_breadthfirst(void)
1271
{
1272
	bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
1273
}