intr_remapping.c 11.6 KB
Newer Older
Y
Yinghai Lu 已提交
1
#include <linux/interrupt.h>
2
#include <linux/dmar.h>
3 4 5
#include <linux/spinlock.h>
#include <linux/jiffies.h>
#include <linux/pci.h>
6
#include <linux/irq.h>
7
#include <asm/io_apic.h>
Y
Yinghai Lu 已提交
8
#include <asm/smp.h>
9
#include <asm/cpu.h>
K
Kay, Allen M 已提交
10
#include <linux/intel-iommu.h>
11 12 13 14
#include "intr_remapping.h"

static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
static int ir_ioapic_num;
15 16
int intr_remapping_enabled;

Y
Yinghai Lu 已提交
17
struct irq_2_iommu {
18 19 20 21
	struct intel_iommu *iommu;
	u16 irte_index;
	u16 sub_handle;
	u8  irte_mask;
Y
Yinghai Lu 已提交
22 23
};

24
#ifdef CONFIG_GENERIC_HARDIRQS
25 26 27 28 29 30 31 32 33 34 35 36
static struct irq_2_iommu *get_one_free_irq_2_iommu(int cpu)
{
	struct irq_2_iommu *iommu;
	int node;

	node = cpu_to_node(cpu);

	iommu = kzalloc_node(sizeof(*iommu), GFP_ATOMIC, node);
	printk(KERN_DEBUG "alloc irq_2_iommu on cpu %d node %d\n", cpu, node);

	return iommu;
}
37 38 39

static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
{
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

	if (WARN_ON_ONCE(!desc))
		return NULL;

	return desc->irq_2_iommu;
}

static struct irq_2_iommu *irq_2_iommu_alloc_cpu(unsigned int irq, int cpu)
{
	struct irq_desc *desc;
	struct irq_2_iommu *irq_iommu;

	/*
	 * alloc irq desc if not allocated already.
	 */
	desc = irq_to_desc_alloc_cpu(irq, cpu);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc for %d\n", irq);
		return NULL;
	}

	irq_iommu = desc->irq_2_iommu;

	if (!irq_iommu)
		desc->irq_2_iommu = get_one_free_irq_2_iommu(cpu);

	return desc->irq_2_iommu;
}

static struct irq_2_iommu *irq_2_iommu_alloc(unsigned int irq)
{
	return irq_2_iommu_alloc_cpu(irq, boot_cpu_id);
75
}
T
Thomas Gleixner 已提交
76

77 78 79 80 81 82 83 84 85 86 87
#else /* !CONFIG_SPARSE_IRQ */

static struct irq_2_iommu irq_2_iommuX[NR_IRQS];

static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
{
	if (irq < nr_irqs)
		return &irq_2_iommuX[irq];

	return NULL;
}
88 89 90 91
static struct irq_2_iommu *irq_2_iommu_alloc(unsigned int irq)
{
	return irq_2_iommu(irq);
}
92
#endif
93 94 95

static DEFINE_SPINLOCK(irq_2_ir_lock);

96
static struct irq_2_iommu *valid_irq_2_iommu(unsigned int irq)
97
{
98 99 100
	struct irq_2_iommu *irq_iommu;

	irq_iommu = irq_2_iommu(irq);
101

102 103
	if (!irq_iommu)
		return NULL;
104

105 106
	if (!irq_iommu->iommu)
		return NULL;
107

108 109
	return irq_iommu;
}
110

111 112 113
int irq_remapped(int irq)
{
	return valid_irq_2_iommu(irq) != NULL;
114 115 116 117 118
}

int get_irte(int irq, struct irte *entry)
{
	int index;
119
	struct irq_2_iommu *irq_iommu;
120

121
	if (!entry)
122 123 124
		return -1;

	spin_lock(&irq_2_ir_lock);
125 126
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
127 128 129 130
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

131 132
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
	*entry = *(irq_iommu->iommu->ir_table->base + index);
133 134 135 136 137 138 139 140

	spin_unlock(&irq_2_ir_lock);
	return 0;
}

int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
{
	struct ir_table *table = iommu->ir_table;
141
	struct irq_2_iommu *irq_iommu;
142 143 144 145 146 147 148
	u16 index, start_index;
	unsigned int mask = 0;
	int i;

	if (!count)
		return -1;

149
#ifndef CONFIG_SPARSE_IRQ
150 151 152
	/* protect irq_2_iommu_alloc later */
	if (irq >= nr_irqs)
		return -1;
153
#endif
154

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
	/*
	 * start the IRTE search from index 0.
	 */
	index = start_index = 0;

	if (count > 1) {
		count = __roundup_pow_of_two(count);
		mask = ilog2(count);
	}

	if (mask > ecap_max_handle_mask(iommu->ecap)) {
		printk(KERN_ERR
		       "Requested mask %x exceeds the max invalidation handle"
		       " mask value %Lx\n", mask,
		       ecap_max_handle_mask(iommu->ecap));
		return -1;
	}

	spin_lock(&irq_2_ir_lock);
	do {
		for (i = index; i < index + count; i++)
			if  (table->base[i].present)
				break;
		/* empty index found */
		if (i == index + count)
			break;

		index = (index + count) % INTR_REMAP_TABLE_ENTRIES;

		if (index == start_index) {
			spin_unlock(&irq_2_ir_lock);
			printk(KERN_ERR "can't allocate an IRTE\n");
			return -1;
		}
	} while (1);

	for (i = index; i < index + count; i++)
		table->base[i].present = 1;

194
	irq_iommu = irq_2_iommu_alloc(irq);
195 196 197 198 199 200
	if (!irq_iommu) {
		spin_unlock(&irq_2_ir_lock);
		printk(KERN_ERR "can't allocate irq_2_iommu\n");
		return -1;
	}

201 202 203 204
	irq_iommu->iommu = iommu;
	irq_iommu->irte_index =  index;
	irq_iommu->sub_handle = 0;
	irq_iommu->irte_mask = mask;
205 206 207 208 209 210

	spin_unlock(&irq_2_ir_lock);

	return index;
}

211
static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
212 213 214 215 216 217 218
{
	struct qi_desc desc;

	desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
		   | QI_IEC_SELECTIVE;
	desc.high = 0;

219
	return qi_submit_sync(&desc, iommu);
220 221 222 223 224
}

int map_irq_to_irte_handle(int irq, u16 *sub_handle)
{
	int index;
225
	struct irq_2_iommu *irq_iommu;
226 227

	spin_lock(&irq_2_ir_lock);
228 229
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
230 231 232 233
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

234 235
	*sub_handle = irq_iommu->sub_handle;
	index = irq_iommu->irte_index;
236 237 238 239 240 241
	spin_unlock(&irq_2_ir_lock);
	return index;
}

int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
{
242 243
	struct irq_2_iommu *irq_iommu;

244 245
	spin_lock(&irq_2_ir_lock);

246
	irq_iommu = irq_2_iommu_alloc(irq);
247

248 249 250 251 252 253
	if (!irq_iommu) {
		spin_unlock(&irq_2_ir_lock);
		printk(KERN_ERR "can't allocate irq_2_iommu\n");
		return -1;
	}

254 255 256 257
	irq_iommu->iommu = iommu;
	irq_iommu->irte_index = index;
	irq_iommu->sub_handle = subhandle;
	irq_iommu->irte_mask = 0;
258 259 260 261 262 263 264 265

	spin_unlock(&irq_2_ir_lock);

	return 0;
}

int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index)
{
266 267
	struct irq_2_iommu *irq_iommu;

268
	spin_lock(&irq_2_ir_lock);
269 270
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
271 272 273 274
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

275 276 277 278
	irq_iommu->iommu = NULL;
	irq_iommu->irte_index = 0;
	irq_iommu->sub_handle = 0;
	irq_2_iommu(irq)->irte_mask = 0;
279 280 281 282 283 284 285 286

	spin_unlock(&irq_2_ir_lock);

	return 0;
}

int modify_irte(int irq, struct irte *irte_modified)
{
287
	int rc;
288 289 290
	int index;
	struct irte *irte;
	struct intel_iommu *iommu;
291
	struct irq_2_iommu *irq_iommu;
292 293

	spin_lock(&irq_2_ir_lock);
294 295
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
296 297 298 299
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

300
	iommu = irq_iommu->iommu;
301

302
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
303 304 305 306 307
	irte = &iommu->ir_table->base[index];

	set_64bit((unsigned long *)irte, irte_modified->low | (1 << 1));
	__iommu_flush_cache(iommu, irte, sizeof(*irte));

308
	rc = qi_flush_iec(iommu, index, 0);
309
	spin_unlock(&irq_2_ir_lock);
310 311

	return rc;
312 313 314 315
}

int flush_irte(int irq)
{
316
	int rc;
317 318
	int index;
	struct intel_iommu *iommu;
319
	struct irq_2_iommu *irq_iommu;
320 321

	spin_lock(&irq_2_ir_lock);
322 323
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
324 325 326 327
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

328
	iommu = irq_iommu->iommu;
329

330
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
331

332
	rc = qi_flush_iec(iommu, index, irq_iommu->irte_mask);
333 334
	spin_unlock(&irq_2_ir_lock);

335
	return rc;
336 337
}

338 339 340 341 342 343 344 345 346 347
struct intel_iommu *map_ioapic_to_ir(int apic)
{
	int i;

	for (i = 0; i < MAX_IO_APICS; i++)
		if (ir_ioapic[i].id == apic)
			return ir_ioapic[i].iommu;
	return NULL;
}

348 349 350 351 352 353 354 355 356 357 358
struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
{
	struct dmar_drhd_unit *drhd;

	drhd = dmar_find_matched_drhd_unit(dev);
	if (!drhd)
		return NULL;

	return drhd->iommu;
}

359 360
int free_irte(int irq)
{
361
	int rc = 0;
362 363 364
	int index, i;
	struct irte *irte;
	struct intel_iommu *iommu;
365
	struct irq_2_iommu *irq_iommu;
366 367

	spin_lock(&irq_2_ir_lock);
368 369
	irq_iommu = valid_irq_2_iommu(irq);
	if (!irq_iommu) {
370 371 372 373
		spin_unlock(&irq_2_ir_lock);
		return -1;
	}

374
	iommu = irq_iommu->iommu;
375

376
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
377 378
	irte = &iommu->ir_table->base[index];

379 380
	if (!irq_iommu->sub_handle) {
		for (i = 0; i < (1 << irq_iommu->irte_mask); i++)
381
			set_64bit((unsigned long *)irte, 0);
382
		rc = qi_flush_iec(iommu, index, irq_iommu->irte_mask);
383 384
	}

385 386 387 388
	irq_iommu->iommu = NULL;
	irq_iommu->irte_index = 0;
	irq_iommu->sub_handle = 0;
	irq_iommu->irte_mask = 0;
389 390 391

	spin_unlock(&irq_2_ir_lock);

392
	return rc;
393 394
}

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526
static void iommu_set_intr_remapping(struct intel_iommu *iommu, int mode)
{
	u64 addr;
	u32 cmd, sts;
	unsigned long flags;

	addr = virt_to_phys((void *)iommu->ir_table->base);

	spin_lock_irqsave(&iommu->register_lock, flags);

	dmar_writeq(iommu->reg + DMAR_IRTA_REG,
		    (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);

	/* Set interrupt-remapping table pointer */
	cmd = iommu->gcmd | DMA_GCMD_SIRTP;
	writel(cmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRTPS), sts);
	spin_unlock_irqrestore(&iommu->register_lock, flags);

	/*
	 * global invalidation of interrupt entry cache before enabling
	 * interrupt-remapping.
	 */
	qi_global_iec(iommu);

	spin_lock_irqsave(&iommu->register_lock, flags);

	/* Enable interrupt-remapping */
	cmd = iommu->gcmd | DMA_GCMD_IRE;
	iommu->gcmd |= DMA_GCMD_IRE;
	writel(cmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRES), sts);

	spin_unlock_irqrestore(&iommu->register_lock, flags);
}


static int setup_intr_remapping(struct intel_iommu *iommu, int mode)
{
	struct ir_table *ir_table;
	struct page *pages;

	ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
					     GFP_KERNEL);

	if (!iommu->ir_table)
		return -ENOMEM;

	pages = alloc_pages(GFP_KERNEL | __GFP_ZERO, INTR_REMAP_PAGE_ORDER);

	if (!pages) {
		printk(KERN_ERR "failed to allocate pages of order %d\n",
		       INTR_REMAP_PAGE_ORDER);
		kfree(iommu->ir_table);
		return -ENOMEM;
	}

	ir_table->base = page_address(pages);

	iommu_set_intr_remapping(iommu, mode);
	return 0;
}

int __init enable_intr_remapping(int eim)
{
	struct dmar_drhd_unit *drhd;
	int setup = 0;

	/*
	 * check for the Interrupt-remapping support
	 */
	for_each_drhd_unit(drhd) {
		struct intel_iommu *iommu = drhd->iommu;

		if (!ecap_ir_support(iommu->ecap))
			continue;

		if (eim && !ecap_eim_support(iommu->ecap)) {
			printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
			       " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
			return -1;
		}
	}

	/*
	 * Enable queued invalidation for all the DRHD's.
	 */
	for_each_drhd_unit(drhd) {
		int ret;
		struct intel_iommu *iommu = drhd->iommu;
		ret = dmar_enable_qi(iommu);

		if (ret) {
			printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
			       " invalidation, ecap %Lx, ret %d\n",
			       drhd->reg_base_addr, iommu->ecap, ret);
			return -1;
		}
	}

	/*
	 * Setup Interrupt-remapping for all the DRHD's now.
	 */
	for_each_drhd_unit(drhd) {
		struct intel_iommu *iommu = drhd->iommu;

		if (!ecap_ir_support(iommu->ecap))
			continue;

		if (setup_intr_remapping(iommu, eim))
			goto error;

		setup = 1;
	}

	if (!setup)
		goto error;

	intr_remapping_enabled = 1;

	return 0;

error:
	/*
	 * handle error condition gracefully here!
	 */
	return -1;
}
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589

static int ir_parse_ioapic_scope(struct acpi_dmar_header *header,
				 struct intel_iommu *iommu)
{
	struct acpi_dmar_hardware_unit *drhd;
	struct acpi_dmar_device_scope *scope;
	void *start, *end;

	drhd = (struct acpi_dmar_hardware_unit *)header;

	start = (void *)(drhd + 1);
	end = ((void *)drhd) + header->length;

	while (start < end) {
		scope = start;
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
			if (ir_ioapic_num == MAX_IO_APICS) {
				printk(KERN_WARNING "Exceeded Max IO APICS\n");
				return -1;
			}

			printk(KERN_INFO "IOAPIC id %d under DRHD base"
			       " 0x%Lx\n", scope->enumeration_id,
			       drhd->address);

			ir_ioapic[ir_ioapic_num].iommu = iommu;
			ir_ioapic[ir_ioapic_num].id = scope->enumeration_id;
			ir_ioapic_num++;
		}
		start += scope->length;
	}

	return 0;
}

/*
 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
 * hardware unit.
 */
int __init parse_ioapics_under_ir(void)
{
	struct dmar_drhd_unit *drhd;
	int ir_supported = 0;

	for_each_drhd_unit(drhd) {
		struct intel_iommu *iommu = drhd->iommu;

		if (ecap_ir_support(iommu->ecap)) {
			if (ir_parse_ioapic_scope(drhd->hdr, iommu))
				return -1;

			ir_supported = 1;
		}
	}

	if (ir_supported && ir_ioapic_num != nr_ioapics) {
		printk(KERN_WARNING
		       "Not all IO-APIC's listed under remapping hardware\n");
		return -1;
	}

	return ir_supported;
}