imx6dl.dtsi 2.6 KB
Newer Older
1

2 3 4 5 6 7 8 9 10
/*
 * Copyright 2013 Freescale Semiconductor, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 */

11
#include <dt-bindings/interrupt-controller/irq.h>
12
#include "imx6dl-pinfunc.h"
13
#include "imx6qdl.dtsi"
14 15

/ {
16 17 18 19
	aliases {
		i2c3 = &i2c4;
	};

20 21 22 23 24 25
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a9";
26
			device_type = "cpu";
27 28
			reg = <0>;
			next-level-cache = <&L2>;
29 30 31 32 33 34 35 36 37 38 39 40 41
			operating-points = <
				/* kHz    uV */
				996000  1275000
				792000  1175000
				396000  1075000
			>;
			fsl,soc-operating-points = <
				/* ARM kHz  SOC-PU uV */
				996000	1175000
				792000	1175000
				396000	1175000
			>;
			clock-latency = <61036>; /* two CLK32 periods */
42 43 44 45 46
			clocks = <&clks IMX6QDL_CLK_ARM>,
				 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
				 <&clks IMX6QDL_CLK_STEP>,
				 <&clks IMX6QDL_CLK_PLL1_SW>,
				 <&clks IMX6QDL_CLK_PLL1_SYS>;
47 48 49 50 51
			clock-names = "arm", "pll2_pfd2_396m", "step",
				      "pll1_sw", "pll1_sys";
			arm-supply = <&reg_arm>;
			pu-supply = <&reg_pu>;
			soc-supply = <&reg_soc>;
52 53 54 55
		};

		cpu@1 {
			compatible = "arm,cortex-a9";
56
			device_type = "cpu";
57 58 59 60 61 62
			reg = <1>;
			next-level-cache = <&L2>;
		};
	};

	soc {
63 64 65
		ocram: sram@00900000 {
			compatible = "mmio-sram";
			reg = <0x00900000 0x20000>;
66
			clocks = <&clks IMX6QDL_CLK_OCRAM>;
67 68
		};

69
		aips1: aips-bus@02000000 {
70 71 72 73
			iomuxc: iomuxc@020e0000 {
				compatible = "fsl,imx6dl-iomuxc";
			};

74 75
			pxp: pxp@020f0000 {
				reg = <0x020f0000 0x4000>;
76
				interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
77 78 79 80
			};

			epdc: epdc@020f4000 {
				reg = <0x020f4000 0x4000>;
81
				interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>;
82 83 84 85
			};

			lcdif: lcdif@020f8000 {
				reg = <0x020f8000 0x4000>;
86
				interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
87 88 89 90 91 92 93
			};
		};

		aips2: aips-bus@02100000 {
			i2c4: i2c@021f8000 {
				#address-cells = <1>;
				#size-cells = <0>;
I
Iain Paton 已提交
94
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
95
				reg = <0x021f8000 0x4000>;
96
				interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
97
				clocks = <&clks IMX6DL_CLK_I2C4>;
98 99 100 101
				status = "disabled";
			};
		};
	};
102 103 104 105 106 107 108 109 110

	display-subsystem {
		compatible = "fsl,imx-display-subsystem";
		ports = <&ipu1_di0>, <&ipu1_di1>;
	};
};

&hdmi {
	compatible = "fsl,imx6dl-hdmi";
111
};
112 113

&ldb {
114 115 116
	clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
		 <&clks IMX6QDL_CLK_IPU1_DI0_SEL>, <&clks IMX6QDL_CLK_IPU1_DI1_SEL>,
		 <&clks IMX6QDL_CLK_LDB_DI0>, <&clks IMX6QDL_CLK_LDB_DI1>;
117 118 119
	clock-names = "di0_pll", "di1_pll",
		      "di0_sel", "di1_sel",
		      "di0", "di1";
120
};
121 122 123 124

&vpu {
	compatible = "fsl,imx6dl-vpu", "cnm,coda960";
};