macb_main.c 104.4 KB
Newer Older
1
/*
J
Jamie Iles 已提交
2
 * Cadence MACB/GEM Ethernet Controller driver
3 4 5 6 7 8 9 10
 *
 * Copyright (C) 2004-2006 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

11
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12 13 14 15 16
#include <linux/clk.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/types.h>
17
#include <linux/circ_buf.h>
18 19
#include <linux/slab.h>
#include <linux/init.h>
S
Soren Brinkmann 已提交
20
#include <linux/io.h>
21
#include <linux/gpio.h>
22
#include <linux/gpio/consumer.h>
23
#include <linux/interrupt.h>
24 25 26
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/dma-mapping.h>
27
#include <linux/platform_data/macb.h>
28
#include <linux/platform_device.h>
F
frederic RODO 已提交
29
#include <linux/phy.h>
30
#include <linux/of.h>
31
#include <linux/of_device.h>
32
#include <linux/of_gpio.h>
33
#include <linux/of_mdio.h>
34
#include <linux/of_net.h>
R
Rafal Ozieblo 已提交
35 36 37
#include <linux/ip.h>
#include <linux/udp.h>
#include <linux/tcp.h>
38 39
#include "macb.h"

40 41
#define MACB_RX_BUFFER_SIZE	128
#define RX_BUFFER_MULTIPLE	64  /* bytes */
42

43
#define DEFAULT_RX_RING_SIZE	512 /* must be power of 2 */
44 45
#define MIN_RX_RING_SIZE	64
#define MAX_RX_RING_SIZE	8192
46
#define RX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
47
				 * (bp)->rx_ring_size)
48

49
#define DEFAULT_TX_RING_SIZE	512 /* must be power of 2 */
50 51
#define MIN_TX_RING_SIZE	64
#define MAX_TX_RING_SIZE	4096
52
#define TX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
53
				 * (bp)->tx_ring_size)
54

55
/* level of occupied TX descriptors under which we wake up TX process */
56
#define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
57 58 59

#define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(RXUBR)	\
				 | MACB_BIT(ISR_ROVR))
N
Nicolas Ferre 已提交
60 61 62 63 64
#define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
					| MACB_BIT(ISR_RLE)		\
					| MACB_BIT(TXERR))
#define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))

R
Rafal Ozieblo 已提交
65 66 67 68
/* Max length of transmit frame must be a multiple of 8 bytes */
#define MACB_TX_LEN_ALIGN	8
#define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
#define GEM_MAX_TX_LEN		((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
69

70
#define GEM_MTU_MIN_SIZE	ETH_MIN_MTU
71
#define MACB_NETIF_LSO		NETIF_F_TSO
72

73 74 75
#define MACB_WOL_HAS_MAGIC_PACKET	(0x1 << 0)
#define MACB_WOL_ENABLED		(0x1 << 1)

76
/* Graceful stop timeouts in us. We should allow up to
N
Nicolas Ferre 已提交
77 78 79
 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
 */
#define MACB_HALT_TIMEOUT	1230
80

81
/* DMA buffer descriptor might be different size
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
 * depends on hardware configuration:
 *
 * 1. dma address width 32 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *
 * 2. dma address width 64 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *
 * 3. dma address width 32 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: timestamp word 1
 *    word 4: timestamp word 2
 *
 * 4. dma address width 64 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *    word 5: timestamp word 1
 *    word 6: timestamp word 2
107 108 109
 */
static unsigned int macb_dma_desc_get_size(struct macb *bp)
{
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#ifdef MACB_EXT_DESC
	unsigned int desc_size;

	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64);
		break;
	case HW_DMA_CAP_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	default:
		desc_size = sizeof(struct macb_dma_desc);
	}
	return desc_size;
131 132 133 134
#endif
	return sizeof(struct macb_dma_desc);
}

135
static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
136
{
137 138 139 140 141 142 143 144 145 146 147 148
#ifdef MACB_EXT_DESC
	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
	case HW_DMA_CAP_PTP:
		desc_idx <<= 1;
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_idx *= 3;
		break;
	default:
		break;
	}
149
#endif
150
	return desc_idx;
151 152 153 154 155
}

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
{
156 157 158
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
		return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
	return NULL;
159 160 161
}
#endif

162
/* Ring buffer accessors */
163
static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
164
{
165
	return index & (bp->tx_ring_size - 1);
166 167
}

168 169
static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
					  unsigned int index)
170
{
171 172 173
	index = macb_tx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->tx_ring[index];
174 175
}

176 177
static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
				       unsigned int index)
178
{
179
	return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
180 181
}

182
static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
183 184 185
{
	dma_addr_t offset;

186
	offset = macb_tx_ring_wrap(queue->bp, index) *
187
			macb_dma_desc_get_size(queue->bp);
188

189
	return queue->tx_ring_dma + offset;
190 191
}

192
static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
193
{
194
	return index & (bp->rx_ring_size - 1);
195 196
}

197
static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
198
{
199 200 201
	index = macb_rx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->rx_ring[index];
202 203
}

204
static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
205
{
206 207
	return queue->rx_buffers + queue->bp->rx_buffer_size *
	       macb_rx_ring_wrap(queue->bp, index);
208 209
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
/* I/O accessors */
static u32 hw_readl_native(struct macb *bp, int offset)
{
	return __raw_readl(bp->regs + offset);
}

static void hw_writel_native(struct macb *bp, int offset, u32 value)
{
	__raw_writel(value, bp->regs + offset);
}

static u32 hw_readl(struct macb *bp, int offset)
{
	return readl_relaxed(bp->regs + offset);
}

static void hw_writel(struct macb *bp, int offset, u32 value)
{
	writel_relaxed(value, bp->regs + offset);
}

231
/* Find the CPU endianness by using the loopback bit of NCR register. When the
M
Moritz Fischer 已提交
232
 * CPU is in big endian we need to program swapped mode for management
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
 * descriptor access.
 */
static bool hw_is_native_io(void __iomem *addr)
{
	u32 value = MACB_BIT(LLB);

	__raw_writel(value, addr + MACB_NCR);
	value = __raw_readl(addr + MACB_NCR);

	/* Write 0 back to disable everything */
	__raw_writel(0, addr + MACB_NCR);

	return value == MACB_BIT(LLB);
}

static bool hw_is_gem(void __iomem *addr, bool native_io)
{
	u32 id;

	if (native_io)
		id = __raw_readl(addr + MACB_MID);
	else
		id = readl_relaxed(addr + MACB_MID);

	return MACB_BFEXT(IDNUM, id) >= 0x2;
}

260
static void macb_set_hwaddr(struct macb *bp)
261 262 263 264 265
{
	u32 bottom;
	u16 top;

	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
J
Jamie Iles 已提交
266
	macb_or_gem_writel(bp, SA1B, bottom);
267
	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
J
Jamie Iles 已提交
268
	macb_or_gem_writel(bp, SA1T, top);
269 270 271 272 273 274 275 276

	/* Clear unused address register sets */
	macb_or_gem_writel(bp, SA2B, 0);
	macb_or_gem_writel(bp, SA2T, 0);
	macb_or_gem_writel(bp, SA3B, 0);
	macb_or_gem_writel(bp, SA3T, 0);
	macb_or_gem_writel(bp, SA4B, 0);
	macb_or_gem_writel(bp, SA4T, 0);
277 278
}

279
static void macb_get_hwaddr(struct macb *bp)
280
{
281
	struct macb_platform_data *pdata;
282 283 284
	u32 bottom;
	u16 top;
	u8 addr[6];
285 286
	int i;

J
Jingoo Han 已提交
287
	pdata = dev_get_platdata(&bp->pdev->dev);
288

289
	/* Check all 4 address register for valid address */
290 291 292 293
	for (i = 0; i < 4; i++) {
		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
		top = macb_or_gem_readl(bp, SA1T + i * 8);

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
		if (pdata && pdata->rev_eth_addr) {
			addr[5] = bottom & 0xff;
			addr[4] = (bottom >> 8) & 0xff;
			addr[3] = (bottom >> 16) & 0xff;
			addr[2] = (bottom >> 24) & 0xff;
			addr[1] = top & 0xff;
			addr[0] = (top & 0xff00) >> 8;
		} else {
			addr[0] = bottom & 0xff;
			addr[1] = (bottom >> 8) & 0xff;
			addr[2] = (bottom >> 16) & 0xff;
			addr[3] = (bottom >> 24) & 0xff;
			addr[4] = top & 0xff;
			addr[5] = (top >> 8) & 0xff;
		}
309 310 311 312 313

		if (is_valid_ether_addr(addr)) {
			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
			return;
		}
314
	}
315

316
	dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
317
	eth_hw_addr_random(bp->dev);
318 319
}

F
frederic RODO 已提交
320
static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
321
{
F
frederic RODO 已提交
322
	struct macb *bp = bus->priv;
323 324 325 326
	int value;

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_READ)
F
frederic RODO 已提交
327 328
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
329 330
			      | MACB_BF(CODE, MACB_MAN_CODE)));

F
frederic RODO 已提交
331 332 333
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();
334 335 336 337 338 339

	value = MACB_BFEXT(DATA, macb_readl(bp, MAN));

	return value;
}

F
frederic RODO 已提交
340 341
static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
			   u16 value)
342
{
F
frederic RODO 已提交
343
	struct macb *bp = bus->priv;
344 345 346

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_WRITE)
F
frederic RODO 已提交
347 348
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
349
			      | MACB_BF(CODE, MACB_MAN_CODE)
F
frederic RODO 已提交
350
			      | MACB_BF(DATA, value)));
351

F
frederic RODO 已提交
352 353 354 355 356 357
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();

	return 0;
}
358

359 360 361 362 363 364 365 366 367 368
/**
 * macb_set_tx_clk() - Set a clock to a new frequency
 * @clk		Pointer to the clock to change
 * @rate	New frequency in Hz
 * @dev		Pointer to the struct net_device
 */
static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
{
	long ferr, rate, rate_rounded;

369 370 371
	if (!clk)
		return;

372 373 374 375 376 377 378 379 380 381 382
	switch (speed) {
	case SPEED_10:
		rate = 2500000;
		break;
	case SPEED_100:
		rate = 25000000;
		break;
	case SPEED_1000:
		rate = 125000000;
		break;
	default:
S
Soren Brinkmann 已提交
383
		return;
384 385 386 387 388 389 390 391 392 393 394 395 396
	}

	rate_rounded = clk_round_rate(clk, rate);
	if (rate_rounded < 0)
		return;

	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
	 * is not satisfied.
	 */
	ferr = abs(rate_rounded - rate);
	ferr = DIV_ROUND_UP(ferr, rate / 100000);
	if (ferr > 5)
		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
397
			    rate);
398 399 400 401 402

	if (clk_set_rate(clk, rate_rounded))
		netdev_err(dev, "adjusting tx_clk failed.\n");
}

F
frederic RODO 已提交
403
static void macb_handle_link_change(struct net_device *dev)
404
{
F
frederic RODO 已提交
405
	struct macb *bp = netdev_priv(dev);
406
	struct phy_device *phydev = dev->phydev;
F
frederic RODO 已提交
407 408
	unsigned long flags;
	int status_change = 0;
409

F
frederic RODO 已提交
410 411 412 413 414 415 416 417 418
	spin_lock_irqsave(&bp->lock, flags);

	if (phydev->link) {
		if ((bp->speed != phydev->speed) ||
		    (bp->duplex != phydev->duplex)) {
			u32 reg;

			reg = macb_readl(bp, NCFGR);
			reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
419 420
			if (macb_is_gem(bp))
				reg &= ~GEM_BIT(GBE);
F
frederic RODO 已提交
421 422 423

			if (phydev->duplex)
				reg |= MACB_BIT(FD);
A
Atsushi Nemoto 已提交
424
			if (phydev->speed == SPEED_100)
F
frederic RODO 已提交
425
				reg |= MACB_BIT(SPD);
426 427
			if (phydev->speed == SPEED_1000 &&
			    bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
428
				reg |= GEM_BIT(GBE);
F
frederic RODO 已提交
429

430
			macb_or_gem_writel(bp, NCFGR, reg);
F
frederic RODO 已提交
431 432 433 434 435

			bp->speed = phydev->speed;
			bp->duplex = phydev->duplex;
			status_change = 1;
		}
436 437
	}

F
frederic RODO 已提交
438
	if (phydev->link != bp->link) {
439
		if (!phydev->link) {
F
frederic RODO 已提交
440 441 442 443
			bp->speed = 0;
			bp->duplex = -1;
		}
		bp->link = phydev->link;
444

F
frederic RODO 已提交
445 446
		status_change = 1;
	}
447

F
frederic RODO 已提交
448 449 450
	spin_unlock_irqrestore(&bp->lock, flags);

	if (status_change) {
451
		if (phydev->link) {
452 453 454 455 456
			/* Update the TX clock rate if and only if the link is
			 * up and there has been a link change.
			 */
			macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);

457
			netif_carrier_on(dev);
458 459 460 461
			netdev_info(dev, "link up (%d/%s)\n",
				    phydev->speed,
				    phydev->duplex == DUPLEX_FULL ?
				    "Full" : "Half");
462 463
		} else {
			netif_carrier_off(dev);
464
			netdev_info(dev, "link down\n");
465
		}
F
frederic RODO 已提交
466
	}
467 468
}

F
frederic RODO 已提交
469 470
/* based on au1000_eth. c*/
static int macb_mii_probe(struct net_device *dev)
471
{
F
frederic RODO 已提交
472
	struct macb *bp = netdev_priv(dev);
473
	struct macb_platform_data *pdata;
474
	struct phy_device *phydev;
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	struct device_node *np;
	int phy_irq, ret, i;

	pdata = dev_get_platdata(&bp->pdev->dev);
	np = bp->pdev->dev.of_node;
	ret = 0;

	if (np) {
		if (of_phy_is_fixed_link(np)) {
			if (of_phy_register_fixed_link(np) < 0) {
				dev_err(&bp->pdev->dev,
					"broken fixed-link specification\n");
				return -ENODEV;
			}
			bp->phy_node = of_node_get(np);
		} else {
491 492 493 494
			bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
			/* fallback to standard phy registration if no
			 * phy-handle was found nor any phy found during
			 * dt phy registration
495
			 */
496
			if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
				for (i = 0; i < PHY_MAX_ADDR; i++) {
					struct phy_device *phydev;

					phydev = mdiobus_scan(bp->mii_bus, i);
					if (IS_ERR(phydev) &&
					    PTR_ERR(phydev) != -ENODEV) {
						ret = PTR_ERR(phydev);
						break;
					}
				}

				if (ret)
					return -ENODEV;
			}
		}
	}
F
frederic RODO 已提交
513

514 515 516 517 518 519 520 521 522 523 524 525
	if (bp->phy_node) {
		phydev = of_phy_connect(dev, bp->phy_node,
					&macb_handle_link_change, 0,
					bp->phy_interface);
		if (!phydev)
			return -ENODEV;
	} else {
		phydev = phy_find_first(bp->mii_bus);
		if (!phydev) {
			netdev_err(dev, "no PHY found\n");
			return -ENXIO;
		}
F
frederic RODO 已提交
526

527 528 529 530 531 532 533 534 535 536
		if (pdata) {
			if (gpio_is_valid(pdata->phy_irq_pin)) {
				ret = devm_gpio_request(&bp->pdev->dev,
							pdata->phy_irq_pin, "phy int");
				if (!ret) {
					phy_irq = gpio_to_irq(pdata->phy_irq_pin);
					phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
				}
			} else {
				phydev->irq = PHY_POLL;
537
			}
538
		}
F
frederic RODO 已提交
539

540 541 542 543 544 545 546
		/* attach the mac to the phy */
		ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
					 bp->phy_interface);
		if (ret) {
			netdev_err(dev, "Could not attach to PHY\n");
			return ret;
		}
F
frederic RODO 已提交
547 548 549
	}

	/* mask with MAC supported features */
550
	if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
551 552 553
		phydev->supported &= PHY_GBIT_FEATURES;
	else
		phydev->supported &= PHY_BASIC_FEATURES;
F
frederic RODO 已提交
554

555 556 557
	if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
		phydev->supported &= ~SUPPORTED_1000baseT_Half;

F
frederic RODO 已提交
558 559 560 561 562 563 564
	phydev->advertising = phydev->supported;

	bp->link = 0;
	bp->speed = 0;
	bp->duplex = -1;

	return 0;
565 566
}

567
static int macb_mii_init(struct macb *bp)
568
{
569
	struct macb_platform_data *pdata;
570
	struct device_node *np;
571
	int err;
572

573
	/* Enable management port */
F
frederic RODO 已提交
574
	macb_writel(bp, NCR, MACB_BIT(MPE));
575

576
	bp->mii_bus = mdiobus_alloc();
577
	if (!bp->mii_bus) {
578 579 580 581 582 583 584
		err = -ENOMEM;
		goto err_out;
	}

	bp->mii_bus->name = "MACB_mii_bus";
	bp->mii_bus->read = &macb_mdio_read;
	bp->mii_bus->write = &macb_mdio_write;
585
	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
586
		 bp->pdev->name, bp->pdev->id);
587
	bp->mii_bus->priv = bp;
588
	bp->mii_bus->parent = &bp->pdev->dev;
J
Jingoo Han 已提交
589
	pdata = dev_get_platdata(&bp->pdev->dev);
590

591
	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
592

593
	np = bp->pdev->dev.of_node;
594

595 596
	if (np) {
		err = of_mdiobus_register(bp->mii_bus, np);
597 598 599 600 601 602 603 604
	} else {
		if (pdata)
			bp->mii_bus->phy_mask = pdata->phy_mask;

		err = mdiobus_register(bp->mii_bus);
	}

	if (err)
605
		goto err_out_free_mdiobus;
606

607 608
	err = macb_mii_probe(bp->dev);
	if (err)
F
frederic RODO 已提交
609
		goto err_out_unregister_bus;
610

F
frederic RODO 已提交
611
	return 0;
612

F
frederic RODO 已提交
613
err_out_unregister_bus:
614
	mdiobus_unregister(bp->mii_bus);
615 616
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
617 618
err_out_free_mdiobus:
	of_node_put(bp->phy_node);
619
	mdiobus_free(bp->mii_bus);
F
frederic RODO 已提交
620 621
err_out:
	return err;
622 623 624 625
}

static void macb_update_stats(struct macb *bp)
{
626 627
	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
628
	int offset = MACB_PFR;
629 630 631

	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);

632
	for (; p < end; p++, offset += 4)
633
		*p += bp->macb_reg_readl(bp, offset);
634 635
}

N
Nicolas Ferre 已提交
636
static int macb_halt_tx(struct macb *bp)
637
{
N
Nicolas Ferre 已提交
638 639
	unsigned long	halt_time, timeout;
	u32		status;
640

N
Nicolas Ferre 已提交
641
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
642

N
Nicolas Ferre 已提交
643 644 645 646 647 648
	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
	do {
		halt_time = jiffies;
		status = macb_readl(bp, TSR);
		if (!(status & MACB_BIT(TGO)))
			return 0;
649

N
Nicolas Ferre 已提交
650 651
		usleep_range(10, 250);
	} while (time_before(halt_time, timeout));
652

N
Nicolas Ferre 已提交
653 654
	return -ETIMEDOUT;
}
655

656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
{
	if (tx_skb->mapping) {
		if (tx_skb->mapped_as_page)
			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
				       tx_skb->size, DMA_TO_DEVICE);
		else
			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
					 tx_skb->size, DMA_TO_DEVICE);
		tx_skb->mapping = 0;
	}

	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
	}
}

674
static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
675 676
{
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
677 678
	struct macb_dma_desc_64 *desc_64;

679
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
680 681 682
		desc_64 = macb_64b_desc(bp, desc);
		desc_64->addrh = upper_32_bits(addr);
	}
683
#endif
684 685 686 687 688 689 690 691 692
	desc->addr = lower_32_bits(addr);
}

static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
{
	dma_addr_t addr = 0;
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	struct macb_dma_desc_64 *desc_64;

693
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
694 695 696 697 698 699
		desc_64 = macb_64b_desc(bp, desc);
		addr = ((u64)(desc_64->addrh) << 32);
	}
#endif
	addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
	return addr;
700 701
}

N
Nicolas Ferre 已提交
702 703
static void macb_tx_error_task(struct work_struct *work)
{
704 705 706
	struct macb_queue	*queue = container_of(work, struct macb_queue,
						      tx_error_task);
	struct macb		*bp = queue->bp;
N
Nicolas Ferre 已提交
707
	struct macb_tx_skb	*tx_skb;
708
	struct macb_dma_desc	*desc;
N
Nicolas Ferre 已提交
709 710
	struct sk_buff		*skb;
	unsigned int		tail;
711 712 713 714 715
	unsigned long		flags;

	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
		    (unsigned int)(queue - bp->queues),
		    queue->tx_tail, queue->tx_head);
716

717 718 719 720 721 722 723
	/* Prevent the queue IRQ handlers from running: each of them may call
	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
	 * As explained below, we have to halt the transmission before updating
	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
	 * network engine about the macb/gem being halted.
	 */
	spin_lock_irqsave(&bp->lock, flags);
724

N
Nicolas Ferre 已提交
725
	/* Make sure nobody is trying to queue up new packets */
726
	netif_tx_stop_all_queues(bp->dev);
727

728
	/* Stop transmission now
N
Nicolas Ferre 已提交
729
	 * (in case we have just queued new packets)
730
	 * macb/gem must be halted to write TBQP register
N
Nicolas Ferre 已提交
731 732 733 734
	 */
	if (macb_halt_tx(bp))
		/* Just complain for now, reinitializing TX path can be good */
		netdev_err(bp->dev, "BUG: halt tx timed out\n");
735

736
	/* Treat frames in TX queue including the ones that caused the error.
N
Nicolas Ferre 已提交
737 738
	 * Free transmit buffers in upper layer.
	 */
739 740
	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
		u32	ctrl;
741

742
		desc = macb_tx_desc(queue, tail);
N
Nicolas Ferre 已提交
743
		ctrl = desc->ctrl;
744
		tx_skb = macb_tx_skb(queue, tail);
N
Nicolas Ferre 已提交
745
		skb = tx_skb->skb;
746

N
Nicolas Ferre 已提交
747
		if (ctrl & MACB_BIT(TX_USED)) {
748 749 750 751
			/* skb is set for the last buffer of the frame */
			while (!skb) {
				macb_tx_unmap(bp, tx_skb);
				tail++;
752
				tx_skb = macb_tx_skb(queue, tail);
753 754 755 756 757 758 759 760
				skb = tx_skb->skb;
			}

			/* ctrl still refers to the first buffer descriptor
			 * since it's the only one written back by the hardware
			 */
			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
761 762
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
763
				bp->dev->stats.tx_packets++;
764
				queue->stats.tx_packets++;
765
				bp->dev->stats.tx_bytes += skb->len;
766
				queue->stats.tx_bytes += skb->len;
767
			}
N
Nicolas Ferre 已提交
768
		} else {
769 770 771
			/* "Buffers exhausted mid-frame" errors may only happen
			 * if the driver is buggy, so complain loudly about
			 * those. Statistics are updated by hardware.
N
Nicolas Ferre 已提交
772 773 774 775
			 */
			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
				netdev_err(bp->dev,
					   "BUG: TX buffers exhausted mid-frame\n");
776

N
Nicolas Ferre 已提交
777 778 779
			desc->ctrl = ctrl | MACB_BIT(TX_USED);
		}

780
		macb_tx_unmap(bp, tx_skb);
781 782
	}

783 784
	/* Set end of TX queue */
	desc = macb_tx_desc(queue, 0);
785
	macb_set_addr(bp, desc, 0);
786 787
	desc->ctrl = MACB_BIT(TX_USED);

N
Nicolas Ferre 已提交
788 789 790 791
	/* Make descriptor updates visible to hardware */
	wmb();

	/* Reinitialize the TX desc queue */
792
	queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
793
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
794
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
795
		queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
796
#endif
N
Nicolas Ferre 已提交
797
	/* Make TX ring reflect state of hardware */
798 799
	queue->tx_head = 0;
	queue->tx_tail = 0;
N
Nicolas Ferre 已提交
800 801 802

	/* Housework before enabling TX IRQ */
	macb_writel(bp, TSR, macb_readl(bp, TSR));
803 804 805 806 807 808 809
	queue_writel(queue, IER, MACB_TX_INT_FLAGS);

	/* Now we are ready to start transmission again */
	netif_tx_start_all_queues(bp->dev);
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

	spin_unlock_irqrestore(&bp->lock, flags);
N
Nicolas Ferre 已提交
810 811
}

812
static void macb_tx_interrupt(struct macb_queue *queue)
N
Nicolas Ferre 已提交
813 814 815 816
{
	unsigned int tail;
	unsigned int head;
	u32 status;
817 818
	struct macb *bp = queue->bp;
	u16 queue_index = queue - bp->queues;
N
Nicolas Ferre 已提交
819 820 821 822

	status = macb_readl(bp, TSR);
	macb_writel(bp, TSR, status);

823
	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
824
		queue_writel(queue, ISR, MACB_BIT(TCOMP));
825

N
Nicolas Ferre 已提交
826
	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
827
		    (unsigned long)status);
828

829 830
	head = queue->tx_head;
	for (tail = queue->tx_tail; tail != head; tail++) {
831 832 833 834
		struct macb_tx_skb	*tx_skb;
		struct sk_buff		*skb;
		struct macb_dma_desc	*desc;
		u32			ctrl;
835

836
		desc = macb_tx_desc(queue, tail);
837

838
		/* Make hw descriptor updates visible to CPU */
839
		rmb();
840

841
		ctrl = desc->ctrl;
842

843 844 845
		/* TX_USED bit is only set by hardware on the very first buffer
		 * descriptor of the transmitted frame.
		 */
846
		if (!(ctrl & MACB_BIT(TX_USED)))
847 848
			break;

849 850
		/* Process all buffers of the current transmitted frame */
		for (;; tail++) {
851
			tx_skb = macb_tx_skb(queue, tail);
852 853 854 855
			skb = tx_skb->skb;

			/* First, update TX stats if needed */
			if (skb) {
856 857 858 859 860 861
				if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
					/* skb now belongs to timestamp buffer
					 * and will be removed later
					 */
					tx_skb->skb = NULL;
				}
862
				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
863 864
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
865
				bp->dev->stats.tx_packets++;
866
				queue->stats.tx_packets++;
867
				bp->dev->stats.tx_bytes += skb->len;
868
				queue->stats.tx_bytes += skb->len;
869
			}
870

871 872 873 874 875 876 877 878 879 880
			/* Now we can safely release resources */
			macb_tx_unmap(bp, tx_skb);

			/* skb is set only for the last buffer of the frame.
			 * WARNING: at this point skb has been freed by
			 * macb_tx_unmap().
			 */
			if (skb)
				break;
		}
881 882
	}

883 884 885
	queue->tx_tail = tail;
	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
	    CIRC_CNT(queue->tx_head, queue->tx_tail,
886
		     bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
887
		netif_wake_subqueue(bp->dev, queue_index);
888 889
}

890
static void gem_rx_refill(struct macb_queue *queue)
N
Nicolas Ferre 已提交
891 892 893 894
{
	unsigned int		entry;
	struct sk_buff		*skb;
	dma_addr_t		paddr;
895
	struct macb *bp = queue->bp;
896
	struct macb_dma_desc *desc;
N
Nicolas Ferre 已提交
897

898 899 900
	while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
			bp->rx_ring_size) > 0) {
		entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
N
Nicolas Ferre 已提交
901 902 903 904

		/* Make hw descriptor updates visible to CPU */
		rmb();

905 906
		queue->rx_prepared_head++;
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
907

908
		if (!queue->rx_skbuff[entry]) {
N
Nicolas Ferre 已提交
909 910
			/* allocate sk_buff for this free entry in ring */
			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
911
			if (unlikely(!skb)) {
N
Nicolas Ferre 已提交
912 913 914 915 916 917 918
				netdev_err(bp->dev,
					   "Unable to allocate sk_buff\n");
				break;
			}

			/* now fill corresponding descriptor entry */
			paddr = dma_map_single(&bp->pdev->dev, skb->data,
919 920
					       bp->rx_buffer_size,
					       DMA_FROM_DEVICE);
921 922 923 924 925
			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
				dev_kfree_skb(skb);
				break;
			}

926
			queue->rx_skbuff[entry] = skb;
N
Nicolas Ferre 已提交
927

928
			if (entry == bp->rx_ring_size - 1)
N
Nicolas Ferre 已提交
929
				paddr |= MACB_BIT(RX_WRAP);
930 931
			macb_set_addr(bp, desc, paddr);
			desc->ctrl = 0;
N
Nicolas Ferre 已提交
932 933 934

			/* properly align Ethernet header */
			skb_reserve(skb, NET_IP_ALIGN);
935
		} else {
936 937
			desc->addr &= ~MACB_BIT(RX_USED);
			desc->ctrl = 0;
N
Nicolas Ferre 已提交
938 939 940 941 942 943
		}
	}

	/* Make descriptor updates visible to hardware */
	wmb();

944 945
	netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
			queue, queue->rx_prepared_head, queue->rx_tail);
N
Nicolas Ferre 已提交
946 947 948
}

/* Mark DMA descriptors from begin up to and not including end as unused */
949
static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
N
Nicolas Ferre 已提交
950 951 952 953 954
				  unsigned int end)
{
	unsigned int frag;

	for (frag = begin; frag != end; frag++) {
955
		struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
956

N
Nicolas Ferre 已提交
957 958 959 960 961 962
		desc->addr &= ~MACB_BIT(RX_USED);
	}

	/* Make descriptor updates visible to hardware */
	wmb();

963
	/* When this happens, the hardware stats registers for
N
Nicolas Ferre 已提交
964 965 966 967 968
	 * whatever caused this is updated, so we don't have to record
	 * anything.
	 */
}

969
static int gem_rx(struct macb_queue *queue, int budget)
N
Nicolas Ferre 已提交
970
{
971
	struct macb *bp = queue->bp;
N
Nicolas Ferre 已提交
972 973 974 975 976 977 978
	unsigned int		len;
	unsigned int		entry;
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	int			count = 0;

	while (count < budget) {
979 980 981
		u32 ctrl;
		dma_addr_t addr;
		bool rxused;
N
Nicolas Ferre 已提交
982

983 984
		entry = macb_rx_ring_wrap(bp, queue->rx_tail);
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
985 986 987 988

		/* Make hw descriptor updates visible to CPU */
		rmb();

989
		rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
990
		addr = macb_get_addr(bp, desc);
N
Nicolas Ferre 已提交
991 992
		ctrl = desc->ctrl;

993
		if (!rxused)
N
Nicolas Ferre 已提交
994 995
			break;

996
		queue->rx_tail++;
N
Nicolas Ferre 已提交
997 998 999 1000 1001
		count++;

		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
			netdev_err(bp->dev,
				   "not whole frame pointed by descriptor\n");
1002
			bp->dev->stats.rx_dropped++;
1003
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1004 1005
			break;
		}
1006
		skb = queue->rx_skbuff[entry];
N
Nicolas Ferre 已提交
1007 1008 1009
		if (unlikely(!skb)) {
			netdev_err(bp->dev,
				   "inconsistent Rx descriptor chain\n");
1010
			bp->dev->stats.rx_dropped++;
1011
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1012 1013 1014
			break;
		}
		/* now everything is ready for receiving packet */
1015
		queue->rx_skbuff[entry] = NULL;
1016
		len = ctrl & bp->rx_frm_len_mask;
N
Nicolas Ferre 已提交
1017 1018 1019 1020 1021

		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);

		skb_put(skb, len);
		dma_unmap_single(&bp->pdev->dev, addr,
1022
				 bp->rx_buffer_size, DMA_FROM_DEVICE);
N
Nicolas Ferre 已提交
1023 1024 1025

		skb->protocol = eth_type_trans(skb, bp->dev);
		skb_checksum_none_assert(skb);
1026 1027 1028 1029
		if (bp->dev->features & NETIF_F_RXCSUM &&
		    !(bp->dev->flags & IFF_PROMISC) &&
		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
			skb->ip_summed = CHECKSUM_UNNECESSARY;
N
Nicolas Ferre 已提交
1030

1031
		bp->dev->stats.rx_packets++;
1032
		queue->stats.rx_packets++;
1033
		bp->dev->stats.rx_bytes += skb->len;
1034
		queue->stats.rx_bytes += skb->len;
N
Nicolas Ferre 已提交
1035

1036 1037
		gem_ptp_do_rxstamp(bp, skb, desc);

N
Nicolas Ferre 已提交
1038 1039 1040 1041
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
			    skb->len, skb->csum);
		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1042
			       skb_mac_header(skb), 16, true);
N
Nicolas Ferre 已提交
1043 1044 1045 1046 1047 1048 1049
		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
			       skb->data, 32, true);
#endif

		netif_receive_skb(skb);
	}

1050
	gem_rx_refill(queue);
N
Nicolas Ferre 已提交
1051 1052 1053 1054

	return count;
}

1055
static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
1056 1057 1058 1059
			 unsigned int last_frag)
{
	unsigned int len;
	unsigned int frag;
1060
	unsigned int offset;
1061
	struct sk_buff *skb;
1062
	struct macb_dma_desc *desc;
1063
	struct macb *bp = queue->bp;
1064

1065
	desc = macb_rx_desc(queue, last_frag);
1066
	len = desc->ctrl & bp->rx_frm_len_mask;
1067

1068
	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1069 1070
		macb_rx_ring_wrap(bp, first_frag),
		macb_rx_ring_wrap(bp, last_frag), len);
1071

1072
	/* The ethernet header starts NET_IP_ALIGN bytes into the
1073 1074 1075 1076 1077 1078 1079 1080
	 * first buffer. Since the header is 14 bytes, this makes the
	 * payload word-aligned.
	 *
	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
	 * the two padding bytes into the skb so that we avoid hitting
	 * the slowpath in memcpy(), and pull them off afterwards.
	 */
	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1081
	if (!skb) {
1082
		bp->dev->stats.rx_dropped++;
1083
		for (frag = first_frag; ; frag++) {
1084
			desc = macb_rx_desc(queue, frag);
1085
			desc->addr &= ~MACB_BIT(RX_USED);
1086 1087 1088
			if (frag == last_frag)
				break;
		}
1089 1090

		/* Make descriptor updates visible to hardware */
1091
		wmb();
1092

1093 1094 1095
		return 1;
	}

1096 1097
	offset = 0;
	len += NET_IP_ALIGN;
1098
	skb_checksum_none_assert(skb);
1099 1100
	skb_put(skb, len);

1101
	for (frag = first_frag; ; frag++) {
1102
		unsigned int frag_len = bp->rx_buffer_size;
1103 1104

		if (offset + frag_len > len) {
1105 1106 1107 1108
			if (unlikely(frag != last_frag)) {
				dev_kfree_skb_any(skb);
				return -1;
			}
1109 1110
			frag_len = len - offset;
		}
1111
		skb_copy_to_linear_data_offset(skb, offset,
1112
					       macb_rx_buffer(queue, frag),
1113
					       frag_len);
1114
		offset += bp->rx_buffer_size;
1115
		desc = macb_rx_desc(queue, frag);
1116
		desc->addr &= ~MACB_BIT(RX_USED);
1117 1118 1119 1120 1121

		if (frag == last_frag)
			break;
	}

1122 1123 1124
	/* Make descriptor updates visible to hardware */
	wmb();

1125
	__skb_pull(skb, NET_IP_ALIGN);
1126 1127
	skb->protocol = eth_type_trans(skb, bp->dev);

1128 1129
	bp->dev->stats.rx_packets++;
	bp->dev->stats.rx_bytes += skb->len;
1130
	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1131
		    skb->len, skb->csum);
1132 1133 1134 1135 1136
	netif_receive_skb(skb);

	return 0;
}

1137
static inline void macb_init_rx_ring(struct macb_queue *queue)
1138
{
1139
	struct macb *bp = queue->bp;
1140
	dma_addr_t addr;
1141
	struct macb_dma_desc *desc = NULL;
1142 1143
	int i;

1144
	addr = queue->rx_buffers_dma;
1145
	for (i = 0; i < bp->rx_ring_size; i++) {
1146
		desc = macb_rx_desc(queue, i);
1147 1148
		macb_set_addr(bp, desc, addr);
		desc->ctrl = 0;
1149 1150
		addr += bp->rx_buffer_size;
	}
1151
	desc->addr |= MACB_BIT(RX_WRAP);
1152
	queue->rx_tail = 0;
1153 1154
}

1155
static int macb_rx(struct macb_queue *queue, int budget)
1156
{
1157
	struct macb *bp = queue->bp;
1158
	bool reset_rx_queue = false;
1159
	int received = 0;
1160
	unsigned int tail;
1161 1162
	int first_frag = -1;

1163 1164
	for (tail = queue->rx_tail; budget > 0; tail++) {
		struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1165
		u32 ctrl;
1166

1167
		/* Make hw descriptor updates visible to CPU */
1168
		rmb();
1169

1170
		ctrl = desc->ctrl;
1171

1172
		if (!(desc->addr & MACB_BIT(RX_USED)))
1173 1174 1175 1176
			break;

		if (ctrl & MACB_BIT(RX_SOF)) {
			if (first_frag != -1)
1177
				discard_partial_frame(queue, first_frag, tail);
1178 1179 1180 1181 1182
			first_frag = tail;
		}

		if (ctrl & MACB_BIT(RX_EOF)) {
			int dropped;
1183 1184 1185 1186 1187

			if (unlikely(first_frag == -1)) {
				reset_rx_queue = true;
				continue;
			}
1188

1189
			dropped = macb_rx_frame(queue, first_frag, tail);
1190
			first_frag = -1;
1191 1192 1193 1194
			if (unlikely(dropped < 0)) {
				reset_rx_queue = true;
				continue;
			}
1195 1196 1197 1198 1199 1200 1201
			if (!dropped) {
				received++;
				budget--;
			}
		}
	}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	if (unlikely(reset_rx_queue)) {
		unsigned long flags;
		u32 ctrl;

		netdev_err(bp->dev, "RX queue corruption: reset it\n");

		spin_lock_irqsave(&bp->lock, flags);

		ctrl = macb_readl(bp, NCR);
		macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));

1213 1214
		macb_init_rx_ring(queue);
		queue_writel(queue, RBQP, queue->rx_ring_dma);
1215 1216 1217 1218 1219 1220 1221

		macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

		spin_unlock_irqrestore(&bp->lock, flags);
		return received;
	}

1222
	if (first_frag != -1)
1223
		queue->rx_tail = first_frag;
1224
	else
1225
		queue->rx_tail = tail;
1226 1227 1228 1229

	return received;
}

1230
static int macb_poll(struct napi_struct *napi, int budget)
1231
{
1232 1233
	struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
	struct macb *bp = queue->bp;
1234
	int work_done;
1235 1236 1237 1238 1239
	u32 status;

	status = macb_readl(bp, RSR);
	macb_writel(bp, RSR, status);

1240
	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1241
		    (unsigned long)status, budget);
1242

1243
	work_done = bp->macbgem_ops.mog_rx(queue, budget);
1244
	if (work_done < budget) {
1245
		napi_complete_done(napi, work_done);
1246

1247 1248
		/* Packets received while interrupts were disabled */
		status = macb_readl(bp, RSR);
1249
		if (status) {
1250
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1251
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1252
			napi_reschedule(napi);
1253
		} else {
1254
			queue_writel(queue, IER, MACB_RX_INT_FLAGS);
1255
		}
1256
	}
1257 1258 1259

	/* TODO: Handle errors */

1260
	return work_done;
1261 1262
}

H
Harini Katakam 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
static void macb_hresp_error_task(unsigned long data)
{
	struct macb *bp = (struct macb *)data;
	struct net_device *dev = bp->dev;
	struct macb_queue *queue = bp->queues;
	unsigned int q;
	u32 ctrl;

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, MACB_RX_INT_FLAGS |
					 MACB_TX_INT_FLAGS |
					 MACB_BIT(HRESP));
	}
	ctrl = macb_readl(bp, NCR);
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
	macb_writel(bp, NCR, ctrl);

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);

	bp->macbgem_ops.mog_init_rings(bp);

	/* Initialize TX and RX buffers */
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH,
				     upper_32_bits(queue->rx_ring_dma));
#endif
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, TBQPH,
				     upper_32_bits(queue->tx_ring_dma));
#endif

		/* Enable interrupts */
		queue_writel(queue, IER,
			     MACB_RX_INT_FLAGS |
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}

	ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
	macb_writel(bp, NCR, ctrl);

	netif_carrier_on(dev);
	netif_tx_start_all_queues(dev);
}

1314 1315
static irqreturn_t macb_interrupt(int irq, void *dev_id)
{
1316 1317 1318
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	struct net_device *dev = bp->dev;
1319
	u32 status, ctrl;
1320

1321
	status = queue_readl(queue, ISR);
1322 1323 1324 1325 1326 1327 1328 1329 1330

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	while (status) {
		/* close possible race with dev_close */
		if (unlikely(!netif_running(dev))) {
1331
			queue_writel(queue, IDR, -1);
1332 1333
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				queue_writel(queue, ISR, -1);
1334 1335 1336
			break;
		}

1337 1338 1339
		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
1340

1341
		if (status & MACB_RX_INT_FLAGS) {
1342
			/* There's no point taking any more interrupts
1343 1344 1345 1346 1347
			 * until we have processed the buffers. The
			 * scheduling call may fail if the poll routine
			 * is already scheduled, so disable interrupts
			 * now.
			 */
1348
			queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
1349
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1350
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1351

1352
			if (napi_schedule_prep(&queue->napi)) {
1353
				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1354
				__napi_schedule(&queue->napi);
1355 1356 1357
			}
		}

N
Nicolas Ferre 已提交
1358
		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1359 1360
			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
			schedule_work(&queue->tx_error_task);
1361 1362

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1363
				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1364

N
Nicolas Ferre 已提交
1365 1366 1367 1368
			break;
		}

		if (status & MACB_BIT(TCOMP))
1369
			macb_tx_interrupt(queue);
1370

1371
		/* Link change detection isn't possible with RMII, so we'll
1372 1373 1374
		 * add that if/when we get our hands on a full-blown MII PHY.
		 */

1375 1376 1377 1378 1379 1380
		/* There is a hardware issue under heavy load where DMA can
		 * stop, this causes endless "used buffer descriptor read"
		 * interrupts but it can be cleared by re-enabling RX. See
		 * the at91 manual, section 41.3.1 or the Zynq manual
		 * section 16.7.4 for details.
		 */
1381 1382 1383
		if (status & MACB_BIT(RXUBR)) {
			ctrl = macb_readl(bp, NCR);
			macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1384
			wmb();
1385 1386 1387
			macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1388
				queue_writel(queue, ISR, MACB_BIT(RXUBR));
1389 1390
		}

A
Alexander Stein 已提交
1391 1392
		if (status & MACB_BIT(ISR_ROVR)) {
			/* We missed at least one packet */
J
Jamie Iles 已提交
1393 1394 1395 1396
			if (macb_is_gem(bp))
				bp->hw_stats.gem.rx_overruns++;
			else
				bp->hw_stats.macb.rx_overruns++;
1397 1398

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1399
				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
A
Alexander Stein 已提交
1400 1401
		}

1402
		if (status & MACB_BIT(HRESP)) {
H
Harini Katakam 已提交
1403
			tasklet_schedule(&bp->hresp_err_tasklet);
1404
			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1405 1406

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1407
				queue_writel(queue, ISR, MACB_BIT(HRESP));
1408
		}
1409
		status = queue_readl(queue, ISR);
1410 1411 1412 1413 1414 1415 1416
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1417
#ifdef CONFIG_NET_POLL_CONTROLLER
1418
/* Polling receive - used by netconsole and other diagnostic tools
1419 1420 1421 1422
 * to allow network i/o with interrupts disabled.
 */
static void macb_poll_controller(struct net_device *dev)
{
1423 1424
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
1425
	unsigned long flags;
1426
	unsigned int q;
1427 1428

	local_irq_save(flags);
1429 1430
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		macb_interrupt(dev->irq, queue);
1431 1432 1433 1434
	local_irq_restore(flags);
}
#endif

1435
static unsigned int macb_tx_map(struct macb *bp,
1436
				struct macb_queue *queue,
R
Rafal Ozieblo 已提交
1437 1438
				struct sk_buff *skb,
				unsigned int hdrlen)
1439 1440
{
	dma_addr_t mapping;
1441
	unsigned int len, entry, i, tx_head = queue->tx_head;
1442
	struct macb_tx_skb *tx_skb = NULL;
1443
	struct macb_dma_desc *desc;
1444 1445
	unsigned int offset, size, count = 0;
	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
R
Rafal Ozieblo 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	unsigned int eof = 1, mss_mfs = 0;
	u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;

	/* LSO */
	if (skb_shinfo(skb)->gso_size != 0) {
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
			/* UDP - UFO */
			lso_ctrl = MACB_LSO_UFO_ENABLE;
		else
			/* TCP - TSO */
			lso_ctrl = MACB_LSO_TSO_ENABLE;
	}
1458 1459 1460

	/* First, map non-paged data */
	len = skb_headlen(skb);
R
Rafal Ozieblo 已提交
1461 1462 1463 1464

	/* first buffer length */
	size = hdrlen;

1465 1466
	offset = 0;
	while (len) {
1467
		entry = macb_tx_ring_wrap(bp, tx_head);
1468
		tx_skb = &queue->tx_skb[entry];
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485

		mapping = dma_map_single(&bp->pdev->dev,
					 skb->data + offset,
					 size, DMA_TO_DEVICE);
		if (dma_mapping_error(&bp->pdev->dev, mapping))
			goto dma_error;

		/* Save info to properly release resources */
		tx_skb->skb = NULL;
		tx_skb->mapping = mapping;
		tx_skb->size = size;
		tx_skb->mapped_as_page = false;

		len -= size;
		offset += size;
		count++;
		tx_head++;
R
Rafal Ozieblo 已提交
1486 1487

		size = min(len, bp->max_tx_length);
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	}

	/* Then, map paged data from fragments */
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		len = skb_frag_size(frag);
		offset = 0;
		while (len) {
			size = min(len, bp->max_tx_length);
1498
			entry = macb_tx_ring_wrap(bp, tx_head);
1499
			tx_skb = &queue->tx_skb[entry];
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519

			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
						   offset, size, DMA_TO_DEVICE);
			if (dma_mapping_error(&bp->pdev->dev, mapping))
				goto dma_error;

			/* Save info to properly release resources */
			tx_skb->skb = NULL;
			tx_skb->mapping = mapping;
			tx_skb->size = size;
			tx_skb->mapped_as_page = true;

			len -= size;
			offset += size;
			count++;
			tx_head++;
		}
	}

	/* Should never happen */
1520
	if (unlikely(!tx_skb)) {
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		netdev_err(bp->dev, "BUG! empty skb!\n");
		return 0;
	}

	/* This is the last buffer of the frame: save socket buffer */
	tx_skb->skb = skb;

	/* Update TX ring: update buffer descriptors in reverse order
	 * to avoid race condition
	 */

	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
	 * to set the end of TX queue
	 */
	i = tx_head;
1536
	entry = macb_tx_ring_wrap(bp, i);
1537
	ctrl = MACB_BIT(TX_USED);
1538
	desc = macb_tx_desc(queue, entry);
1539 1540
	desc->ctrl = ctrl;

R
Rafal Ozieblo 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
	if (lso_ctrl) {
		if (lso_ctrl == MACB_LSO_UFO_ENABLE)
			/* include header and FCS in value given to h/w */
			mss_mfs = skb_shinfo(skb)->gso_size +
					skb_transport_offset(skb) +
					ETH_FCS_LEN;
		else /* TSO */ {
			mss_mfs = skb_shinfo(skb)->gso_size;
			/* TCP Sequence Number Source Select
			 * can be set only for TSO
			 */
			seq_ctrl = 0;
		}
	}

1556 1557
	do {
		i--;
1558
		entry = macb_tx_ring_wrap(bp, i);
1559
		tx_skb = &queue->tx_skb[entry];
1560
		desc = macb_tx_desc(queue, entry);
1561 1562 1563 1564 1565 1566

		ctrl = (u32)tx_skb->size;
		if (eof) {
			ctrl |= MACB_BIT(TX_LAST);
			eof = 0;
		}
1567
		if (unlikely(entry == (bp->tx_ring_size - 1)))
1568 1569
			ctrl |= MACB_BIT(TX_WRAP);

R
Rafal Ozieblo 已提交
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
		/* First descriptor is header descriptor */
		if (i == queue->tx_head) {
			ctrl |= MACB_BF(TX_LSO, lso_ctrl);
			ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
		} else
			/* Only set MSS/MFS on payload descriptors
			 * (second or later descriptor)
			 */
			ctrl |= MACB_BF(MSS_MFS, mss_mfs);

1580
		/* Set TX buffer descriptor */
1581
		macb_set_addr(bp, desc, tx_skb->mapping);
1582 1583 1584 1585 1586
		/* desc->addr must be visible to hardware before clearing
		 * 'TX_USED' bit in desc->ctrl.
		 */
		wmb();
		desc->ctrl = ctrl;
1587
	} while (i != queue->tx_head);
1588

1589
	queue->tx_head = tx_head;
1590 1591 1592 1593 1594 1595

	return count;

dma_error:
	netdev_err(bp->dev, "TX DMA map failed\n");

1596 1597
	for (i = queue->tx_head; i != tx_head; i++) {
		tx_skb = macb_tx_skb(queue, i);
1598 1599 1600 1601 1602 1603 1604

		macb_tx_unmap(bp, tx_skb);
	}

	return 0;
}

R
Rafal Ozieblo 已提交
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
static netdev_features_t macb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	unsigned int nr_frags, f;
	unsigned int hdrlen;

	/* Validate LSO compatibility */

	/* there is only one buffer */
	if (!skb_is_nonlinear(skb))
		return features;

	/* length of header */
	hdrlen = skb_transport_offset(skb);
	if (ip_hdr(skb)->protocol == IPPROTO_TCP)
		hdrlen += tcp_hdrlen(skb);

	/* For LSO:
	 * When software supplies two or more payload buffers all payload buffers
	 * apart from the last must be a multiple of 8 bytes in size.
	 */
	if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
		return features & ~MACB_NETIF_LSO;

	nr_frags = skb_shinfo(skb)->nr_frags;
	/* No need to check last fragment */
	nr_frags--;
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
			return features & ~MACB_NETIF_LSO;
	}
	return features;
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
static inline int macb_clear_csum(struct sk_buff *skb)
{
	/* no change for packets without checksum offloading */
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

	/* make sure we can modify the header */
	if (unlikely(skb_cow_head(skb, 0)))
		return -1;

	/* initialize checksum field
	 * This is required - at least for Zynq, which otherwise calculates
	 * wrong UDP header checksums for UDP packets with UDP data len <=2
	 */
	*(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
	return 0;
}

1660 1661
static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
1662
	u16 queue_index = skb_get_queue_mapping(skb);
1663
	struct macb *bp = netdev_priv(dev);
1664
	struct macb_queue *queue = &bp->queues[queue_index];
1665
	unsigned long flags;
R
Rafal Ozieblo 已提交
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	unsigned int desc_cnt, nr_frags, frag_size, f;
	unsigned int hdrlen;
	bool is_lso, is_udp = 0;

	is_lso = (skb_shinfo(skb)->gso_size != 0);

	if (is_lso) {
		is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);

		/* length of headers */
		if (is_udp)
			/* only queue eth + ip headers separately for UDP */
			hdrlen = skb_transport_offset(skb);
		else
			hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
		if (skb_headlen(skb) < hdrlen) {
			netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
			/* if this is required, would need to copy to single buffer */
			return NETDEV_TX_BUSY;
		}
	} else
		hdrlen = min(skb_headlen(skb), bp->max_tx_length);
1688

1689 1690
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
	netdev_vdbg(bp->dev,
1691 1692 1693
		    "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
		    queue_index, skb->len, skb->head, skb->data,
		    skb_tail_pointer(skb), skb_end_pointer(skb));
1694 1695
	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
		       skb->data, 16, true);
1696 1697
#endif

1698 1699
	/* Count how many TX buffer descriptors are needed to send this
	 * socket buffer: skb fragments of jumbo frames may need to be
1700
	 * split into many buffer descriptors.
1701
	 */
R
Rafal Ozieblo 已提交
1702 1703 1704 1705 1706
	if (is_lso && (skb_headlen(skb) > hdrlen))
		/* extra header descriptor if also payload in first buffer */
		desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
	else
		desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
1707 1708 1709
	nr_frags = skb_shinfo(skb)->nr_frags;
	for (f = 0; f < nr_frags; f++) {
		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
R
Rafal Ozieblo 已提交
1710
		desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
1711 1712
	}

1713
	spin_lock_irqsave(&bp->lock, flags);
1714 1715

	/* This is a hard error, log it. */
1716
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
R
Rafal Ozieblo 已提交
1717
		       bp->tx_ring_size) < desc_cnt) {
1718
		netif_stop_subqueue(dev, queue_index);
1719
		spin_unlock_irqrestore(&bp->lock, flags);
1720
		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
1721
			   queue->tx_head, queue->tx_tail);
1722
		return NETDEV_TX_BUSY;
1723 1724
	}

1725 1726
	if (macb_clear_csum(skb)) {
		dev_kfree_skb_any(skb);
1727
		goto unlock;
1728 1729
	}

1730
	/* Map socket buffer for DMA transfer */
R
Rafal Ozieblo 已提交
1731
	if (!macb_tx_map(bp, queue, skb, hdrlen)) {
1732
		dev_kfree_skb_any(skb);
1733 1734
		goto unlock;
	}
1735

1736
	/* Make newly initialized descriptor visible to hardware */
1737
	wmb();
1738 1739
	skb_tx_timestamp(skb);

1740 1741
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

1742
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
1743
		netif_stop_subqueue(dev, queue_index);
1744

1745
unlock:
1746
	spin_unlock_irqrestore(&bp->lock, flags);
1747

1748
	return NETDEV_TX_OK;
1749 1750
}

N
Nicolas Ferre 已提交
1751
static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
1752 1753 1754 1755
{
	if (!macb_is_gem(bp)) {
		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
	} else {
N
Nicolas Ferre 已提交
1756
		bp->rx_buffer_size = size;
1757 1758

		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
N
Nicolas Ferre 已提交
1759
			netdev_dbg(bp->dev,
1760 1761
				   "RX buffer must be multiple of %d bytes, expanding\n",
				   RX_BUFFER_MULTIPLE);
1762
			bp->rx_buffer_size =
N
Nicolas Ferre 已提交
1763
				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
1764 1765
		}
	}
N
Nicolas Ferre 已提交
1766

1767
	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
N
Nicolas Ferre 已提交
1768
		   bp->dev->mtu, bp->rx_buffer_size);
1769 1770
}

N
Nicolas Ferre 已提交
1771 1772 1773 1774
static void gem_free_rx_buffers(struct macb *bp)
{
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
1775
	struct macb_queue *queue;
N
Nicolas Ferre 已提交
1776
	dma_addr_t		addr;
1777
	unsigned int q;
N
Nicolas Ferre 已提交
1778 1779
	int i;

1780 1781 1782
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		if (!queue->rx_skbuff)
			continue;
N
Nicolas Ferre 已提交
1783

1784 1785
		for (i = 0; i < bp->rx_ring_size; i++) {
			skb = queue->rx_skbuff[i];
N
Nicolas Ferre 已提交
1786

1787 1788
			if (!skb)
				continue;
N
Nicolas Ferre 已提交
1789

1790 1791
			desc = macb_rx_desc(queue, i);
			addr = macb_get_addr(bp, desc);
1792

1793 1794 1795 1796 1797
			dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
					DMA_FROM_DEVICE);
			dev_kfree_skb_any(skb);
			skb = NULL;
		}
N
Nicolas Ferre 已提交
1798

1799 1800 1801
		kfree(queue->rx_skbuff);
		queue->rx_skbuff = NULL;
	}
N
Nicolas Ferre 已提交
1802 1803 1804 1805
}

static void macb_free_rx_buffers(struct macb *bp)
{
1806 1807 1808
	struct macb_queue *queue = &bp->queues[0];

	if (queue->rx_buffers) {
N
Nicolas Ferre 已提交
1809
		dma_free_coherent(&bp->pdev->dev,
1810
				  bp->rx_ring_size * bp->rx_buffer_size,
1811 1812
				  queue->rx_buffers, queue->rx_buffers_dma);
		queue->rx_buffers = NULL;
N
Nicolas Ferre 已提交
1813 1814
	}
}
1815

1816 1817
static void macb_free_consistent(struct macb *bp)
{
1818 1819 1820
	struct macb_queue *queue;
	unsigned int q;

1821
	queue = &bp->queues[0];
N
Nicolas Ferre 已提交
1822
	bp->macbgem_ops.mog_free_rx_buffers(bp);
1823
	if (queue->rx_ring) {
1824
		dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES(bp),
1825 1826
				queue->rx_ring, queue->rx_ring_dma);
		queue->rx_ring = NULL;
1827
	}
1828 1829 1830 1831 1832

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		kfree(queue->tx_skb);
		queue->tx_skb = NULL;
		if (queue->tx_ring) {
1833
			dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES(bp),
1834 1835 1836
					  queue->tx_ring, queue->tx_ring_dma);
			queue->tx_ring = NULL;
		}
1837
	}
N
Nicolas Ferre 已提交
1838 1839 1840 1841
}

static int gem_alloc_rx_buffers(struct macb *bp)
{
1842 1843
	struct macb_queue *queue;
	unsigned int q;
N
Nicolas Ferre 已提交
1844 1845
	int size;

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		size = bp->rx_ring_size * sizeof(struct sk_buff *);
		queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
		if (!queue->rx_skbuff)
			return -ENOMEM;
		else
			netdev_dbg(bp->dev,
				   "Allocated %d RX struct sk_buff entries at %p\n",
				   bp->rx_ring_size, queue->rx_skbuff);
	}
N
Nicolas Ferre 已提交
1856 1857 1858 1859 1860
	return 0;
}

static int macb_alloc_rx_buffers(struct macb *bp)
{
1861
	struct macb_queue *queue = &bp->queues[0];
N
Nicolas Ferre 已提交
1862 1863
	int size;

1864
	size = bp->rx_ring_size * bp->rx_buffer_size;
1865 1866 1867
	queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
					    &queue->rx_buffers_dma, GFP_KERNEL);
	if (!queue->rx_buffers)
N
Nicolas Ferre 已提交
1868
		return -ENOMEM;
1869 1870 1871

	netdev_dbg(bp->dev,
		   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1872
		   size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
N
Nicolas Ferre 已提交
1873
	return 0;
1874 1875 1876 1877
}

static int macb_alloc_consistent(struct macb *bp)
{
1878 1879
	struct macb_queue *queue;
	unsigned int q;
1880 1881
	int size;

1882
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1883
		size = TX_RING_BYTES(bp);
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						    &queue->tx_ring_dma,
						    GFP_KERNEL);
		if (!queue->tx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
			   q, size, (unsigned long)queue->tx_ring_dma,
			   queue->tx_ring);

1894
		size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
1895 1896 1897
		queue->tx_skb = kmalloc(size, GFP_KERNEL);
		if (!queue->tx_skb)
			goto out_err;
1898

1899 1900 1901 1902 1903 1904 1905 1906 1907
		size = RX_RING_BYTES(bp);
		queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						 &queue->rx_ring_dma, GFP_KERNEL);
		if (!queue->rx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
			   size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
	}
N
Nicolas Ferre 已提交
1908
	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
1909 1910 1911 1912 1913 1914 1915 1916 1917
		goto out_err;

	return 0;

out_err:
	macb_free_consistent(bp);
	return -ENOMEM;
}

N
Nicolas Ferre 已提交
1918 1919
static void gem_init_rings(struct macb *bp)
{
1920
	struct macb_queue *queue;
1921
	struct macb_dma_desc *desc = NULL;
1922
	unsigned int q;
N
Nicolas Ferre 已提交
1923 1924
	int i;

1925
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1926
		for (i = 0; i < bp->tx_ring_size; i++) {
1927 1928 1929
			desc = macb_tx_desc(queue, i);
			macb_set_addr(bp, desc, 0);
			desc->ctrl = MACB_BIT(TX_USED);
1930
		}
1931
		desc->ctrl |= MACB_BIT(TX_WRAP);
1932 1933
		queue->tx_head = 0;
		queue->tx_tail = 0;
N
Nicolas Ferre 已提交
1934

1935 1936 1937 1938 1939
		queue->rx_tail = 0;
		queue->rx_prepared_head = 0;

		gem_rx_refill(queue);
	}
N
Nicolas Ferre 已提交
1940 1941 1942

}

1943 1944 1945
static void macb_init_rings(struct macb *bp)
{
	int i;
1946
	struct macb_dma_desc *desc = NULL;
1947

1948
	macb_init_rx_ring(&bp->queues[0]);
1949

1950
	for (i = 0; i < bp->tx_ring_size; i++) {
1951 1952 1953
		desc = macb_tx_desc(&bp->queues[0], i);
		macb_set_addr(bp, desc, 0);
		desc->ctrl = MACB_BIT(TX_USED);
1954
	}
1955 1956
	bp->queues[0].tx_head = 0;
	bp->queues[0].tx_tail = 0;
1957
	desc->ctrl |= MACB_BIT(TX_WRAP);
1958 1959 1960 1961
}

static void macb_reset_hw(struct macb *bp)
{
1962 1963 1964
	struct macb_queue *queue;
	unsigned int q;

1965
	/* Disable RX and TX (XXX: Should we halt the transmission
1966 1967 1968 1969 1970 1971 1972 1973
	 * more gracefully?)
	 */
	macb_writel(bp, NCR, 0);

	/* Clear the stats registers (XXX: Update stats first?) */
	macb_writel(bp, NCR, MACB_BIT(CLRSTAT));

	/* Clear all status flags */
J
Joachim Eastwood 已提交
1974 1975
	macb_writel(bp, TSR, -1);
	macb_writel(bp, RSR, -1);
1976 1977

	/* Disable all interrupts */
1978 1979 1980
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, -1);
		queue_readl(queue, ISR);
1981 1982
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, -1);
1983
	}
1984 1985
}

1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
static u32 gem_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz = clk_get_rate(bp->pclk);

	if (pclk_hz <= 20000000)
		config = GEM_BF(CLK, GEM_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = GEM_BF(CLK, GEM_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = GEM_BF(CLK, GEM_CLK_DIV32);
	else if (pclk_hz <= 120000000)
		config = GEM_BF(CLK, GEM_CLK_DIV48);
	else if (pclk_hz <= 160000000)
		config = GEM_BF(CLK, GEM_CLK_DIV64);
	else
		config = GEM_BF(CLK, GEM_CLK_DIV96);

	return config;
}

static u32 macb_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz;

	if (macb_is_gem(bp))
		return gem_mdc_clk_div(bp);

	pclk_hz = clk_get_rate(bp->pclk);
	if (pclk_hz <= 20000000)
		config = MACB_BF(CLK, MACB_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = MACB_BF(CLK, MACB_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = MACB_BF(CLK, MACB_CLK_DIV32);
	else
		config = MACB_BF(CLK, MACB_CLK_DIV64);

	return config;
}

2028
/* Get the DMA bus width field of the network configuration register that we
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
 * should program.  We find the width from decoding the design configuration
 * register to find the maximum supported data bus width.
 */
static u32 macb_dbw(struct macb *bp)
{
	if (!macb_is_gem(bp))
		return 0;

	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
	case 4:
		return GEM_BF(DBW, GEM_DBW128);
	case 2:
		return GEM_BF(DBW, GEM_DBW64);
	case 1:
	default:
		return GEM_BF(DBW, GEM_DBW32);
	}
}

2048
/* Configure the receive DMA engine
2049
 * - use the correct receive buffer size
2050
 * - set best burst length for DMA operations
2051 2052 2053
 *   (if not supported by FIFO, it will fallback to default)
 * - set both rx/tx packet buffers to full memory size
 * These are configurable parameters for GEM.
2054 2055 2056
 */
static void macb_configure_dma(struct macb *bp)
{
2057 2058 2059
	struct macb_queue *queue;
	u32 buffer_size;
	unsigned int q;
2060 2061
	u32 dmacfg;

2062
	buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2063 2064
	if (macb_is_gem(bp)) {
		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2065 2066 2067 2068 2069 2070
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			if (q)
				queue_writel(queue, RBQS, buffer_size);
			else
				dmacfg |= GEM_BF(RXBS, buffer_size);
		}
2071 2072
		if (bp->dma_burst_length)
			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2073
		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2074
		dmacfg &= ~GEM_BIT(ENDIA_PKT);
2075

2076
		if (bp->native_io)
2077 2078 2079 2080
			dmacfg &= ~GEM_BIT(ENDIA_DESC);
		else
			dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */

2081 2082 2083 2084
		if (bp->dev->features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
2085 2086

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2087
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2088
			dmacfg |= GEM_BIT(ADDR64);
2089 2090 2091 2092
#endif
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
			dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2093
#endif
2094 2095
		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
			   dmacfg);
2096 2097 2098 2099
		gem_writel(bp, DMACFG, dmacfg);
	}
}

2100 2101
static void macb_init_hw(struct macb *bp)
{
2102 2103 2104
	struct macb_queue *queue;
	unsigned int q;

2105 2106 2107
	u32 config;

	macb_reset_hw(bp);
2108
	macb_set_hwaddr(bp);
2109

2110
	config = macb_mdc_clk_div(bp);
2111 2112
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
2113
	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
2114 2115
	config |= MACB_BIT(PAE);		/* PAuse Enable */
	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
D
Dan Carpenter 已提交
2116
	if (bp->caps & MACB_CAPS_JUMBO)
2117 2118 2119
		config |= MACB_BIT(JFRAME);	/* Enable jumbo frames */
	else
		config |= MACB_BIT(BIG);	/* Receive oversized frames */
2120 2121
	if (bp->dev->flags & IFF_PROMISC)
		config |= MACB_BIT(CAF);	/* Copy All Frames */
2122 2123
	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
		config |= GEM_BIT(RXCOEN);
2124 2125
	if (!(bp->dev->flags & IFF_BROADCAST))
		config |= MACB_BIT(NBC);	/* No BroadCast */
2126
	config |= macb_dbw(bp);
2127
	macb_writel(bp, NCFGR, config);
D
Dan Carpenter 已提交
2128
	if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2129
		gem_writel(bp, JML, bp->jumbo_max_len);
2130 2131
	bp->speed = SPEED_10;
	bp->duplex = DUPLEX_HALF;
2132
	bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
D
Dan Carpenter 已提交
2133
	if (bp->caps & MACB_CAPS_JUMBO)
2134
		bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2135

2136 2137
	macb_configure_dma(bp);

2138
	/* Initialize TX and RX buffers */
2139 2140
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2141
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2142 2143
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2144
#endif
2145
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
2146
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2147
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2148
			queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
2149
#endif
2150 2151 2152 2153 2154 2155 2156

		/* Enable interrupts */
		queue_writel(queue, IER,
			     MACB_RX_INT_FLAGS |
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}
2157 2158

	/* Enable TX and RX */
F
frederic RODO 已提交
2159
	macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
2160 2161
}

2162
/* The hash address register is 64 bits long and takes up two
P
Patrice Vilchez 已提交
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
 * locations in the memory map.  The least significant bits are stored
 * in EMAC_HSL and the most significant bits in EMAC_HSH.
 *
 * The unicast hash enable and the multicast hash enable bits in the
 * network configuration register enable the reception of hash matched
 * frames. The destination address is reduced to a 6 bit index into
 * the 64 bit hash register using the following hash function.  The
 * hash function is an exclusive or of every sixth bit of the
 * destination address.
 *
 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
 *
 * da[0] represents the least significant bit of the first byte
 * received, that is, the multicast/unicast indicator, and da[47]
 * represents the most significant bit of the last byte received.  If
 * the hash index, hi[n], points to a bit that is set in the hash
 * register then the frame will be matched according to whether the
 * frame is multicast or unicast.  A multicast match will be signalled
 * if the multicast hash enable bit is set, da[0] is 1 and the hash
 * index points to a bit set in the hash register.  A unicast match
 * will be signalled if the unicast hash enable bit is set, da[0] is 0
 * and the hash index points to a bit set in the hash register.  To
 * receive all multicast frames, the hash register should be set with
 * all ones and the multicast hash enable bit should be set in the
 * network configuration register.
 */

static inline int hash_bit_value(int bitnr, __u8 *addr)
{
	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
		return 1;
	return 0;
}

2202
/* Return the hash index value for the specified address. */
P
Patrice Vilchez 已提交
2203 2204 2205 2206 2207 2208 2209
static int hash_get_index(__u8 *addr)
{
	int i, j, bitval;
	int hash_index = 0;

	for (j = 0; j < 6; j++) {
		for (i = 0, bitval = 0; i < 8; i++)
2210
			bitval ^= hash_bit_value(i * 6 + j, addr);
P
Patrice Vilchez 已提交
2211 2212 2213 2214 2215 2216 2217

		hash_index |= (bitval << j);
	}

	return hash_index;
}

2218
/* Add multicast addresses to the internal multicast-hash table. */
P
Patrice Vilchez 已提交
2219 2220
static void macb_sethashtable(struct net_device *dev)
{
2221
	struct netdev_hw_addr *ha;
P
Patrice Vilchez 已提交
2222
	unsigned long mc_filter[2];
2223
	unsigned int bitnr;
P
Patrice Vilchez 已提交
2224 2225
	struct macb *bp = netdev_priv(dev);

2226 2227
	mc_filter[0] = 0;
	mc_filter[1] = 0;
P
Patrice Vilchez 已提交
2228

2229 2230
	netdev_for_each_mc_addr(ha, dev) {
		bitnr = hash_get_index(ha->addr);
P
Patrice Vilchez 已提交
2231 2232 2233
		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
	}

J
Jamie Iles 已提交
2234 2235
	macb_or_gem_writel(bp, HRB, mc_filter[0]);
	macb_or_gem_writel(bp, HRT, mc_filter[1]);
P
Patrice Vilchez 已提交
2236 2237
}

2238
/* Enable/Disable promiscuous and multicast modes. */
2239
static void macb_set_rx_mode(struct net_device *dev)
P
Patrice Vilchez 已提交
2240 2241 2242 2243 2244 2245
{
	unsigned long cfg;
	struct macb *bp = netdev_priv(dev);

	cfg = macb_readl(bp, NCFGR);

2246
	if (dev->flags & IFF_PROMISC) {
P
Patrice Vilchez 已提交
2247 2248
		/* Enable promiscuous mode */
		cfg |= MACB_BIT(CAF);
2249 2250 2251 2252 2253 2254

		/* Disable RX checksum offload */
		if (macb_is_gem(bp))
			cfg &= ~GEM_BIT(RXCOEN);
	} else {
		/* Disable promiscuous mode */
P
Patrice Vilchez 已提交
2255 2256
		cfg &= ~MACB_BIT(CAF);

2257 2258 2259 2260 2261
		/* Enable RX checksum offload only if requested */
		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
			cfg |= GEM_BIT(RXCOEN);
	}

P
Patrice Vilchez 已提交
2262 2263
	if (dev->flags & IFF_ALLMULTI) {
		/* Enable all multicast mode */
J
Jamie Iles 已提交
2264 2265
		macb_or_gem_writel(bp, HRB, -1);
		macb_or_gem_writel(bp, HRT, -1);
P
Patrice Vilchez 已提交
2266
		cfg |= MACB_BIT(NCFGR_MTI);
2267
	} else if (!netdev_mc_empty(dev)) {
P
Patrice Vilchez 已提交
2268 2269 2270 2271 2272
		/* Enable specific multicasts */
		macb_sethashtable(dev);
		cfg |= MACB_BIT(NCFGR_MTI);
	} else if (dev->flags & (~IFF_ALLMULTI)) {
		/* Disable all multicast mode */
J
Jamie Iles 已提交
2273 2274
		macb_or_gem_writel(bp, HRB, 0);
		macb_or_gem_writel(bp, HRT, 0);
P
Patrice Vilchez 已提交
2275 2276 2277 2278 2279 2280
		cfg &= ~MACB_BIT(NCFGR_MTI);
	}

	macb_writel(bp, NCFGR, cfg);
}

2281 2282 2283
static int macb_open(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
N
Nicolas Ferre 已提交
2284
	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
2285 2286
	struct macb_queue *queue;
	unsigned int q;
2287 2288
	int err;

2289
	netdev_dbg(bp->dev, "open\n");
2290

2291 2292 2293
	/* carrier starts down */
	netif_carrier_off(dev);

F
frederic RODO 已提交
2294
	/* if the phy is not yet register, retry later*/
2295
	if (!dev->phydev)
F
frederic RODO 已提交
2296
		return -EAGAIN;
2297 2298

	/* RX buffers initialization */
N
Nicolas Ferre 已提交
2299
	macb_init_rx_buffer_size(bp, bufsz);
F
frederic RODO 已提交
2300

2301 2302
	err = macb_alloc_consistent(bp);
	if (err) {
2303 2304
		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
			   err);
2305 2306 2307
		return err;
	}

N
Nicolas Ferre 已提交
2308
	bp->macbgem_ops.mog_init_rings(bp);
2309 2310
	macb_init_hw(bp);

2311 2312 2313
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_enable(&queue->napi);

F
frederic RODO 已提交
2314
	/* schedule a link state check */
2315
	phy_start(dev->phydev);
2316

2317
	netif_tx_start_all_queues(dev);
2318

2319 2320 2321
	if (bp->ptp_info)
		bp->ptp_info->ptp_init(dev);

2322 2323 2324 2325 2326 2327
	return 0;
}

static int macb_close(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
2328
	struct macb_queue *queue;
2329
	unsigned long flags;
2330
	unsigned int q;
2331

2332
	netif_tx_stop_all_queues(dev);
2333 2334 2335

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_disable(&queue->napi);
2336

2337 2338
	if (dev->phydev)
		phy_stop(dev->phydev);
F
frederic RODO 已提交
2339

2340 2341 2342 2343 2344 2345 2346
	spin_lock_irqsave(&bp->lock, flags);
	macb_reset_hw(bp);
	netif_carrier_off(dev);
	spin_unlock_irqrestore(&bp->lock, flags);

	macb_free_consistent(bp);

2347 2348 2349
	if (bp->ptp_info)
		bp->ptp_info->ptp_remove(dev);

2350 2351 2352
	return 0;
}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
static int macb_change_mtu(struct net_device *dev, int new_mtu)
{
	if (netif_running(dev))
		return -EBUSY;

	dev->mtu = new_mtu;

	return 0;
}

2363 2364
static void gem_update_stats(struct macb *bp)
{
2365 2366 2367 2368
	struct macb_queue *queue;
	unsigned int i, q, idx;
	unsigned long *stat;

2369 2370
	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;

2371 2372
	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
		u32 offset = gem_statistics[i].offset;
2373
		u64 val = bp->macb_reg_readl(bp, offset);
2374 2375 2376 2377 2378 2379

		bp->ethtool_stats[i] += val;
		*p += val;

		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
			/* Add GEM_OCTTXH, GEM_OCTRXH */
2380
			val = bp->macb_reg_readl(bp, offset + 4);
2381
			bp->ethtool_stats[i] += ((u64)val) << 32;
2382 2383 2384
			*(++p) += val;
		}
	}
2385 2386 2387 2388 2389

	idx = GEM_STATS_LEN;
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
			bp->ethtool_stats[idx++] = *stat;
2390 2391 2392 2393 2394
}

static struct net_device_stats *gem_get_stats(struct macb *bp)
{
	struct gem_stats *hwstat = &bp->hw_stats.gem;
2395
	struct net_device_stats *nstat = &bp->dev->stats;
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429

	gem_update_stats(bp);

	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
			    hwstat->rx_alignment_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_frames +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersized_frames +
			    hwstat->rx_length_field_frame_errors);
	nstat->tx_errors = (hwstat->tx_late_collisions +
			    hwstat->tx_excessive_collisions +
			    hwstat->tx_underrun +
			    hwstat->tx_carrier_sense_errors);
	nstat->multicast = hwstat->rx_multicast_frames;
	nstat->collisions = (hwstat->tx_single_collision_frames +
			     hwstat->tx_multiple_collision_frames +
			     hwstat->tx_excessive_collisions);
	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersized_frames +
				   hwstat->rx_length_field_frame_errors);
	nstat->rx_over_errors = hwstat->rx_resource_errors;
	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
	nstat->tx_fifo_errors = hwstat->tx_underrun;

	return nstat;
}

2430 2431 2432 2433 2434 2435 2436
static void gem_get_ethtool_stats(struct net_device *dev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct macb *bp;

	bp = netdev_priv(dev);
	gem_update_stats(bp);
2437 2438
	memcpy(data, &bp->ethtool_stats, sizeof(u64)
			* (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2439 2440 2441 2442
}

static int gem_get_sset_count(struct net_device *dev, int sset)
{
2443 2444
	struct macb *bp = netdev_priv(dev);

2445 2446
	switch (sset) {
	case ETH_SS_STATS:
2447
		return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2448 2449 2450 2451 2452 2453 2454
	default:
		return -EOPNOTSUPP;
	}
}

static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
{
2455 2456 2457
	char stat_string[ETH_GSTRING_LEN];
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
2458
	unsigned int i;
2459
	unsigned int q;
2460 2461 2462 2463 2464 2465

	switch (sset) {
	case ETH_SS_STATS:
		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
			memcpy(p, gem_statistics[i].stat_string,
			       ETH_GSTRING_LEN);
2466 2467 2468 2469 2470 2471 2472 2473

		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
				snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
						q, queue_statistics[i].stat_string);
				memcpy(p, stat_string, ETH_GSTRING_LEN);
			}
		}
2474 2475 2476 2477
		break;
	}
}

2478
static struct net_device_stats *macb_get_stats(struct net_device *dev)
2479 2480
{
	struct macb *bp = netdev_priv(dev);
2481
	struct net_device_stats *nstat = &bp->dev->stats;
2482 2483 2484 2485
	struct macb_stats *hwstat = &bp->hw_stats.macb;

	if (macb_is_gem(bp))
		return gem_get_stats(bp);
2486

F
frederic RODO 已提交
2487 2488 2489
	/* read stats from hardware */
	macb_update_stats(bp);

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
	/* Convert HW stats into netdevice stats */
	nstat->rx_errors = (hwstat->rx_fcs_errors +
			    hwstat->rx_align_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_pkts +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersize_pkts +
			    hwstat->rx_length_mismatch);
	nstat->tx_errors = (hwstat->tx_late_cols +
			    hwstat->tx_excessive_cols +
			    hwstat->tx_underruns +
2502 2503
			    hwstat->tx_carrier_errors +
			    hwstat->sqe_test_errors);
2504 2505 2506 2507 2508 2509 2510
	nstat->collisions = (hwstat->tx_single_cols +
			     hwstat->tx_multiple_cols +
			     hwstat->tx_excessive_cols);
	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersize_pkts +
				   hwstat->rx_length_mismatch);
A
Alexander Stein 已提交
2511 2512
	nstat->rx_over_errors = hwstat->rx_resource_errors +
				   hwstat->rx_overruns;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
	nstat->rx_frame_errors = hwstat->rx_align_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	/* XXX: What does "missed" mean? */
	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
	nstat->tx_fifo_errors = hwstat->tx_underruns;
	/* Don't know about heartbeat or window errors... */

	return nstat;
}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
static int macb_get_regs_len(struct net_device *netdev)
{
	return MACB_GREGS_NBR * sizeof(u32);
}

static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	struct macb *bp = netdev_priv(dev);
	unsigned int tail, head;
	u32 *regs_buff = p;

	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
			| MACB_GREGS_VERSION;

2540 2541
	tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
	head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553

	regs_buff[0]  = macb_readl(bp, NCR);
	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
	regs_buff[2]  = macb_readl(bp, NSR);
	regs_buff[3]  = macb_readl(bp, TSR);
	regs_buff[4]  = macb_readl(bp, RBQP);
	regs_buff[5]  = macb_readl(bp, TBQP);
	regs_buff[6]  = macb_readl(bp, RSR);
	regs_buff[7]  = macb_readl(bp, IMR);

	regs_buff[8]  = tail;
	regs_buff[9]  = head;
2554 2555
	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2556

2557 2558
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2559
	if (macb_is_gem(bp))
2560 2561 2562
		regs_buff[13] = gem_readl(bp, DMACFG);
}

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	wol->supported = 0;
	wol->wolopts = 0;

	if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
		wol->supported = WAKE_MAGIC;

		if (bp->wol & MACB_WOL_ENABLED)
			wol->wolopts |= WAKE_MAGIC;
	}
}

static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
	    (wol->wolopts & ~WAKE_MAGIC))
		return -EOPNOTSUPP;

	if (wol->wolopts & WAKE_MAGIC)
		bp->wol |= MACB_WOL_ENABLED;
	else
		bp->wol &= ~MACB_WOL_ENABLED;

	device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);

	return 0;
}

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
static void macb_get_ringparam(struct net_device *netdev,
			       struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);

	ring->rx_max_pending = MAX_RX_RING_SIZE;
	ring->tx_max_pending = MAX_TX_RING_SIZE;

	ring->rx_pending = bp->rx_ring_size;
	ring->tx_pending = bp->tx_ring_size;
}

static int macb_set_ringparam(struct net_device *netdev,
			      struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);
	u32 new_rx_size, new_tx_size;
	unsigned int reset = 0;

	if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
		return -EINVAL;

	new_rx_size = clamp_t(u32, ring->rx_pending,
			      MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
	new_rx_size = roundup_pow_of_two(new_rx_size);

	new_tx_size = clamp_t(u32, ring->tx_pending,
			      MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
	new_tx_size = roundup_pow_of_two(new_tx_size);

	if ((new_tx_size == bp->tx_ring_size) &&
	    (new_rx_size == bp->rx_ring_size)) {
		/* nothing to do */
		return 0;
	}

	if (netif_running(bp->dev)) {
		reset = 1;
		macb_close(bp->dev);
	}

	bp->rx_ring_size = new_rx_size;
	bp->tx_ring_size = new_tx_size;

	if (reset)
		macb_open(bp->dev);

	return 0;
}

2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
#ifdef CONFIG_MACB_USE_HWSTAMP
static unsigned int gem_get_tsu_rate(struct macb *bp)
{
	struct clk *tsu_clk;
	unsigned int tsu_rate;

	tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
	if (!IS_ERR(tsu_clk))
		tsu_rate = clk_get_rate(tsu_clk);
	/* try pclk instead */
	else if (!IS_ERR(bp->pclk)) {
		tsu_clk = bp->pclk;
		tsu_rate = clk_get_rate(tsu_clk);
	} else
		return -ENOTSUPP;
	return tsu_rate;
}

static s32 gem_get_ptp_max_adj(void)
{
	return 64000000;
}

static int gem_get_ts_info(struct net_device *dev,
			   struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(dev);

	if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
		ethtool_op_get_ts_info(dev, info);
		return 0;
	}

	info->so_timestamping =
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE |
		SOF_TIMESTAMPING_TX_HARDWARE |
		SOF_TIMESTAMPING_RX_HARDWARE |
		SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types =
		(1 << HWTSTAMP_TX_ONESTEP_SYNC) |
		(1 << HWTSTAMP_TX_OFF) |
		(1 << HWTSTAMP_TX_ON);
	info->rx_filters =
		(1 << HWTSTAMP_FILTER_NONE) |
		(1 << HWTSTAMP_FILTER_ALL);

	info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;

	return 0;
}

static struct macb_ptp_info gem_ptp_info = {
	.ptp_init	 = gem_ptp_init,
	.ptp_remove	 = gem_ptp_remove,
	.get_ptp_max_adj = gem_get_ptp_max_adj,
	.get_tsu_rate	 = gem_get_tsu_rate,
	.get_ts_info	 = gem_get_ts_info,
	.get_hwtst	 = gem_get_hwtst,
	.set_hwtst	 = gem_set_hwtst,
};
#endif

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
static int macb_get_ts_info(struct net_device *netdev,
			    struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(netdev);

	if (bp->ptp_info)
		return bp->ptp_info->get_ts_info(netdev, info);

	return ethtool_op_get_ts_info(netdev, info);
}

2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
static void gem_enable_flow_filters(struct macb *bp, bool enable)
{
	struct ethtool_rx_fs_item *item;
	u32 t2_scr;
	int num_t2_scr;

	num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		struct ethtool_rx_flow_spec *fs = &item->fs;
		struct ethtool_tcpip4_spec *tp4sp_m;

		if (fs->location >= num_t2_scr)
			continue;

		t2_scr = gem_readl_n(bp, SCRT2, fs->location);

		/* enable/disable screener regs for the flow entry */
		t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);

		/* only enable fields with no masking */
		tp4sp_m = &(fs->m_u.tcp_ip4_spec);

		if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);

		if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);

		if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
			t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);

		gem_writel_n(bp, SCRT2, fs->location, t2_scr);
	}
}

static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
{
	struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
	uint16_t index = fs->location;
	u32 w0, w1, t2_scr;
	bool cmp_a = false;
	bool cmp_b = false;
	bool cmp_c = false;

	tp4sp_v = &(fs->h_u.tcp_ip4_spec);
	tp4sp_m = &(fs->m_u.tcp_ip4_spec);

	/* ignore field if any masking set */
	if (tp4sp_m->ip4src == 0xFFFFFFFF) {
		/* 1st compare reg - IP source address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4src;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
		cmp_a = true;
	}

	/* ignore field if any masking set */
	if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
		/* 2nd compare reg - IP destination address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4dst;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
		cmp_b = true;
	}

	/* ignore both port fields if masking set in both */
	if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
		/* 3rd compare reg - source port, destination port */
		w0 = 0;
		w1 = 0;
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
		if (tp4sp_m->psrc == tp4sp_m->pdst) {
			w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
			w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
			w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
			w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
		} else {
			/* only one port definition */
			w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
			w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
			if (tp4sp_m->psrc == 0xFFFF) { /* src port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
			} else { /* dst port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
			}
		}
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
		cmp_c = true;
	}

	t2_scr = 0;
	t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
	t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
	if (cmp_a)
		t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
	if (cmp_b)
		t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
	if (cmp_c)
		t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
	gem_writel_n(bp, SCRT2, index, t2_scr);
}

static int gem_add_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_flow_spec *fs = &cmd->fs;
	struct ethtool_rx_fs_item *item, *newfs;
2849
	unsigned long flags;
2850 2851 2852
	int ret = -EINVAL;
	bool added = false;

2853
	newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
	if (newfs == NULL)
		return -ENOMEM;
	memcpy(&newfs->fs, fs, sizeof(newfs->fs));

	netdev_dbg(netdev,
			"Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
			fs->flow_type, (int)fs->ring_cookie, fs->location,
			htonl(fs->h_u.tcp_ip4_spec.ip4src),
			htonl(fs->h_u.tcp_ip4_spec.ip4dst),
			htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));

2865 2866
	spin_lock_irqsave(&bp->rx_fs_lock, flags);

2867
	/* find correct place to add in list */
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location > newfs->fs.location) {
			list_add_tail(&newfs->list, &item->list);
			added = true;
			break;
		} else if (item->fs.location == fs->location) {
			netdev_err(netdev, "Rule not added: location %d not free!\n",
					fs->location);
			ret = -EBUSY;
			goto err;
2878 2879
		}
	}
2880 2881
	if (!added)
		list_add_tail(&newfs->list, &bp->rx_fs_list.list);
2882 2883 2884 2885 2886 2887 2888

	gem_prog_cmp_regs(bp, fs);
	bp->rx_fs_list.count++;
	/* enable filtering if NTUPLE on */
	if (netdev->features & NETIF_F_NTUPLE)
		gem_enable_flow_filters(bp, 1);

2889
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2890 2891 2892
	return 0;

err:
2893
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
	kfree(newfs);
	return ret;
}

static int gem_del_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	struct ethtool_rx_flow_spec *fs;
2904 2905 2906
	unsigned long flags;

	spin_lock_irqsave(&bp->rx_fs_lock, flags);
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			/* disable screener regs for the flow entry */
			fs = &(item->fs);
			netdev_dbg(netdev,
					"Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
					fs->flow_type, (int)fs->ring_cookie, fs->location,
					htonl(fs->h_u.tcp_ip4_spec.ip4src),
					htonl(fs->h_u.tcp_ip4_spec.ip4dst),
					htons(fs->h_u.tcp_ip4_spec.psrc),
					htons(fs->h_u.tcp_ip4_spec.pdst));

			gem_writel_n(bp, SCRT2, fs->location, 0);

			list_del(&item->list);
			bp->rx_fs_list.count--;
2924 2925
			spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
			kfree(item);
2926 2927 2928 2929
			return 0;
		}
	}

2930
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
	return -EINVAL;
}

static int gem_get_flow_entry(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
			return 0;
		}
	}
	return -EINVAL;
}

static int gem_get_all_flow_entries(struct net_device *netdev,
		struct ethtool_rxnfc *cmd, u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	uint32_t cnt = 0;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (cnt == cmd->rule_cnt)
			return -EMSGSIZE;
		rule_locs[cnt] = item->fs.location;
		cnt++;
	}
	cmd->data = bp->max_tuples;
	cmd->rule_cnt = cnt;

	return 0;
}

static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
		u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	int ret = 0;

	switch (cmd->cmd) {
	case ETHTOOL_GRXRINGS:
		cmd->data = bp->num_queues;
		break;
	case ETHTOOL_GRXCLSRLCNT:
		cmd->rule_cnt = bp->rx_fs_list.count;
		break;
	case ETHTOOL_GRXCLSRULE:
		ret = gem_get_flow_entry(netdev, cmd);
		break;
	case ETHTOOL_GRXCLSRLALL:
		ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	int ret;

	switch (cmd->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		if ((cmd->fs.location >= bp->max_tuples)
				|| (cmd->fs.ring_cookie >= bp->num_queues)) {
			ret = -EINVAL;
			break;
		}
		ret = gem_add_flow_filter(netdev, cmd);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		ret = gem_del_flow_filter(netdev, cmd);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

3022
static const struct ethtool_ops macb_ethtool_ops = {
3023 3024
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
3025
	.get_link		= ethtool_op_get_link,
3026
	.get_ts_info		= ethtool_op_get_ts_info,
3027 3028
	.get_wol		= macb_get_wol,
	.set_wol		= macb_set_wol,
3029 3030
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3031 3032
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3033 3034
};

L
Lad, Prabhakar 已提交
3035
static const struct ethtool_ops gem_ethtool_ops = {
3036 3037 3038
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
	.get_link		= ethtool_op_get_link,
3039
	.get_ts_info		= macb_get_ts_info,
3040 3041 3042
	.get_ethtool_stats	= gem_get_ethtool_stats,
	.get_strings		= gem_get_ethtool_strings,
	.get_sset_count		= gem_get_sset_count,
3043 3044
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3045 3046
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3047 3048
	.get_rxnfc			= gem_get_rxnfc,
	.set_rxnfc			= gem_set_rxnfc,
3049 3050
};

3051
static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3052
{
3053
	struct phy_device *phydev = dev->phydev;
3054
	struct macb *bp = netdev_priv(dev);
3055 3056 3057 3058

	if (!netif_running(dev))
		return -EINVAL;

F
frederic RODO 已提交
3059 3060
	if (!phydev)
		return -ENODEV;
3061

3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
	if (!bp->ptp_info)
		return phy_mii_ioctl(phydev, rq, cmd);

	switch (cmd) {
	case SIOCSHWTSTAMP:
		return bp->ptp_info->set_hwtst(dev, rq, cmd);
	case SIOCGHWTSTAMP:
		return bp->ptp_info->get_hwtst(dev, rq);
	default:
		return phy_mii_ioctl(phydev, rq, cmd);
	}
3073 3074
}

3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092
static int macb_set_features(struct net_device *netdev,
			     netdev_features_t features)
{
	struct macb *bp = netdev_priv(netdev);
	netdev_features_t changed = features ^ netdev->features;

	/* TX checksum offload */
	if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
		u32 dmacfg;

		dmacfg = gem_readl(bp, DMACFG);
		if (features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
		gem_writel(bp, DMACFG, dmacfg);
	}

3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
	/* RX checksum offload */
	if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
		u32 netcfg;

		netcfg = gem_readl(bp, NCFGR);
		if (features & NETIF_F_RXCSUM &&
		    !(netdev->flags & IFF_PROMISC))
			netcfg |= GEM_BIT(RXCOEN);
		else
			netcfg &= ~GEM_BIT(RXCOEN);
		gem_writel(bp, NCFGR, netcfg);
	}

3106 3107 3108 3109 3110 3111
	/* RX Flow Filters */
	if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
		bool turn_on = features & NETIF_F_NTUPLE;

		gem_enable_flow_filters(bp, turn_on);
	}
3112 3113 3114
	return 0;
}

3115 3116 3117 3118
static const struct net_device_ops macb_netdev_ops = {
	.ndo_open		= macb_open,
	.ndo_stop		= macb_close,
	.ndo_start_xmit		= macb_start_xmit,
3119
	.ndo_set_rx_mode	= macb_set_rx_mode,
3120 3121 3122
	.ndo_get_stats		= macb_get_stats,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
3123
	.ndo_change_mtu		= macb_change_mtu,
3124
	.ndo_set_mac_address	= eth_mac_addr,
3125 3126 3127
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= macb_poll_controller,
#endif
3128
	.ndo_set_features	= macb_set_features,
R
Rafal Ozieblo 已提交
3129
	.ndo_features_check	= macb_features_check,
3130 3131
};

3132
/* Configure peripheral capabilities according to device tree
3133 3134
 * and integration options used
 */
3135 3136
static void macb_configure_caps(struct macb *bp,
				const struct macb_config *dt_conf)
3137 3138 3139
{
	u32 dcfg;

3140 3141 3142
	if (dt_conf)
		bp->caps = dt_conf->caps;

3143
	if (hw_is_gem(bp->regs, bp->native_io)) {
3144 3145 3146 3147 3148 3149 3150 3151
		bp->caps |= MACB_CAPS_MACB_IS_GEM;

		dcfg = gem_readl(bp, DCFG1);
		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
		dcfg = gem_readl(bp, DCFG2);
		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
			bp->caps |= MACB_CAPS_FIFO_MODE;
3152 3153
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (gem_has_ptp(bp)) {
3154 3155
			if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
				pr_err("GEM doesn't support hardware ptp.\n");
3156
			else {
3157
				bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3158 3159
				bp->ptp_info = &gem_ptp_info;
			}
3160
		}
3161
#endif
3162 3163
	}

3164
	dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3165 3166
}

3167
static void macb_probe_queues(void __iomem *mem,
3168
			      bool native_io,
3169 3170 3171 3172 3173 3174 3175 3176
			      unsigned int *queue_mask,
			      unsigned int *num_queues)
{
	unsigned int hw_q;

	*queue_mask = 0x1;
	*num_queues = 1;

3177 3178 3179 3180 3181 3182
	/* is it macb or gem ?
	 *
	 * We need to read directly from the hardware here because
	 * we are early in the probe process and don't have the
	 * MACB_CAPS_MACB_IS_GEM flag positioned
	 */
3183
	if (!hw_is_gem(mem, native_io))
3184 3185 3186
		return;

	/* bit 0 is never set but queue 0 always exists */
3187 3188
	*queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;

3189 3190 3191 3192 3193 3194 3195
	*queue_mask |= 0x1;

	for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
		if (*queue_mask & (1 << hw_q))
			(*num_queues)++;
}

3196
static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3197 3198
			 struct clk **hclk, struct clk **tx_clk,
			 struct clk **rx_clk)
3199
{
3200
	struct macb_platform_data *pdata;
3201
	int err;
3202

3203 3204 3205 3206 3207 3208 3209 3210 3211
	pdata = dev_get_platdata(&pdev->dev);
	if (pdata) {
		*pclk = pdata->pclk;
		*hclk = pdata->hclk;
	} else {
		*pclk = devm_clk_get(&pdev->dev, "pclk");
		*hclk = devm_clk_get(&pdev->dev, "hclk");
	}

3212 3213
	if (IS_ERR(*pclk)) {
		err = PTR_ERR(*pclk);
3214
		dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3215
		return err;
A
Andrew Victor 已提交
3216
	}
J
Jamie Iles 已提交
3217

3218 3219
	if (IS_ERR(*hclk)) {
		err = PTR_ERR(*hclk);
3220
		dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3221
		return err;
3222 3223
	}

3224 3225 3226
	*tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
	if (IS_ERR(*tx_clk))
		*tx_clk = NULL;
3227

3228 3229 3230 3231
	*rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
	if (IS_ERR(*rx_clk))
		*rx_clk = NULL;

3232
	err = clk_prepare_enable(*pclk);
3233 3234
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3235
		return err;
3236 3237
	}

3238
	err = clk_prepare_enable(*hclk);
3239 3240
	if (err) {
		dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3241
		goto err_disable_pclk;
3242 3243
	}

3244
	err = clk_prepare_enable(*tx_clk);
3245 3246
	if (err) {
		dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3247
		goto err_disable_hclk;
3248 3249
	}

3250 3251 3252 3253 3254 3255
	err = clk_prepare_enable(*rx_clk);
	if (err) {
		dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
		goto err_disable_txclk;
	}

3256 3257
	return 0;

3258 3259 3260
err_disable_txclk:
	clk_disable_unprepare(*tx_clk);

3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
err_disable_hclk:
	clk_disable_unprepare(*hclk);

err_disable_pclk:
	clk_disable_unprepare(*pclk);

	return err;
}

static int macb_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	unsigned int hw_q, q;
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
	int err;
3277
	u32 val, reg;
3278

3279 3280 3281
	bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
	bp->rx_ring_size = DEFAULT_RX_RING_SIZE;

3282 3283 3284 3285
	/* set the queue register mapping once for all: queue0 has a special
	 * register mapping but we don't want to test the queue index then
	 * compute the corresponding register offset at run time.
	 */
3286
	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3287
		if (!(bp->queue_mask & (1 << hw_q)))
3288 3289
			continue;

3290
		queue = &bp->queues[q];
3291
		queue->bp = bp;
3292
		netif_napi_add(dev, &queue->napi, macb_poll, 64);
3293 3294 3295 3296 3297 3298
		if (hw_q) {
			queue->ISR  = GEM_ISR(hw_q - 1);
			queue->IER  = GEM_IER(hw_q - 1);
			queue->IDR  = GEM_IDR(hw_q - 1);
			queue->IMR  = GEM_IMR(hw_q - 1);
			queue->TBQP = GEM_TBQP(hw_q - 1);
3299 3300
			queue->RBQP = GEM_RBQP(hw_q - 1);
			queue->RBQS = GEM_RBQS(hw_q - 1);
3301
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3302
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3303
				queue->TBQPH = GEM_TBQPH(hw_q - 1);
3304 3305
				queue->RBQPH = GEM_RBQPH(hw_q - 1);
			}
3306
#endif
3307 3308 3309 3310 3311 3312 3313
		} else {
			/* queue0 uses legacy registers */
			queue->ISR  = MACB_ISR;
			queue->IER  = MACB_IER;
			queue->IDR  = MACB_IDR;
			queue->IMR  = MACB_IMR;
			queue->TBQP = MACB_TBQP;
3314
			queue->RBQP = MACB_RBQP;
3315
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3316
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3317
				queue->TBQPH = MACB_TBQPH;
3318 3319
				queue->RBQPH = MACB_RBQPH;
			}
3320
#endif
3321 3322 3323 3324 3325 3326 3327
		}

		/* get irq: here we use the linux queue index, not the hardware
		 * queue index. the queue irq definitions in the device tree
		 * must remove the optional gaps that could exist in the
		 * hardware queue mask.
		 */
3328
		queue->irq = platform_get_irq(pdev, q);
3329
		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3330
				       IRQF_SHARED, dev->name, queue);
3331 3332 3333 3334
		if (err) {
			dev_err(&pdev->dev,
				"Unable to request IRQ %d (error %d)\n",
				queue->irq, err);
3335
			return err;
3336 3337 3338
		}

		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3339
		q++;
3340 3341
	}

3342
	dev->netdev_ops = &macb_netdev_ops;
3343

N
Nicolas Ferre 已提交
3344 3345
	/* setup appropriated routines according to adapter type */
	if (macb_is_gem(bp)) {
3346
		bp->max_tx_length = GEM_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3347 3348 3349 3350
		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = gem_init_rings;
		bp->macbgem_ops.mog_rx = gem_rx;
3351
		dev->ethtool_ops = &gem_ethtool_ops;
N
Nicolas Ferre 已提交
3352
	} else {
3353
		bp->max_tx_length = MACB_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3354 3355 3356 3357
		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = macb_init_rings;
		bp->macbgem_ops.mog_rx = macb_rx;
3358
		dev->ethtool_ops = &macb_ethtool_ops;
N
Nicolas Ferre 已提交
3359 3360
	}

3361 3362
	/* Set features */
	dev->hw_features = NETIF_F_SG;
R
Rafal Ozieblo 已提交
3363 3364 3365 3366 3367

	/* Check LSO capability */
	if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
		dev->hw_features |= MACB_NETIF_LSO;

3368 3369
	/* Checksum offload is only available on gem with packet buffer */
	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3370
		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3371 3372 3373 3374
	if (bp->caps & MACB_CAPS_SG_DISABLED)
		dev->hw_features &= ~NETIF_F_SG;
	dev->features = dev->hw_features;

3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398
	/* Check RX Flow Filters support.
	 * Max Rx flows set by availability of screeners & compare regs:
	 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
	 */
	reg = gem_readl(bp, DCFG8);
	bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
			GEM_BFEXT(T2SCR, reg));
	if (bp->max_tuples > 0) {
		/* also needs one ethtype match to check IPv4 */
		if (GEM_BFEXT(SCR2ETH, reg) > 0) {
			/* program this reg now */
			reg = 0;
			reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
			gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
			/* Filtering is supported in hw but don't enable it in kernel now */
			dev->hw_features |= NETIF_F_NTUPLE;
			/* init Rx flow definitions */
			INIT_LIST_HEAD(&bp->rx_fs_list.list);
			bp->rx_fs_list.count = 0;
			spin_lock_init(&bp->rx_fs_lock);
		} else
			bp->max_tuples = 0;
	}

3399 3400 3401 3402 3403
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
		val = 0;
		if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
			val = GEM_BIT(RGMII);
		else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3404
			 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3405
			val = MACB_BIT(RMII);
3406
		else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3407
			val = MACB_BIT(MII);
3408

3409 3410
		if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
			val |= MACB_BIT(CLKEN);
3411

3412 3413
		macb_or_gem_writel(bp, USRIO, val);
	}
3414

3415
	/* Set MII management clock divider */
3416 3417
	val = macb_mdc_clk_div(bp);
	val |= macb_dbw(bp);
3418 3419
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
	macb_writel(bp, NCFGR, val);

	return 0;
}

#if defined(CONFIG_OF)
/* 1518 rounded up */
#define AT91ETHER_MAX_RBUFF_SZ	0x600
/* max number of receive buffers */
#define AT91ETHER_MAX_RX_DESCR	9

/* Initialize and start the Receiver and Transmit subsystems */
static int at91ether_start(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3435
	struct macb_queue *q = &lp->queues[0];
3436
	struct macb_dma_desc *desc;
3437 3438 3439 3440
	dma_addr_t addr;
	u32 ctl;
	int i;

3441
	q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3442
					 (AT91ETHER_MAX_RX_DESCR *
3443
					  macb_dma_desc_get_size(lp)),
3444 3445
					 &q->rx_ring_dma, GFP_KERNEL);
	if (!q->rx_ring)
3446 3447
		return -ENOMEM;

3448
	q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3449 3450
					    AT91ETHER_MAX_RX_DESCR *
					    AT91ETHER_MAX_RBUFF_SZ,
3451 3452
					    &q->rx_buffers_dma, GFP_KERNEL);
	if (!q->rx_buffers) {
3453 3454
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
3455
				  macb_dma_desc_get_size(lp),
3456 3457
				  q->rx_ring, q->rx_ring_dma);
		q->rx_ring = NULL;
3458 3459 3460
		return -ENOMEM;
	}

3461
	addr = q->rx_buffers_dma;
3462
	for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3463
		desc = macb_rx_desc(q, i);
3464 3465
		macb_set_addr(lp, desc, addr);
		desc->ctrl = 0;
3466 3467 3468 3469
		addr += AT91ETHER_MAX_RBUFF_SZ;
	}

	/* Set the Wrap bit on the last descriptor */
3470
	desc->addr |= MACB_BIT(RX_WRAP);
3471 3472

	/* Reset buffer index */
3473
	q->rx_tail = 0;
3474 3475

	/* Program address of descriptor list in Rx Buffer Queue register */
3476
	macb_writel(lp, RBQP, q->rx_ring_dma);
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511

	/* Enable Receive and Transmit */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));

	return 0;
}

/* Open the ethernet interface */
static int at91ether_open(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
	u32 ctl;
	int ret;

	/* Clear internal statistics */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));

	macb_set_hwaddr(lp);

	ret = at91ether_start(dev);
	if (ret)
		return ret;

	/* Enable MAC interrupts */
	macb_writel(lp, IER, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR)	|
			     MACB_BIT(HRESP));

	/* schedule a link state check */
3512
	phy_start(dev->phydev);
3513 3514 3515 3516 3517 3518 3519 3520 3521 3522

	netif_start_queue(dev);

	return 0;
}

/* Close the interface */
static int at91ether_close(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3523
	struct macb_queue *q = &lp->queues[0];
3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
	u32 ctl;

	/* Disable Receiver and Transmitter */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));

	/* Disable MAC interrupts */
	macb_writel(lp, IDR, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR) |
			     MACB_BIT(HRESP));

	netif_stop_queue(dev);

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR *
3543
			  macb_dma_desc_get_size(lp),
3544 3545
			  q->rx_ring, q->rx_ring_dma);
	q->rx_ring = NULL;
3546 3547 3548

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
3549 3550
			  q->rx_buffers, q->rx_buffers_dma);
	q->rx_buffers = NULL;
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567

	return 0;
}

/* Transmit packet */
static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);

	if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
		netif_stop_queue(dev);

		/* Store packet information (to free when Tx completed) */
		lp->skb = skb;
		lp->skb_length = skb->len;
		lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
							DMA_TO_DEVICE);
3568 3569 3570 3571 3572 3573
		if (dma_mapping_error(NULL, lp->skb_physaddr)) {
			dev_kfree_skb_any(skb);
			dev->stats.tx_dropped++;
			netdev_err(dev, "%s: DMA mapping error\n", __func__);
			return NETDEV_TX_OK;
		}
3574 3575 3576 3577 3578

		/* Set address of the data in the Transmit Address register */
		macb_writel(lp, TAR, lp->skb_physaddr);
		/* Set length of the packet in the Transmit Control register */
		macb_writel(lp, TCR, skb->len);
3579

3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
	} else {
		netdev_err(dev, "%s called, but device is busy!\n", __func__);
		return NETDEV_TX_BUSY;
	}

	return NETDEV_TX_OK;
}

/* Extract received frame from buffer descriptors and sent to upper layers.
 * (Called from interrupt context)
 */
static void at91ether_rx(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3594
	struct macb_queue *q = &lp->queues[0];
3595
	struct macb_dma_desc *desc;
3596 3597 3598 3599
	unsigned char *p_recv;
	struct sk_buff *skb;
	unsigned int pktlen;

3600
	desc = macb_rx_desc(q, q->rx_tail);
3601
	while (desc->addr & MACB_BIT(RX_USED)) {
3602
		p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
3603
		pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
3604 3605 3606
		skb = netdev_alloc_skb(dev, pktlen + 2);
		if (skb) {
			skb_reserve(skb, 2);
3607
			skb_put_data(skb, p_recv, pktlen);
3608 3609

			skb->protocol = eth_type_trans(skb, dev);
3610 3611
			dev->stats.rx_packets++;
			dev->stats.rx_bytes += pktlen;
3612 3613
			netif_rx(skb);
		} else {
3614
			dev->stats.rx_dropped++;
3615 3616
		}

3617
		if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
3618
			dev->stats.multicast++;
3619 3620

		/* reset ownership bit */
3621
		desc->addr &= ~MACB_BIT(RX_USED);
3622 3623

		/* wrap after last buffer */
3624 3625
		if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
			q->rx_tail = 0;
3626
		else
3627
			q->rx_tail++;
3628

3629
		desc = macb_rx_desc(q, q->rx_tail);
3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
	}
}

/* MAC interrupt handler */
static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct macb *lp = netdev_priv(dev);
	u32 intstatus, ctl;

	/* MAC Interrupt Status register indicates what interrupts are pending.
	 * It is automatically cleared once read.
	 */
	intstatus = macb_readl(lp, ISR);

	/* Receive complete */
	if (intstatus & MACB_BIT(RCOMP))
		at91ether_rx(dev);

	/* Transmit complete */
	if (intstatus & MACB_BIT(TCOMP)) {
		/* The TCOM bit is set even if the transmission failed */
		if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
3653
			dev->stats.tx_errors++;
3654 3655 3656 3657 3658 3659

		if (lp->skb) {
			dev_kfree_skb_irq(lp->skb);
			lp->skb = NULL;
			dma_unmap_single(NULL, lp->skb_physaddr,
					 lp->skb_length, DMA_TO_DEVICE);
3660 3661
			dev->stats.tx_packets++;
			dev->stats.tx_bytes += lp->skb_length;
3662 3663 3664 3665 3666 3667 3668 3669
		}
		netif_wake_queue(dev);
	}

	/* Work-around for EMAC Errata section 41.3.1 */
	if (intstatus & MACB_BIT(RXUBR)) {
		ctl = macb_readl(lp, NCR);
		macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
3670
		wmb();
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
		macb_writel(lp, NCR, ctl | MACB_BIT(RE));
	}

	if (intstatus & MACB_BIT(ISR_ROVR))
		netdev_err(dev, "ROVR error\n");

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void at91ether_poll_controller(struct net_device *dev)
{
	unsigned long flags;

	local_irq_save(flags);
	at91ether_interrupt(dev->irq, dev);
	local_irq_restore(flags);
}
#endif

static const struct net_device_ops at91ether_netdev_ops = {
	.ndo_open		= at91ether_open,
	.ndo_stop		= at91ether_close,
	.ndo_start_xmit		= at91ether_start_xmit,
	.ndo_get_stats		= macb_get_stats,
	.ndo_set_rx_mode	= macb_set_rx_mode,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= at91ether_poll_controller,
#endif
};

3705
static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
3706 3707
			      struct clk **hclk, struct clk **tx_clk,
			      struct clk **rx_clk)
3708 3709 3710
{
	int err;

3711 3712
	*hclk = NULL;
	*tx_clk = NULL;
3713
	*rx_clk = NULL;
3714 3715 3716 3717

	*pclk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(*pclk))
		return PTR_ERR(*pclk);
3718

3719
	err = clk_prepare_enable(*pclk);
3720 3721 3722 3723 3724
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
		return err;
	}

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
	return 0;
}

static int at91ether_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(dev);
	int err;
	u32 reg;

3735 3736 3737 3738 3739 3740
	dev->netdev_ops = &at91ether_netdev_ops;
	dev->ethtool_ops = &macb_ethtool_ops;

	err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
			       0, dev->name, dev);
	if (err)
3741
		return err;
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753

	macb_writel(bp, NCR, 0);

	reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
	if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
		reg |= MACB_BIT(RM9200_RMII);

	macb_writel(bp, NCFGR, reg);

	return 0;
}

3754
static const struct macb_config at91sam9260_config = {
3755
	.caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3756
	.clk_init = macb_clk_init,
3757 3758 3759
	.init = macb_init,
};

3760
static const struct macb_config pc302gem_config = {
3761 3762
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
	.dma_burst_length = 16,
3763
	.clk_init = macb_clk_init,
3764 3765 3766
	.init = macb_init,
};

3767
static const struct macb_config sama5d2_config = {
3768
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3769 3770 3771 3772 3773
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3774
static const struct macb_config sama5d3_config = {
3775
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
3776
	      | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
3777
	.dma_burst_length = 16,
3778
	.clk_init = macb_clk_init,
3779
	.init = macb_init,
3780
	.jumbo_max_len = 10240,
3781 3782
};

3783
static const struct macb_config sama5d4_config = {
3784
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3785
	.dma_burst_length = 4,
3786
	.clk_init = macb_clk_init,
3787 3788 3789
	.init = macb_init,
};

3790
static const struct macb_config emac_config = {
3791
	.clk_init = at91ether_clk_init,
3792 3793 3794
	.init = at91ether_init,
};

3795 3796 3797 3798 3799
static const struct macb_config np4_config = {
	.caps = MACB_CAPS_USRIO_DISABLED,
	.clk_init = macb_clk_init,
	.init = macb_init,
};
3800

3801
static const struct macb_config zynqmp_config = {
3802 3803 3804
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
3805 3806 3807
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
3808
	.jumbo_max_len = 10240,
3809 3810
};

3811
static const struct macb_config zynq_config = {
3812
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
3813 3814 3815 3816 3817
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3818 3819 3820 3821
static const struct of_device_id macb_dt_ids[] = {
	{ .compatible = "cdns,at32ap7000-macb" },
	{ .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
	{ .compatible = "cdns,macb" },
3822
	{ .compatible = "cdns,np4-macb", .data = &np4_config },
3823 3824
	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
	{ .compatible = "cdns,gem", .data = &pc302gem_config },
3825
	{ .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
3826 3827 3828 3829
	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
	{ .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
	{ .compatible = "cdns,emac", .data = &emac_config },
3830
	{ .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
3831
	{ .compatible = "cdns,zynq-gem", .data = &zynq_config },
3832 3833 3834 3835 3836
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, macb_dt_ids);
#endif /* CONFIG_OF */

3837
static const struct macb_config default_gem_config = {
3838 3839 3840
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
3841 3842 3843 3844 3845 3846
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
	.jumbo_max_len = 10240,
};

3847 3848
static int macb_probe(struct platform_device *pdev)
{
3849
	const struct macb_config *macb_config = &default_gem_config;
3850
	int (*clk_init)(struct platform_device *, struct clk **,
3851
			struct clk **, struct clk **,  struct clk **)
3852 3853
					      = macb_config->clk_init;
	int (*init)(struct platform_device *) = macb_config->init;
3854
	struct device_node *np = pdev->dev.of_node;
3855
	struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
3856 3857
	unsigned int queue_mask, num_queues;
	struct macb_platform_data *pdata;
3858
	bool native_io;
3859 3860 3861 3862 3863 3864 3865 3866
	struct phy_device *phydev;
	struct net_device *dev;
	struct resource *regs;
	void __iomem *mem;
	const char *mac;
	struct macb *bp;
	int err;

3867 3868 3869 3870 3871
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mem = devm_ioremap_resource(&pdev->dev, regs);
	if (IS_ERR(mem))
		return PTR_ERR(mem);

3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
	if (np) {
		const struct of_device_id *match;

		match = of_match_node(macb_dt_ids, np);
		if (match && match->data) {
			macb_config = match->data;
			clk_init = macb_config->clk_init;
			init = macb_config->init;
		}
	}

3883
	err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
3884 3885 3886
	if (err)
		return err;

3887
	native_io = hw_is_native_io(mem);
3888

3889
	macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
3890
	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
3891 3892 3893 3894
	if (!dev) {
		err = -ENOMEM;
		goto err_disable_clocks;
	}
3895 3896 3897 3898 3899 3900 3901 3902 3903

	dev->base_addr = regs->start;

	SET_NETDEV_DEV(dev, &pdev->dev);

	bp = netdev_priv(dev);
	bp->pdev = pdev;
	bp->dev = dev;
	bp->regs = mem;
3904 3905
	bp->native_io = native_io;
	if (native_io) {
3906 3907
		bp->macb_reg_readl = hw_readl_native;
		bp->macb_reg_writel = hw_writel_native;
3908
	} else {
3909 3910
		bp->macb_reg_readl = hw_readl;
		bp->macb_reg_writel = hw_writel;
3911
	}
3912
	bp->num_queues = num_queues;
3913
	bp->queue_mask = queue_mask;
3914 3915 3916 3917 3918
	if (macb_config)
		bp->dma_burst_length = macb_config->dma_burst_length;
	bp->pclk = pclk;
	bp->hclk = hclk;
	bp->tx_clk = tx_clk;
3919
	bp->rx_clk = rx_clk;
3920
	if (macb_config)
3921 3922
		bp->jumbo_max_len = macb_config->jumbo_max_len;

3923
	bp->wol = 0;
3924
	if (of_get_property(np, "magic-packet", NULL))
3925 3926 3927
		bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
	device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);

3928 3929
	spin_lock_init(&bp->lock);

3930
	/* setup capabilities */
3931 3932
	macb_configure_caps(bp, macb_config);

3933 3934 3935 3936 3937 3938
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
		dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
		bp->hw_dma_cap |= HW_DMA_CAP_64B;
	}
#endif
3939 3940 3941
	platform_set_drvdata(pdev, dev);

	dev->irq = platform_get_irq(pdev, 0);
3942 3943
	if (dev->irq < 0) {
		err = dev->irq;
3944
		goto err_out_free_netdev;
3945
	}
3946

3947 3948 3949 3950 3951 3952 3953
	/* MTU range: 68 - 1500 or 10240 */
	dev->min_mtu = GEM_MTU_MIN_SIZE;
	if (bp->caps & MACB_CAPS_JUMBO)
		dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
	else
		dev->max_mtu = ETH_DATA_LEN;

3954
	mac = of_get_mac_address(np);
3955
	if (mac) {
3956
		ether_addr_copy(bp->dev->dev_addr, mac);
3957 3958 3959 3960 3961 3962 3963 3964
	} else {
		err = of_get_nvmem_mac_address(np, bp->dev->dev_addr);
		if (err) {
			if (err == -EPROBE_DEFER)
				goto err_out_free_netdev;
			macb_get_hwaddr(bp);
		}
	}
3965

3966
	err = of_get_phy_mode(np);
3967
	if (err < 0) {
J
Jingoo Han 已提交
3968
		pdata = dev_get_platdata(&pdev->dev);
3969 3970 3971 3972 3973 3974 3975
		if (pdata && pdata->is_rmii)
			bp->phy_interface = PHY_INTERFACE_MODE_RMII;
		else
			bp->phy_interface = PHY_INTERFACE_MODE_MII;
	} else {
		bp->phy_interface = err;
	}
F
frederic RODO 已提交
3976

3977 3978 3979 3980
	/* IP specific init */
	err = init(pdev);
	if (err)
		goto err_out_free_netdev;
3981

3982 3983 3984 3985
	err = macb_mii_init(bp);
	if (err)
		goto err_out_free_netdev;

3986
	phydev = dev->phydev;
3987 3988 3989

	netif_carrier_off(dev);

3990 3991 3992
	err = register_netdev(dev);
	if (err) {
		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
3993
		goto err_out_unregister_mdio;
3994 3995
	}

H
Harini Katakam 已提交
3996 3997 3998
	tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
		     (unsigned long)bp);

3999
	phy_attached_info(phydev);
4000

4001 4002 4003
	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
		    dev->base_addr, dev->irq, dev->dev_addr);
4004 4005 4006

	return 0;

4007
err_out_unregister_mdio:
4008
	phy_disconnect(dev->phydev);
4009
	mdiobus_unregister(bp->mii_bus);
4010
	of_node_put(bp->phy_node);
4011 4012
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
4013 4014
	mdiobus_free(bp->mii_bus);

4015
err_out_free_netdev:
4016
	free_netdev(dev);
4017

4018 4019 4020 4021
err_disable_clocks:
	clk_disable_unprepare(tx_clk);
	clk_disable_unprepare(hclk);
	clk_disable_unprepare(pclk);
4022
	clk_disable_unprepare(rx_clk);
4023

4024 4025 4026
	return err;
}

4027
static int macb_remove(struct platform_device *pdev)
4028 4029 4030
{
	struct net_device *dev;
	struct macb *bp;
4031
	struct device_node *np = pdev->dev.of_node;
4032 4033 4034 4035 4036

	dev = platform_get_drvdata(pdev);

	if (dev) {
		bp = netdev_priv(dev);
4037 4038
		if (dev->phydev)
			phy_disconnect(dev->phydev);
4039
		mdiobus_unregister(bp->mii_bus);
4040 4041
		if (np && of_phy_is_fixed_link(np))
			of_phy_deregister_fixed_link(np);
4042
		dev->phydev = NULL;
4043
		mdiobus_free(bp->mii_bus);
4044

4045
		unregister_netdev(dev);
4046
		clk_disable_unprepare(bp->tx_clk);
4047 4048
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4049
		clk_disable_unprepare(bp->rx_clk);
4050
		of_node_put(bp->phy_node);
4051
		free_netdev(dev);
4052 4053 4054 4055 4056
	}

	return 0;
}

4057
static int __maybe_unused macb_suspend(struct device *dev)
4058
{
S
Soren Brinkmann 已提交
4059
	struct platform_device *pdev = to_platform_device(dev);
4060 4061 4062
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

4063
	netif_carrier_off(netdev);
4064 4065
	netif_device_detach(netdev);

4066 4067 4068 4069 4070 4071 4072 4073
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IER, MACB_BIT(WOL));
		macb_writel(bp, WOL, MACB_BIT(MAG));
		enable_irq_wake(bp->queues[0].irq);
	} else {
		clk_disable_unprepare(bp->tx_clk);
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4074
		clk_disable_unprepare(bp->rx_clk);
4075
	}
4076 4077 4078 4079

	return 0;
}

4080
static int __maybe_unused macb_resume(struct device *dev)
4081
{
S
Soren Brinkmann 已提交
4082
	struct platform_device *pdev = to_platform_device(dev);
4083 4084 4085
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

4086 4087 4088 4089 4090 4091 4092 4093
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IDR, MACB_BIT(WOL));
		macb_writel(bp, WOL, 0);
		disable_irq_wake(bp->queues[0].irq);
	} else {
		clk_prepare_enable(bp->pclk);
		clk_prepare_enable(bp->hclk);
		clk_prepare_enable(bp->tx_clk);
4094
		clk_prepare_enable(bp->rx_clk);
4095
	}
4096 4097 4098 4099 4100 4101

	netif_device_attach(netdev);

	return 0;
}

S
Soren Brinkmann 已提交
4102 4103
static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);

4104
static struct platform_driver macb_driver = {
4105 4106
	.probe		= macb_probe,
	.remove		= macb_remove,
4107 4108
	.driver		= {
		.name		= "macb",
4109
		.of_match_table	= of_match_ptr(macb_dt_ids),
S
Soren Brinkmann 已提交
4110
		.pm	= &macb_pm_ops,
4111 4112 4113
	},
};

4114
module_platform_driver(macb_driver);
4115 4116

MODULE_LICENSE("GPL");
J
Jamie Iles 已提交
4117
MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
J
Jean Delvare 已提交
4118
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4119
MODULE_ALIAS("platform:macb");