omap3.dtsi 13.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/*
 * Device Tree Source for OMAP3 SoC
 *
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

11
#include <dt-bindings/gpio/gpio.h>
12
#include <dt-bindings/interrupt-controller/irq.h>
13
#include <dt-bindings/pinctrl/omap.h>
14

15
#include "skeleton.dtsi"
16 17 18

/ {
	compatible = "ti,omap3430", "ti,omap3";
19
	interrupt-parent = <&intc>;
20

21
	aliases {
N
Nishanth Menon 已提交
22 23 24
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
25 26 27 28 29
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a8";
36 37
			device_type = "cpu";
			reg = <0x0>;
38 39 40
		};
	};

J
Jon Hunter 已提交
41 42
	pmu {
		compatible = "arm,cortex-a8-pmu";
43
		reg = <0x54000000 0x800000>;
J
Jon Hunter 已提交
44 45 46 47
		interrupts = <3>;
		ti,hwmods = "debugss";
	};

48
	/*
49
	 * The soc node represents the soc top level view. It is used for IPs
50 51 52 53
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
54 55 56 57 58 59 60 61 62 63 64 65 66
		mpu {
			compatible = "ti,omap3-mpu";
			ti,hwmods = "mpu";
		};

		iva {
			compatible = "ti,iva2.2";
			ti,hwmods = "iva";

			dsp {
				compatible = "ti,omap3-c64";
			};
		};
67 68 69 70 71 72 73 74 75 76 77
	};

	/*
	 * XXX: Use a flat representation of the OMAP3 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
		compatible = "simple-bus";
78 79
		reg = <0x68000000 0x10000>;
		interrupts = <9 10>;
80 81 82 83 84
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main";

J
Jon Hunter 已提交
85 86 87 88 89 90
		counter32k: counter@48320000 {
			compatible = "ti,omap-counter32k";
			reg = <0x48320000 0x20>;
			ti,hwmods = "counter_32k";
		};

91 92
		intc: interrupt-controller@48200000 {
			compatible = "ti,omap2-intc";
93 94
			interrupt-controller;
			#interrupt-cells = <1>;
95 96
			ti,intc-size = <96>;
			reg = <0x48200000 0x1000>;
97
		};
98

99 100 101 102 103 104 105 106 107 108 109 110
		sdma: dma-controller@48056000 {
			compatible = "ti,omap3630-sdma", "ti,omap3430-sdma";
			reg = <0x48056000 0x1000>;
			interrupts = <12>,
				     <13>,
				     <14>,
				     <15>;
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <96>;
		};

111 112 113 114 115
		omap3_pmx_core: pinmux@48002030 {
			compatible = "ti,omap3-padconf", "pinctrl-single";
			reg = <0x48002030 0x05cc>;
			#address-cells = <1>;
			#size-cells = <0>;
116 117
			#interrupt-cells = <1>;
			interrupt-controller;
118
			pinctrl-single,register-width = <16>;
119
			pinctrl-single,function-mask = <0xff1f>;
120 121
		};

122
		omap3_pmx_wkup: pinmux@48002a00 {
123
			compatible = "ti,omap3-padconf", "pinctrl-single";
124
			reg = <0x48002a00 0x5c>;
125 126
			#address-cells = <1>;
			#size-cells = <0>;
127 128
			#interrupt-cells = <1>;
			interrupt-controller;
129
			pinctrl-single,register-width = <16>;
130
			pinctrl-single,function-mask = <0xff1f>;
131 132
		};

B
Benoit Cousson 已提交
133 134
		gpio1: gpio@48310000 {
			compatible = "ti,omap3-gpio";
135 136
			reg = <0x48310000 0x200>;
			interrupts = <29>;
B
Benoit Cousson 已提交
137
			ti,hwmods = "gpio1";
138
			ti,gpio-always-on;
B
Benoit Cousson 已提交
139 140 141
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
142
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
143 144 145 146
		};

		gpio2: gpio@49050000 {
			compatible = "ti,omap3-gpio";
147 148
			reg = <0x49050000 0x200>;
			interrupts = <30>;
B
Benoit Cousson 已提交
149 150 151 152
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
153
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
154 155 156 157
		};

		gpio3: gpio@49052000 {
			compatible = "ti,omap3-gpio";
158 159
			reg = <0x49052000 0x200>;
			interrupts = <31>;
B
Benoit Cousson 已提交
160 161 162 163
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
164
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
165 166 167 168
		};

		gpio4: gpio@49054000 {
			compatible = "ti,omap3-gpio";
169 170
			reg = <0x49054000 0x200>;
			interrupts = <32>;
B
Benoit Cousson 已提交
171 172 173 174
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
175
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
176 177 178 179
		};

		gpio5: gpio@49056000 {
			compatible = "ti,omap3-gpio";
180 181
			reg = <0x49056000 0x200>;
			interrupts = <33>;
B
Benoit Cousson 已提交
182 183 184 185
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
186
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
187 188 189 190
		};

		gpio6: gpio@49058000 {
			compatible = "ti,omap3-gpio";
191 192
			reg = <0x49058000 0x200>;
			interrupts = <34>;
B
Benoit Cousson 已提交
193 194 195 196
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
197
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
198 199
		};

200
		uart1: serial@4806a000 {
201
			compatible = "ti,omap3-uart";
202 203 204 205
			reg = <0x4806a000 0x2000>;
			interrupts = <72>;
			dmas = <&sdma 49 &sdma 50>;
			dma-names = "tx", "rx";
206 207 208 209
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

210
		uart2: serial@4806c000 {
211
			compatible = "ti,omap3-uart";
212 213 214 215
			reg = <0x4806c000 0x400>;
			interrupts = <73>;
			dmas = <&sdma 51 &sdma 52>;
			dma-names = "tx", "rx";
216 217 218 219
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

220
		uart3: serial@49020000 {
221
			compatible = "ti,omap3-uart";
222 223 224 225
			reg = <0x49020000 0x400>;
			interrupts = <74>;
			dmas = <&sdma 53 &sdma 54>;
			dma-names = "tx", "rx";
226 227 228 229
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

230 231
		i2c1: i2c@48070000 {
			compatible = "ti,omap3-i2c";
232 233 234 235
			reg = <0x48070000 0x80>;
			interrupts = <56>;
			dmas = <&sdma 27 &sdma 28>;
			dma-names = "tx", "rx";
236 237 238 239 240 241 242
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap3-i2c";
243 244 245 246
			reg = <0x48072000 0x80>;
			interrupts = <57>;
			dmas = <&sdma 29 &sdma 30>;
			dma-names = "tx", "rx";
247 248 249 250 251 252 253
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap3-i2c";
254 255 256 257
			reg = <0x48060000 0x80>;
			interrupts = <61>;
			dmas = <&sdma 25 &sdma 26>;
			dma-names = "tx", "rx";
258 259 260 261
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};
262 263 264

		mcspi1: spi@48098000 {
			compatible = "ti,omap2-mcspi";
265 266
			reg = <0x48098000 0x100>;
			interrupts = <65>;
267 268 269 270
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
271 272 273 274 275 276 277 278 279 280
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
281 282 283 284
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap2-mcspi";
285 286
			reg = <0x4809a000 0x100>;
			interrupts = <66>;
287 288 289 290
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
291 292 293 294 295
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
296 297 298 299
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap2-mcspi";
300 301
			reg = <0x480b8000 0x100>;
			interrupts = <91>;
302 303 304 305
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
306 307 308 309 310
			dmas = <&sdma 15>,
			       <&sdma 16>,
			       <&sdma 23>,
			       <&sdma 24>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
311 312 313 314
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap2-mcspi";
315 316
			reg = <0x480ba000 0x100>;
			interrupts = <48>;
317 318 319 320
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
321 322
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
323
		};
324

325 326 327 328 329 330 331
		hdqw1w: 1w@480b2000 {
			compatible = "ti,omap3-1w";
			reg = <0x480b2000 0x1000>;
			interrupts = <58>;
			ti,hwmods = "hdq1w";
		};

332 333
		mmc1: mmc@4809c000 {
			compatible = "ti,omap3-hsmmc";
334 335
			reg = <0x4809c000 0x200>;
			interrupts = <83>;
336 337
			ti,hwmods = "mmc1";
			ti,dual-volt;
338 339
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
340 341 342 343
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap3-hsmmc";
344 345
			reg = <0x480b4000 0x200>;
			interrupts = <86>;
346
			ti,hwmods = "mmc2";
347 348
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
349 350 351 352
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap3-hsmmc";
353 354
			reg = <0x480ad000 0x200>;
			interrupts = <94>;
355
			ti,hwmods = "mmc3";
356 357
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
358
		};
359 360 361

		wdt2: wdt@48314000 {
			compatible = "ti,omap3-wdt";
362
			reg = <0x48314000 0x80>;
363 364
			ti,hwmods = "wd_timer2";
		};
365 366 367 368 369 370 371 372 373 374 375

		mcbsp1: mcbsp@48074000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x48074000 0xff>;
			reg-names = "mpu";
			interrupts = <16>, /* OCP compliant interrupt */
				     <59>, /* TX interrupt */
				     <60>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
376 377 378
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
379 380 381 382 383 384 385 386 387 388 389 390 391
		};

		mcbsp2: mcbsp@49022000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49022000 0xff>,
			      <0x49028000 0xff>;
			reg-names = "mpu", "sidetone";
			interrupts = <17>, /* OCP compliant interrupt */
				     <62>, /* TX interrupt */
				     <63>, /* RX interrupt */
				     <4>;  /* Sidetone */
			interrupt-names = "common", "tx", "rx", "sidetone";
			ti,buffer-size = <1280>;
392
			ti,hwmods = "mcbsp2", "mcbsp2_sidetone";
393 394 395
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
396 397 398 399 400 401 402 403 404 405 406 407 408
		};

		mcbsp3: mcbsp@49024000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49024000 0xff>,
			      <0x4902a000 0xff>;
			reg-names = "mpu", "sidetone";
			interrupts = <22>, /* OCP compliant interrupt */
				     <89>, /* TX interrupt */
				     <90>, /* RX interrupt */
				     <5>;  /* Sidetone */
			interrupt-names = "common", "tx", "rx", "sidetone";
			ti,buffer-size = <128>;
409
			ti,hwmods = "mcbsp3", "mcbsp3_sidetone";
410 411 412
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
413 414 415 416 417 418 419 420 421 422 423 424
		};

		mcbsp4: mcbsp@49026000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x49026000 0xff>;
			reg-names = "mpu";
			interrupts = <23>, /* OCP compliant interrupt */
				     <54>, /* TX interrupt */
				     <55>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
425 426 427
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
428 429 430 431 432 433 434 435 436 437 438 439
		};

		mcbsp5: mcbsp@48096000 {
			compatible = "ti,omap3-mcbsp";
			reg = <0x48096000 0xff>;
			reg-names = "mpu";
			interrupts = <27>, /* OCP compliant interrupt */
				     <81>, /* TX interrupt */
				     <82>; /* RX interrupt */
			interrupt-names = "common", "tx", "rx";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp5";
440 441 442
			dmas = <&sdma 21>,
			       <&sdma 22>;
			dma-names = "tx", "rx";
443
		};
J
Jon Hunter 已提交
444 445

		timer1: timer@48318000 {
446
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
447 448 449 450 451 452 453
			reg = <0x48318000 0x400>;
			interrupts = <37>;
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@49032000 {
454
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
455 456 457 458 459 460
			reg = <0x49032000 0x400>;
			interrupts = <38>;
			ti,hwmods = "timer2";
		};

		timer3: timer@49034000 {
461
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
462 463 464 465 466 467
			reg = <0x49034000 0x400>;
			interrupts = <39>;
			ti,hwmods = "timer3";
		};

		timer4: timer@49036000 {
468
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
469 470 471 472 473 474
			reg = <0x49036000 0x400>;
			interrupts = <40>;
			ti,hwmods = "timer4";
		};

		timer5: timer@49038000 {
475
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
476 477 478 479 480 481 482
			reg = <0x49038000 0x400>;
			interrupts = <41>;
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

		timer6: timer@4903a000 {
483
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
484 485 486 487 488 489 490
			reg = <0x4903a000 0x400>;
			interrupts = <42>;
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

		timer7: timer@4903c000 {
491
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
492 493 494 495 496 497 498
			reg = <0x4903c000 0x400>;
			interrupts = <43>;
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

		timer8: timer@4903e000 {
499
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
500 501 502 503 504 505 506 507
			reg = <0x4903e000 0x400>;
			interrupts = <44>;
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@49040000 {
508
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
509 510 511 512 513 514 515
			reg = <0x49040000 0x400>;
			interrupts = <45>;
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
516
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
517 518 519 520 521 522 523
			reg = <0x48086000 0x400>;
			interrupts = <46>;
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
524
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
525 526 527 528 529 530 531
			reg = <0x48088000 0x400>;
			interrupts = <47>;
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};

		timer12: timer@48304000 {
532
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
533 534 535 536 537 538
			reg = <0x48304000 0x400>;
			interrupts = <95>;
			ti,hwmods = "timer12";
			ti,timer-alwon;
			ti,timer-secure;
		};
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569

		usbhstll: usbhstll@48062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x48062000 0x1000>;
			interrupts = <78>;
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@48064000 {
			compatible = "ti,usbhs-host";
			reg = <0x48064000 0x400>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@48064400 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x48064400 0x400>;
				interrupt-parent = <&intc>;
				interrupts = <76>;
			};

			usbhsehci: ehci@48064800 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x48064800 0x400>;
				interrupt-parent = <&intc>;
				interrupts = <77>;
			};
		};

570 571 572
		gpmc: gpmc@6e000000 {
			compatible = "ti,omap3430-gpmc";
			ti,hwmods = "gpmc";
573
			reg = <0x6e000000 0x02d0>;
574 575 576 577 578 579
			interrupts = <20>;
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			#address-cells = <2>;
			#size-cells = <1>;
		};
580 581 582 583

		usb_otg_hs: usb_otg_hs@480ab000 {
			compatible = "ti,omap3-musb";
			reg = <0x480ab000 0x1000>;
584
			interrupts = <92>, <93>;
585 586 587 588 589 590
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
		};
591 592
	};
};