nouveau_dp.c 12.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2009 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <drm/drmP.h>
26
#include <drm/drm_dp_helper.h>
27

28
#include "nouveau_drm.h"
29
#include "nouveau_connector.h"
30
#include "nouveau_encoder.h"
31
#include "nouveau_crtc.h"
32

33 34
#include <core/class.h>

35 36
#include <subdev/gpio.h>
#include <subdev/i2c.h>
37

38
u8 *
39
nouveau_dp_bios_data(struct drm_device *dev, struct dcb_output *dcb, u8 **entry)
40
{
41
	struct nouveau_drm *drm = nouveau_drm(dev);
42 43 44 45 46
	struct bit_entry d;
	u8 *table;
	int i;

	if (bit_table(dev, 'd', &d)) {
47
		NV_ERROR(drm, "BIT 'd' table not found\n");
48 49 50 51
		return NULL;
	}

	if (d.version != 1) {
52
		NV_ERROR(drm, "BIT 'd' table version %d unknown\n", d.version);
53 54 55
		return NULL;
	}

56
	table = ROMPTR(dev, d.data[0]);
57
	if (!table) {
58
		NV_ERROR(drm, "displayport table pointer invalid\n");
59 60 61 62 63 64
		return NULL;
	}

	switch (table[0]) {
	case 0x20:
	case 0x21:
65
	case 0x30:
66
	case 0x40:
67 68
		break;
	default:
69
		NV_ERROR(drm, "displayport table 0x%02x unknown\n", table[0]);
70 71 72 73
		return NULL;
	}

	for (i = 0; i < table[3]; i++) {
74
		*entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
75 76 77 78
		if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
			return table;
	}

79
	NV_ERROR(drm, "displayport encoder table not found\n");
80 81 82
	return NULL;
}

83 84 85 86
/******************************************************************************
 * link training
 *****************************************************************************/
struct dp_state {
87
	struct nouveau_i2c_port *auxch;
88
	struct nouveau_object *core;
89
	struct dcb_output *dcb;
90
	int crtc;
91
	u8 *dpcd;
92 93 94 95 96
	int link_nr;
	u32 link_bw;
	u8  stat[6];
	u8  conf[4];
};
97

98 99
static void
dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
100
{
101
	struct nouveau_drm *drm = nouveau_drm(dev);
102 103 104
	struct dcb_output *dcb = dp->dcb;
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
	const u32 moff = (dp->crtc << 3) | (link << 2) | or;
105
	u8 sink[2];
106
	u32 data;
107

108
	NV_DEBUG(drm, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
109

110
	/* set desired link configuration on the source */
111 112 113 114 115
	data = ((dp->link_bw / 27000) << 8) | dp->link_nr;
	if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)
		data |= NV94_DISP_SOR_DP_LNKCTL_FRAME_ENH;

	nv_call(dp->core, NV94_DISP_SOR_DP_LNKCTL + moff, data);
116

117 118
	/* inform the sink of the new configuration */
	sink[0] = dp->link_bw / 27000;
119
	sink[1] = dp->link_nr;
120
	if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)
121
		sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
122

123
	nv_wraux(dp->auxch, DP_LINK_BW_SET, sink, 2);
124 125
}

126
static void
127
dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 pattern)
128
{
129
	struct nouveau_drm *drm = nouveau_drm(dev);
130 131 132
	struct dcb_output *dcb = dp->dcb;
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
	const u32 moff = (dp->crtc << 3) | (link << 2) | or;
133 134
	u8 sink_tp;

135
	NV_DEBUG(drm, "training pattern %d\n", pattern);
136

137
	nv_call(dp->core, NV94_DISP_SOR_DP_TRAIN + moff, pattern);
138

139
	nv_rdaux(dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
140
	sink_tp &= ~DP_TRAINING_PATTERN_MASK;
141
	sink_tp |= pattern;
142
	nv_wraux(dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
143 144 145
}

static int
146
dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
147
{
148
	struct nouveau_drm *drm = nouveau_drm(dev);
149 150 151
	struct dcb_output *dcb = dp->dcb;
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
	const u32 moff = (dp->crtc << 3) | (link << 2) | or;
152 153 154
	int i;

	for (i = 0; i < dp->link_nr; i++) {
155 156 157
		u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
		u8 lpre = (lane & 0x0c) >> 2;
		u8 lvsw = (lane & 0x03) >> 0;
158

159 160
		dp->conf[i] = (lpre << 3) | lvsw;
		if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
161
			dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
162
		if ((lpre << 3) == DP_TRAIN_PRE_EMPHASIS_9_5)
163
			dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
164

165
		NV_DEBUG(drm, "config lane %d %02x\n", i, dp->conf[i]);
166 167

		nv_call(dp->core, NV94_DISP_SOR_DP_DRVCTL(i) + moff, (lvsw << 8) | lpre);
168 169
	}

170
	return nv_wraux(dp->auxch, DP_TRAINING_LANE0_SET, dp->conf, 4);
171 172
}

173 174
static int
dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
175
{
176
	struct nouveau_drm *drm = nouveau_drm(dev);
177
	int ret;
178

179
	udelay(delay);
180

181
	ret = nv_rdaux(dp->auxch, DP_LANE0_1_STATUS, dp->stat, 6);
182
	if (ret)
183
		return ret;
184

185
	NV_DEBUG(drm, "status %*ph\n", 6, dp->stat);
186 187
	return 0;
}
188

189 190 191 192 193 194
static int
dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
{
	bool cr_done = false, abort = false;
	int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
	int tries = 0, i;
195

196
	dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
197

198 199 200 201
	do {
		if (dp_link_train_commit(dev, dp) ||
		    dp_link_train_update(dev, dp, 100))
			break;
202

203 204 205 206 207 208 209 210 211 212
		cr_done = true;
		for (i = 0; i < dp->link_nr; i++) {
			u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
			if (!(lane & DP_LANE_CR_DONE)) {
				cr_done = false;
				if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
					abort = true;
				break;
			}
		}
213

214 215 216 217 218
		if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
			voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
			tries = 0;
		}
	} while (!cr_done && !abort && ++tries < 5);
219

220
	return cr_done ? 0 : -1;
221 222
}

223 224
static int
dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
225
{
226 227
	bool eq_done, cr_done = true;
	int tries = 0, i;
228

229
	dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
230

231 232
	do {
		if (dp_link_train_update(dev, dp, 400))
233 234
			break;

235 236 237 238 239 240 241 242 243
		eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
		for (i = 0; i < dp->link_nr && eq_done; i++) {
			u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
			if (!(lane & DP_LANE_CR_DONE))
				cr_done = false;
			if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
			    !(lane & DP_LANE_SYMBOL_LOCKED))
				eq_done = false;
		}
244

245 246 247 248 249
		if (dp_link_train_commit(dev, dp))
			break;
	} while (!eq_done && cr_done && ++tries <= 5);

	return eq_done ? 0 : -1;
250 251
}

252 253 254 255 256 257 258
static void
dp_set_downspread(struct drm_device *dev, struct dp_state *dp, bool enable)
{
	u16 script = 0x0000;
	u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
	if (table) {
		if (table[0] >= 0x20 && table[0] <= 0x30) {
259 260
			if (enable) script = ROM16(entry[12]);
			else        script = ROM16(entry[14]);
261 262 263 264
		} else
		if (table[0] == 0x40) {
			if (enable) script = ROM16(entry[11]);
			else        script = ROM16(entry[13]);
265 266 267 268 269 270 271 272 273 274 275 276 277 278
		}
	}

	nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
}

static void
dp_link_train_init(struct drm_device *dev, struct dp_state *dp)
{
	u16 script = 0x0000;
	u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
	if (table) {
		if (table[0] >= 0x20 && table[0] <= 0x30)
			script = ROM16(entry[6]);
279 280 281
		else
		if (table[0] == 0x40)
			script = ROM16(entry[5]);
282 283 284 285 286 287 288 289 290 291 292 293 294
	}

	nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
}

static void
dp_link_train_fini(struct drm_device *dev, struct dp_state *dp)
{
	u16 script = 0x0000;
	u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
	if (table) {
		if (table[0] >= 0x20 && table[0] <= 0x30)
			script = ROM16(entry[8]);
295 296 297
		else
		if (table[0] == 0x40)
			script = ROM16(entry[7]);
298 299 300 301 302
	}

	nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
}

303
static bool
304
nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate,
305
		      struct nouveau_object *core)
306 307
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
308 309 310 311
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector =
		nouveau_encoder_connector_get(nv_encoder);
	struct drm_device *dev = encoder->dev;
312 313 314
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
	struct nouveau_gpio *gpio = nouveau_gpio(drm->device);
315 316 317
	const u32 bw_list[] = { 270000, 162000, 0 };
	const u32 *link_bw = bw_list;
	struct dp_state dp;
318

319
	dp.auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
320
	if (!dp.auxch)
321 322
		return false;

323
	dp.core = core;
324 325
	dp.dcb = nv_encoder->dcb;
	dp.crtc = nv_crtc->index;
326
	dp.dpcd = nv_encoder->dp.dpcd;
327

328 329 330
	/* adjust required bandwidth for 8B/10B coding overhead */
	datarate = (datarate / 8) * 10;

331 332 333 334
	/* some sinks toggle hotplug in response to some of the actions
	 * we take during link training (DP_SET_POWER is one), we need
	 * to ignore them for the moment to avoid races.
	 */
335
	gpio->irq(gpio, 0, nv_connector->hpd, 0xff, false);
336

337
	/* enable down-spreading, if possible */
338
	dp_set_downspread(dev, &dp, nv_encoder->dp.dpcd[3] & 1);
339

340
	/* execute pre-train script from vbios */
341
	dp_link_train_init(dev, &dp);
342

343
	/* start off at highest link rate supported by encoder and display */
344
	while (*link_bw > nv_encoder->dp.link_bw)
345
		link_bw++;
346

347 348 349 350 351
	while (link_bw[0]) {
		/* find minimum required lane count at this link rate */
		dp.link_nr = nv_encoder->dp.link_nr;
		while ((dp.link_nr >> 1) * link_bw[0] > datarate)
			dp.link_nr >>= 1;
352

353 354 355 356
		/* drop link rate to minimum with this lane count */
		while ((link_bw[1] * dp.link_nr) > datarate)
			link_bw++;
		dp.link_bw = link_bw[0];
357

358 359
		/* program selected link configuration */
		dp_set_link_config(dev, &dp);
360

361 362 363 364
		/* attempt to train the link at this configuration */
		memset(dp.stat, 0x00, sizeof(dp.stat));
		if (!dp_link_train_cr(dev, &dp) &&
		    !dp_link_train_eq(dev, &dp))
365 366
			break;

367 368
		/* retry at lower rate */
		link_bw++;
369 370
	}

371 372
	/* finish link training */
	dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
373

374
	/* execute post-train script from vbios */
375
	dp_link_train_fini(dev, &dp);
376

377
	/* re-enable hotplug detect */
378
	gpio->irq(gpio, 0, nv_connector->hpd, 0xff, true);
379
	return true;
380 381
}

382 383
void
nouveau_dp_dpms(struct drm_encoder *encoder, int mode, u32 datarate,
384
		struct nouveau_object *core)
385 386
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
387 388
	struct nouveau_drm *drm = nouveau_drm(encoder->dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
389
	struct nouveau_i2c_port *auxch;
390 391
	u8 status;

392
	auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
393 394 395 396 397 398 399 400
	if (!auxch)
		return;

	if (mode == DRM_MODE_DPMS_ON)
		status = DP_SET_POWER_D0;
	else
		status = DP_SET_POWER_D3;

401
	nv_wraux(auxch, DP_SET_POWER, &status, 1);
402 403

	if (mode == DRM_MODE_DPMS_ON)
404
		nouveau_dp_link_train(encoder, datarate, core);
405 406
}

407
static void
408
nouveau_dp_probe_oui(struct drm_device *dev, struct nouveau_i2c_port *auxch,
409 410
		     u8 *dpcd)
{
411
	struct nouveau_drm *drm = nouveau_drm(dev);
412 413 414 415 416
	u8 buf[3];

	if (!(dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

417 418
	if (!nv_rdaux(auxch, DP_SINK_OUI, buf, 3))
		NV_DEBUG(drm, "Sink OUI: %02hx%02hx%02hx\n",
419 420
			     buf[0], buf[1], buf[2]);

421 422
	if (!nv_rdaux(auxch, DP_BRANCH_OUI, buf, 3))
		NV_DEBUG(drm, "Branch OUI: %02hx%02hx%02hx\n",
423 424 425 426
			     buf[0], buf[1], buf[2]);

}

427 428 429 430 431
bool
nouveau_dp_detect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
432 433
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
434
	struct nouveau_i2c_port *auxch;
435
	u8 *dpcd = nv_encoder->dp.dpcd;
436 437
	int ret;

438
	auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
439 440 441
	if (!auxch)
		return false;

442
	ret = nv_rdaux(auxch, DP_DPCD_REV, dpcd, 8);
443 444 445
	if (ret)
		return false;

446 447
	nv_encoder->dp.link_bw = 27000 * dpcd[1];
	nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
448

449
	NV_DEBUG(drm, "display: %dx%d dpcd 0x%02x\n",
450
		     nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
451
	NV_DEBUG(drm, "encoder: %dx%d\n",
452 453
		     nv_encoder->dcb->dpconf.link_nr,
		     nv_encoder->dcb->dpconf.link_bw);
454

455
	if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
456
		nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
457 458
	if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
		nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
459

460
	NV_DEBUG(drm, "maximum: %dx%d\n",
461
		     nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
462

463 464
	nouveau_dp_probe_oui(dev, auxch, dpcd);

465 466
	return true;
}