booke.c 50.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, version 2, as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 *
 * Copyright IBM Corp. 2007
16
 * Copyright 2010-2011 Freescale Semiconductor, Inc.
17 18 19
 *
 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
 *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20 21
 *          Scott Wood <scottwood@freescale.com>
 *          Varun Sethi <varun.sethi@freescale.com>
22 23 24 25 26
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/kvm_host.h>
27
#include <linux/gfp.h>
28 29 30
#include <linux/module.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
31

32 33 34
#include <asm/cputable.h>
#include <asm/uaccess.h>
#include <asm/kvm_ppc.h>
35
#include <asm/cacheflush.h>
36 37 38
#include <asm/dbell.h>
#include <asm/hw_irq.h>
#include <asm/irq.h>
39
#include <asm/time.h>
40

41
#include "timing.h"
42
#include "booke.h"
43 44 45

#define CREATE_TRACE_POINTS
#include "trace_booke.h"
46

47 48
unsigned long kvmppc_booke_handlers;

49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU

struct kvm_stats_debugfs_item debugfs_entries[] = {
	{ "mmio",       VCPU_STAT(mmio_exits) },
	{ "dcr",        VCPU_STAT(dcr_exits) },
	{ "sig",        VCPU_STAT(signal_exits) },
	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
	{ "sysc",       VCPU_STAT(syscall_exits) },
	{ "isi",        VCPU_STAT(isi_exits) },
	{ "dsi",        VCPU_STAT(dsi_exits) },
	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
	{ "dec",        VCPU_STAT(dec_exits) },
	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
66
	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67 68
	{ "doorbell", VCPU_STAT(dbell_exits) },
	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69
	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70 71 72 73 74 75 76 77
	{ NULL }
};

/* TODO: use vcpu_printf() */
void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
{
	int i;

78
	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
79
	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80 81
	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
					    vcpu->arch.shared->srr1);
82 83 84 85

	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);

	for (i = 0; i < 32; i += 4) {
86
		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
87 88 89 90
		       kvmppc_get_gpr(vcpu, i),
		       kvmppc_get_gpr(vcpu, i+1),
		       kvmppc_get_gpr(vcpu, i+2),
		       kvmppc_get_gpr(vcpu, i+3));
91 92 93
	}
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
#ifdef CONFIG_SPE
void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_save_guest_spe(vcpu);
	vcpu->arch.shadow_msr &= ~MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
{
	preempt_disable();
	enable_kernel_spe();
	kvmppc_load_guest_spe(vcpu);
	vcpu->arch.shadow_msr |= MSR_SPE;
	preempt_enable();
}

static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.shared->msr & MSR_SPE) {
		if (!(vcpu->arch.shadow_msr & MSR_SPE))
			kvmppc_vcpu_enable_spe(vcpu);
	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
		kvmppc_vcpu_disable_spe(vcpu);
	}
}
#else
static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
{
}
#endif

128 129 130 131 132 133 134 135 136 137
static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
{
#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
	/* We always treat the FP bit as enabled from the host
	   perspective, so only need to adjust the shadow MSR */
	vcpu->arch.shadow_msr &= ~MSR_FP;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
#endif
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
{
	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
#ifndef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_msr &= ~MSR_DE;
	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
#endif

	/* Force enable debug interrupts when user space wants to debug */
	if (vcpu->guest_debug) {
#ifdef CONFIG_KVM_BOOKE_HV
		/*
		 * Since there is no shadow MSR, sync MSR_DE into the guest
		 * visible MSR.
		 */
		vcpu->arch.shared->msr |= MSR_DE;
#else
		vcpu->arch.shadow_msr |= MSR_DE;
		vcpu->arch.shared->msr &= ~MSR_DE;
#endif
	}
}

L
Liu Yu 已提交
161 162 163 164
/*
 * Helper function for "full" MSR writes.  No need to call this if only
 * EE/CE/ME/DE/RI are changing.
 */
165 166
void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
{
L
Liu Yu 已提交
167
	u32 old_msr = vcpu->arch.shared->msr;
168

169 170 171 172
#ifdef CONFIG_KVM_BOOKE_HV
	new_msr |= MSR_GS;
#endif

173 174
	vcpu->arch.shared->msr = new_msr;

L
Liu Yu 已提交
175
	kvmppc_mmu_msr_notify(vcpu, old_msr);
176
	kvmppc_vcpu_sync_spe(vcpu);
177
	kvmppc_vcpu_sync_fpu(vcpu);
178
	kvmppc_vcpu_sync_debug(vcpu);
179 180
}

181 182
static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
                                       unsigned int priority)
183
{
184
	trace_kvm_booke_queue_irqprio(vcpu, priority);
185 186 187
	set_bit(priority, &vcpu->arch.pending_exceptions);
}

188 189
static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
                                        ulong dear_flags, ulong esr_flags)
190
{
191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
}

static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
                                           ulong dear_flags, ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
}

static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
                                           ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
}

211 212 213 214 215 216 217 218
static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
					ulong esr_flags)
{
	vcpu->arch.queued_dear = dear_flags;
	vcpu->arch.queued_esr = esr_flags;
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
}

219 220 221
void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
{
	vcpu->arch.queued_esr = esr_flags;
222
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
223 224 225 226
}

void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
{
227
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
228 229 230 231
}

int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
{
232
	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
233 234
}

235 236 237 238 239
void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
}

240 241 242
void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
                                struct kvm_interrupt *irq)
{
243 244 245 246 247 248
	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;

	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;

	kvmppc_booke_queue_irqprio(vcpu, prio);
249 250
}

251
void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
252 253
{
	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
254
	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
255 256
}

257 258 259 260 261 262 263 264 265 266
static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
{
	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
}

static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
{
	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
}

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
#ifdef CONFIG_KVM_BOOKE_HV
	mtspr(SPRN_GSRR0, srr0);
	mtspr(SPRN_GSRR1, srr1);
#else
	vcpu->arch.shared->srr0 = srr0;
	vcpu->arch.shared->srr1 = srr1;
#endif
}

static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.csrr0 = srr0;
	vcpu->arch.csrr1 = srr1;
}

static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
		vcpu->arch.dsrr0 = srr0;
		vcpu->arch.dsrr1 = srr1;
	} else {
		set_guest_csrr(vcpu, srr0, srr1);
	}
}

static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
{
	vcpu->arch.mcsrr0 = srr0;
	vcpu->arch.mcsrr1 = srr1;
}

static unsigned long get_guest_dear(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_KVM_BOOKE_HV
	return mfspr(SPRN_GDEAR);
#else
	return vcpu->arch.shared->dar;
#endif
}

static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear)
{
#ifdef CONFIG_KVM_BOOKE_HV
	mtspr(SPRN_GDEAR, dear);
#else
	vcpu->arch.shared->dar = dear;
#endif
}

static unsigned long get_guest_esr(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_KVM_BOOKE_HV
	return mfspr(SPRN_GESR);
#else
	return vcpu->arch.shared->esr;
#endif
}

static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr)
{
#ifdef CONFIG_KVM_BOOKE_HV
	mtspr(SPRN_GESR, esr);
#else
	vcpu->arch.shared->esr = esr;
#endif
}

336 337 338 339 340 341 342 343 344
static unsigned long get_guest_epr(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_KVM_BOOKE_HV
	return mfspr(SPRN_GEPR);
#else
	return vcpu->arch.epr;
#endif
}

345 346 347
/* Deliver the interrupt of the corresponding priority, if possible. */
static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
                                        unsigned int priority)
348
{
349
	int allowed = 0;
350
	ulong msr_mask = 0;
351
	bool update_esr = false, update_dear = false, update_epr = false;
352 353 354
	ulong crit_raw = vcpu->arch.shared->critical;
	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
	bool crit;
355
	bool keep_irq = false;
356
	enum int_class int_class;
357
	ulong new_msr = vcpu->arch.shared->msr;
358 359 360 361 362 363 364 365 366 367 368

	/* Truncate crit indicators in 32 bit mode */
	if (!(vcpu->arch.shared->msr & MSR_SF)) {
		crit_raw &= 0xffffffff;
		crit_r1 &= 0xffffffff;
	}

	/* Critical section when crit == r1 */
	crit = (crit_raw == crit_r1);
	/* ... and we're in supervisor mode */
	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
369

370 371 372 373 374
	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
		priority = BOOKE_IRQPRIO_EXTERNAL;
		keep_irq = true;
	}

375
	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
376 377
		update_epr = true;

378 379 380
	switch (priority) {
	case BOOKE_IRQPRIO_DTLB_MISS:
	case BOOKE_IRQPRIO_DATA_STORAGE:
381
	case BOOKE_IRQPRIO_ALIGNMENT:
382 383
		update_dear = true;
		/* fall through */
384
	case BOOKE_IRQPRIO_INST_STORAGE:
385 386 387 388 389
	case BOOKE_IRQPRIO_PROGRAM:
		update_esr = true;
		/* fall through */
	case BOOKE_IRQPRIO_ITLB_MISS:
	case BOOKE_IRQPRIO_SYSCALL:
390
	case BOOKE_IRQPRIO_FP_UNAVAIL:
391 392 393
	case BOOKE_IRQPRIO_SPE_UNAVAIL:
	case BOOKE_IRQPRIO_SPE_FP_DATA:
	case BOOKE_IRQPRIO_SPE_FP_ROUND:
394 395
	case BOOKE_IRQPRIO_AP_UNAVAIL:
		allowed = 1;
396
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
397
		int_class = INT_CLASS_NONCRIT;
398
		break;
399
	case BOOKE_IRQPRIO_WATCHDOG:
400
	case BOOKE_IRQPRIO_CRITICAL:
401
	case BOOKE_IRQPRIO_DBELL_CRIT:
402
		allowed = vcpu->arch.shared->msr & MSR_CE;
403
		allowed = allowed && !crit;
404
		msr_mask = MSR_ME;
405
		int_class = INT_CLASS_CRIT;
406
		break;
407
	case BOOKE_IRQPRIO_MACHINE_CHECK:
408
		allowed = vcpu->arch.shared->msr & MSR_ME;
409 410
		allowed = allowed && !crit;
		int_class = INT_CLASS_MC;
411
		break;
412 413
	case BOOKE_IRQPRIO_DECREMENTER:
	case BOOKE_IRQPRIO_FIT:
414 415 416
		keep_irq = true;
		/* fall through */
	case BOOKE_IRQPRIO_EXTERNAL:
417
	case BOOKE_IRQPRIO_DBELL:
418
		allowed = vcpu->arch.shared->msr & MSR_EE;
419
		allowed = allowed && !crit;
420
		msr_mask = MSR_CE | MSR_ME | MSR_DE;
421
		int_class = INT_CLASS_NONCRIT;
422
		break;
423
	case BOOKE_IRQPRIO_DEBUG:
424
		allowed = vcpu->arch.shared->msr & MSR_DE;
425
		allowed = allowed && !crit;
426
		msr_mask = MSR_ME;
427
		int_class = INT_CLASS_CRIT;
428 429 430
		break;
	}

431
	if (allowed) {
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
		switch (int_class) {
		case INT_CLASS_NONCRIT:
			set_guest_srr(vcpu, vcpu->arch.pc,
				      vcpu->arch.shared->msr);
			break;
		case INT_CLASS_CRIT:
			set_guest_csrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_DBG:
			set_guest_dsrr(vcpu, vcpu->arch.pc,
				       vcpu->arch.shared->msr);
			break;
		case INT_CLASS_MC:
			set_guest_mcsrr(vcpu, vcpu->arch.pc,
					vcpu->arch.shared->msr);
			break;
		}

451
		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
452
		if (update_esr == true)
453
			set_guest_esr(vcpu, vcpu->arch.queued_esr);
454
		if (update_dear == true)
455
			set_guest_dear(vcpu, vcpu->arch.queued_dear);
456 457 458
		if (update_epr == true) {
			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
S
Scott Wood 已提交
459 460 461 462
			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
				kvmppc_mpic_set_epr(vcpu);
			}
463
		}
464 465 466 467 468 469 470

		new_msr &= msr_mask;
#if defined(CONFIG_64BIT)
		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
			new_msr |= MSR_CM;
#endif
		kvmppc_set_msr(vcpu, new_msr);
471

472 473
		if (!keep_irq)
			clear_bit(priority, &vcpu->arch.pending_exceptions);
474 475
	}

476 477 478 479 480 481 482 483 484 485 486 487 488 489
#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * If an interrupt is pending but masked, raise a guest doorbell
	 * so that we are notified when the guest enables the relevant
	 * MSR bit.
	 */
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
#endif

490
	return allowed;
491 492
}

493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
/*
 * Return the number of jiffies until the next timeout.  If the timeout is
 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
 * because the larger value can break the timer APIs.
 */
static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
{
	u64 tb, wdt_tb, wdt_ticks = 0;
	u64 nr_jiffies = 0;
	u32 period = TCR_GET_WP(vcpu->arch.tcr);

	wdt_tb = 1ULL << (63 - period);
	tb = get_tb();
	/*
	 * The watchdog timeout will hapeen when TB bit corresponding
	 * to watchdog will toggle from 0 to 1.
	 */
	if (tb & wdt_tb)
		wdt_ticks = wdt_tb;

	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));

	/* Convert timebase ticks to jiffies */
	nr_jiffies = wdt_ticks;

	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
		nr_jiffies++;

	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
}

static void arm_next_watchdog(struct kvm_vcpu *vcpu)
{
	unsigned long nr_jiffies;
	unsigned long flags;

	/*
	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
	 * userspace, so clear the KVM_REQ_WATCHDOG request.
	 */
	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);

	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
	nr_jiffies = watchdog_next_timeout(vcpu);
	/*
	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
	 * then do not run the watchdog timer as this can break timer APIs.
	 */
	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
	else
		del_timer(&vcpu->arch.wdt_timer);
	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
}

void kvmppc_watchdog_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
	u32 tsr, new_tsr;
	int final;

	do {
		new_tsr = tsr = vcpu->arch.tsr;
		final = 0;

		/* Time out event */
		if (tsr & TSR_ENW) {
			if (tsr & TSR_WIS)
				final = 1;
			else
				new_tsr = tsr | TSR_WIS;
		} else {
			new_tsr = tsr | TSR_ENW;
		}
	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);

	if (new_tsr & TSR_WIS) {
		smp_wmb();
		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * If this is final watchdog expiry and some action is required
	 * then exit to userspace.
	 */
	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
	    vcpu->arch.watchdog_enabled) {
		smp_wmb();
		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
		kvm_vcpu_kick(vcpu);
	}

	/*
	 * Stop running the watchdog timer after final expiration to
	 * prevent the host from being flooded with timers if the
	 * guest sets a short period.
	 * Timers will resume when TSR/TCR is updated next time.
	 */
	if (!final)
		arm_next_watchdog(vcpu);
}

597 598 599 600 601 602
static void update_timer_ints(struct kvm_vcpu *vcpu)
{
	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
		kvmppc_core_queue_dec(vcpu);
	else
		kvmppc_core_dequeue_dec(vcpu);
603 604 605 606 607

	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
		kvmppc_core_queue_watchdog(vcpu);
	else
		kvmppc_core_dequeue_watchdog(vcpu);
608 609
}

610
static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
611 612 613 614
{
	unsigned long *pending = &vcpu->arch.pending_exceptions;
	unsigned int priority;

615
	priority = __ffs(*pending);
616
	while (priority < BOOKE_IRQPRIO_MAX) {
617
		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
618 619 620 621 622 623
			break;

		priority = find_next_bit(pending,
		                         BITS_PER_BYTE * sizeof(*pending),
		                         priority + 1);
	}
624 625

	/* Tell the guest about our interrupt status */
626
	vcpu->arch.shared->int_pending = !!*pending;
627 628
}

629
/* Check pending exceptions and deliver one, if possible. */
630
int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
631
{
632
	int r = 0;
633 634 635 636
	WARN_ON_ONCE(!irqs_disabled());

	kvmppc_core_check_exceptions(vcpu);

637 638 639 640 641
	if (vcpu->requests) {
		/* Exception delivery raised request; start over */
		return 1;
	}

642 643 644
	if (vcpu->arch.shared->msr & MSR_WE) {
		local_irq_enable();
		kvm_vcpu_block(vcpu);
645
		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
S
Scott Wood 已提交
646
		hard_irq_disable();
647 648

		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
649
		r = 1;
650
	};
651 652 653 654

	return r;
}

655
int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
656
{
657 658
	int r = 1; /* Indicate we want to get back into the guest */

659 660
	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
		update_timer_ints(vcpu);
661
#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
662 663
	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
		kvmppc_core_flush_tlb(vcpu);
664
#endif
665

666 667 668 669 670
	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
		r = 0;
	}

671 672 673 674 675 676 677
	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
		vcpu->run->epr.epr = 0;
		vcpu->arch.epr_needed = true;
		vcpu->run->exit_reason = KVM_EXIT_EPR;
		r = 0;
	}

678
	return r;
679 680
}

681 682
int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
{
683
	int ret, s;
684
	struct thread_struct thread;
685

686 687 688 689 690
	if (!vcpu->arch.sane) {
		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		return -EINVAL;
	}

691 692 693
	s = kvmppc_prepare_to_enter(vcpu);
	if (s <= 0) {
		ret = s;
694 695
		goto out;
	}
S
Scott Wood 已提交
696
	/* interrupts now hard-disabled */
697

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
#ifdef CONFIG_PPC_FPU
	/* Save userspace FPU state in stack */
	enable_kernel_fp();

	/*
	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
	 * as always using the FPU.  Kernel usage of FP (via
	 * enable_kernel_fp()) in this thread must not occur while
	 * vcpu->fpu_active is set.
	 */
	vcpu->fpu_active = 1;

	kvmppc_load_guest_fp(vcpu);
#endif

713 714 715 716 717 718
	/* Switch to guest debug context */
	thread.debug = vcpu->arch.shadow_dbg_reg;
	switch_booke_debug_regs(&thread);
	thread.debug = current->thread.debug;
	current->thread.debug = vcpu->arch.shadow_dbg_reg;

719
	vcpu->arch.pgdir = current->mm->pgd;
720
	kvmppc_fix_ee_before_entry();
721

722
	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
723

724 725 726
	/* No need for kvm_guest_exit. It's done in handle_exit.
	   We also get here with interrupts enabled. */

727 728 729 730
	/* Switch back to user space debug context */
	switch_booke_debug_regs(&thread);
	current->thread.debug = thread.debug;

731 732 733 734 735 736
#ifdef CONFIG_PPC_FPU
	kvmppc_save_guest_fp(vcpu);

	vcpu->fpu_active = 0;
#endif

737
out:
738
	vcpu->mode = OUTSIDE_GUEST_MODE;
739 740 741
	return ret;
}

742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	enum emulation_result er;

	er = kvmppc_emulate_instruction(run, vcpu);
	switch (er) {
	case EMULATE_DONE:
		/* don't overwrite subtypes, just account kvm_stats */
		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
		/* Future optimization: only reload non-volatiles if
		 * they were actually modified by emulation. */
		return RESUME_GUEST_NV;

	case EMULATE_DO_DCR:
		run->exit_reason = KVM_EXIT_DCR;
		return RESUME_HOST;

	case EMULATE_FAIL:
		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
		/* For debugging, encode the failing instruction and
		 * report it to userspace. */
		run->hw.hardware_exit_reason = ~0ULL << 32;
		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
766
		kvmppc_core_queue_program(vcpu, ESR_PIL);
767 768
		return RESUME_HOST;

769 770 771
	case EMULATE_EXIT_USER:
		return RESUME_HOST;

772 773 774 775 776
	default:
		BUG();
	}
}

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
{
	struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
	u32 dbsr = vcpu->arch.dbsr;

	run->debug.arch.status = 0;
	run->debug.arch.address = vcpu->arch.pc;

	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
	} else {
		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
			run->debug.arch.address = dbg_reg->dac1;
		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
			run->debug.arch.address = dbg_reg->dac2;
	}

	return RESUME_HOST;
}

801
static void kvmppc_fill_pt_regs(struct pt_regs *regs)
802
{
803
	ulong r1, ip, msr, lr;
804

805 806 807 808 809 810 811 812 813 814 815 816
	asm("mr %0, 1" : "=r"(r1));
	asm("mflr %0" : "=r"(lr));
	asm("mfmsr %0" : "=r"(msr));
	asm("bl 1f; 1: mflr %0" : "=r"(ip));

	memset(regs, 0, sizeof(*regs));
	regs->gpr[1] = r1;
	regs->nip = ip;
	regs->msr = msr;
	regs->link = lr;
}

817 818 819 820 821 822
/*
 * For interrupts needed to be handled by host interrupt handlers,
 * corresponding host handler are called from here in similar way
 * (but not exact) as they are called from low level handler
 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
 */
823 824 825 826
static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
				     unsigned int exit_nr)
{
	struct pt_regs regs;
827

828 829
	switch (exit_nr) {
	case BOOKE_INTERRUPT_EXTERNAL:
830 831
		kvmppc_fill_pt_regs(&regs);
		do_IRQ(&regs);
832 833
		break;
	case BOOKE_INTERRUPT_DECREMENTER:
834 835
		kvmppc_fill_pt_regs(&regs);
		timer_interrupt(&regs);
836
		break;
837
#if defined(CONFIG_PPC_DOORBELL)
838
	case BOOKE_INTERRUPT_DOORBELL:
839 840
		kvmppc_fill_pt_regs(&regs);
		doorbell_exception(&regs);
841 842 843 844 845
		break;
#endif
	case BOOKE_INTERRUPT_MACHINE_CHECK:
		/* FIXME */
		break;
846 847 848 849
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		kvmppc_fill_pt_regs(&regs);
		performance_monitor_exception(&regs);
		break;
850 851 852 853 854 855 856 857 858 859 860
	case BOOKE_INTERRUPT_WATCHDOG:
		kvmppc_fill_pt_regs(&regs);
#ifdef CONFIG_BOOKE_WDT
		WatchdogException(&regs);
#else
		unknown_exception(&regs);
#endif
		break;
	case BOOKE_INTERRUPT_CRITICAL:
		unknown_exception(&regs);
		break;
861 862 863 864 865
	case BOOKE_INTERRUPT_DEBUG:
		/* Save DBSR before preemption is enabled */
		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
		kvmppc_clear_dbsr();
		break;
866
	}
867 868 869 870 871 872 873 874 875 876 877
}

/**
 * kvmppc_handle_exit
 *
 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
 */
int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
                       unsigned int exit_nr)
{
	int r = RESUME_HOST;
878
	int s;
879
	int idx;
880 881 882 883 884 885

	/* update before a new last_exit_type is rewritten */
	kvmppc_update_timing_stats(vcpu);

	/* restart interrupts if they were meant for the host */
	kvmppc_restart_interrupt(vcpu, exit_nr);
886

887 888
	local_irq_enable();

889
	trace_kvm_exit(exit_nr, vcpu);
890
	kvm_guest_exit();
891

892 893 894 895 896
	run->exit_reason = KVM_EXIT_UNKNOWN;
	run->ready_for_interrupt_injection = 1;

	switch (exit_nr) {
	case BOOKE_INTERRUPT_MACHINE_CHECK:
897 898 899 900 901 902
		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
		kvmppc_dump_vcpu(vcpu);
		/* For debugging, send invalid exit reason to user space */
		run->hw.hardware_exit_reason = ~1ULL << 32;
		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
		r = RESUME_HOST;
903 904 905
		break;

	case BOOKE_INTERRUPT_EXTERNAL:
906
		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
907 908 909
		r = RESUME_GUEST;
		break;

910
	case BOOKE_INTERRUPT_DECREMENTER:
911
		kvmppc_account_exit(vcpu, DEC_EXITS);
912 913 914
		r = RESUME_GUEST;
		break;

915 916 917 918
	case BOOKE_INTERRUPT_WATCHDOG:
		r = RESUME_GUEST;
		break;

919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	case BOOKE_INTERRUPT_DOORBELL:
		kvmppc_account_exit(vcpu, DBELL_EXITS);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_CE or MSR_ME was not
		 * set.  Once we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_GUEST_DBELL:
		kvmppc_account_exit(vcpu, GDBELL_EXITS);

		/*
		 * We are here because there is a pending guest interrupt
		 * which could not be delivered as MSR_EE was not set.  Once
		 * we break from here we will retry delivery.
		 */
		r = RESUME_GUEST;
		break;

946 947 948 949
	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
		r = RESUME_GUEST;
		break;

950 951 952 953
	case BOOKE_INTERRUPT_HV_PRIV:
		r = emulation_exit(run, vcpu);
		break;

954
	case BOOKE_INTERRUPT_PROGRAM:
955
		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
956 957 958 959 960 961 962 963
			/*
			 * Program traps generated by user-level software must
			 * be handled by the guest kernel.
			 *
			 * In GS mode, hypervisor privileged instructions trap
			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
			 * actual program interrupts, handled by the guest.
			 */
964
			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
965
			r = RESUME_GUEST;
966
			kvmppc_account_exit(vcpu, USR_PR_INST);
967 968 969
			break;
		}

970
		r = emulation_exit(run, vcpu);
971 972
		break;

973
	case BOOKE_INTERRUPT_FP_UNAVAIL:
974
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
975
		kvmppc_account_exit(vcpu, FP_UNAVAIL);
976 977 978
		r = RESUME_GUEST;
		break;

979 980 981 982 983 984 985
#ifdef CONFIG_SPE
	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
		if (vcpu->arch.shared->msr & MSR_SPE)
			kvmppc_vcpu_enable_spe(vcpu);
		else
			kvmppc_booke_queue_irqprio(vcpu,
						   BOOKE_IRQPRIO_SPE_UNAVAIL);
986 987
		r = RESUME_GUEST;
		break;
988
	}
989 990 991 992 993 994 995 996 997 998

	case BOOKE_INTERRUPT_SPE_FP_DATA:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
		r = RESUME_GUEST;
		break;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
#else
	case BOOKE_INTERRUPT_SPE_UNAVAIL:
		/*
		 * Guest wants SPE, but host kernel doesn't support it.  Send
		 * an "unimplemented operation" program check to the guest.
		 */
		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
		r = RESUME_GUEST;
		break;

	/*
	 * These really should never happen without CONFIG_SPE,
	 * as we should never enable the real MSR[SPE] in the guest.
	 */
	case BOOKE_INTERRUPT_SPE_FP_DATA:
	case BOOKE_INTERRUPT_SPE_FP_ROUND:
		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
		       __func__, exit_nr, vcpu->arch.pc);
		run->hw.hardware_exit_reason = exit_nr;
		r = RESUME_HOST;
		break;
#endif
1021

1022
	case BOOKE_INTERRUPT_DATA_STORAGE:
1023 1024
		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
		                               vcpu->arch.fault_esr);
1025
		kvmppc_account_exit(vcpu, DSI_EXITS);
1026 1027 1028 1029
		r = RESUME_GUEST;
		break;

	case BOOKE_INTERRUPT_INST_STORAGE:
1030
		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
1031
		kvmppc_account_exit(vcpu, ISI_EXITS);
1032 1033 1034
		r = RESUME_GUEST;
		break;

1035 1036 1037 1038 1039 1040
	case BOOKE_INTERRUPT_ALIGNMENT:
		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
		                            vcpu->arch.fault_esr);
		r = RESUME_GUEST;
		break;

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
#ifdef CONFIG_KVM_BOOKE_HV
	case BOOKE_INTERRUPT_HV_SYSCALL:
		if (!(vcpu->arch.shared->msr & MSR_PR)) {
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
		} else {
			/*
			 * hcall from guest userspace -- send privileged
			 * instruction program check.
			 */
			kvmppc_core_queue_program(vcpu, ESR_PPR);
		}

		r = RESUME_GUEST;
		break;
#else
1056
	case BOOKE_INTERRUPT_SYSCALL:
1057 1058 1059 1060 1061 1062 1063 1064 1065
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
			/* KVM PV hypercalls */
			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
			r = RESUME_GUEST;
		} else {
			/* Guest syscalls */
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
		}
1066
		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1067 1068
		r = RESUME_GUEST;
		break;
1069
#endif
1070 1071 1072

	case BOOKE_INTERRUPT_DTLB_MISS: {
		unsigned long eaddr = vcpu->arch.fault_dear;
1073
		int gtlb_index;
1074
		gpa_t gpaddr;
1075 1076
		gfn_t gfn;

1077
#ifdef CONFIG_KVM_E500V2
S
Scott Wood 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		if (!(vcpu->arch.shared->msr & MSR_PR) &&
		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
			kvmppc_map_magic(vcpu);
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
			r = RESUME_GUEST;

			break;
		}
#endif

1088
		/* Check the guest TLB. */
1089
		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1090
		if (gtlb_index < 0) {
1091
			/* The guest didn't have a mapping for it. */
1092 1093 1094
			kvmppc_core_queue_dtlb_miss(vcpu,
			                            vcpu->arch.fault_dear,
			                            vcpu->arch.fault_esr);
1095
			kvmppc_mmu_dtlb_miss(vcpu);
1096
			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1097 1098 1099 1100
			r = RESUME_GUEST;
			break;
		}

1101 1102
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1103
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1104
		gfn = gpaddr >> PAGE_SHIFT;
1105 1106 1107 1108 1109 1110 1111 1112

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't, and it is RAM. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1113
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1114
			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1115 1116 1117 1118
			r = RESUME_GUEST;
		} else {
			/* Guest has mapped and accessed a page which is not
			 * actually RAM. */
1119
			vcpu->arch.paddr_accessed = gpaddr;
1120
			vcpu->arch.vaddr_accessed = eaddr;
1121
			r = kvmppc_emulate_mmio(run, vcpu);
1122
			kvmppc_account_exit(vcpu, MMIO_EXITS);
1123 1124
		}

1125
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1126 1127 1128 1129 1130
		break;
	}

	case BOOKE_INTERRUPT_ITLB_MISS: {
		unsigned long eaddr = vcpu->arch.pc;
1131
		gpa_t gpaddr;
1132
		gfn_t gfn;
1133
		int gtlb_index;
1134 1135 1136 1137

		r = RESUME_GUEST;

		/* Check the guest TLB. */
1138
		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1139
		if (gtlb_index < 0) {
1140
			/* The guest didn't have a mapping for it. */
1141
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1142
			kvmppc_mmu_itlb_miss(vcpu);
1143
			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1144 1145 1146
			break;
		}

1147
		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1148

1149 1150
		idx = srcu_read_lock(&vcpu->kvm->srcu);

1151
		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1152
		gfn = gpaddr >> PAGE_SHIFT;
1153 1154 1155 1156 1157 1158 1159 1160

		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
			/* The guest TLB had a mapping, but the shadow TLB
			 * didn't. This could be because:
			 * a) the entry is mapping the host kernel, or
			 * b) the guest used a large mapping which we're faking
			 * Either way, we need to satisfy the fault without
			 * invoking the guest. */
1161
			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1162 1163
		} else {
			/* Guest mapped and leaped at non-RAM! */
1164
			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1165 1166
		}

1167
		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1168 1169 1170
		break;
	}

1171
	case BOOKE_INTERRUPT_DEBUG: {
1172 1173 1174
		r = kvmppc_handle_debug(run, vcpu);
		if (r == RESUME_HOST)
			run->exit_reason = KVM_EXIT_DEBUG;
1175
		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1176 1177 1178
		break;
	}

1179 1180 1181 1182 1183
	default:
		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
		BUG();
	}

1184 1185 1186 1187
	/*
	 * To avoid clobbering exit_reason, only check for signals if we
	 * aren't already exiting to userspace for some other reason.
	 */
1188
	if (!(r & RESUME_HOST)) {
1189
		s = kvmppc_prepare_to_enter(vcpu);
S
Scott Wood 已提交
1190
		if (s <= 0)
1191
			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
S
Scott Wood 已提交
1192 1193
		else {
			/* interrupts now hard-disabled */
1194
			kvmppc_fix_ee_before_entry();
1195
		}
1196 1197 1198 1199 1200
	}

	return r;
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
{
	u32 old_tsr = vcpu->arch.tsr;

	vcpu->arch.tsr = new_tsr;

	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

	update_timer_ints(vcpu);
}

1213 1214 1215
/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
{
1216
	int i;
1217
	int r;
1218

1219
	vcpu->arch.pc = 0;
1220
	vcpu->arch.shared->pir = vcpu->vcpu_id;
1221
	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1222
	kvmppc_set_msr(vcpu, 0);
1223

1224
#ifndef CONFIG_KVM_BOOKE_HV
1225
	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1226
	vcpu->arch.shadow_pid = 1;
1227 1228
	vcpu->arch.shared->msr = 0;
#endif
1229

1230 1231
	/* Eye-catching numbers so we know if the guest takes an interrupt
	 * before it's programmed its own IVPR/IVORs. */
1232
	vcpu->arch.ivpr = 0x55550000;
1233 1234
	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1235

1236 1237
	kvmppc_init_timing_stats(vcpu);

1238 1239 1240
	r = kvmppc_core_vcpu_setup(vcpu);
	kvmppc_sanity_check(vcpu);
	return r;
1241 1242
}

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
{
	/* setup watchdog timer once */
	spin_lock_init(&vcpu->arch.wdt_lock);
	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
		    (unsigned long)vcpu);

	return 0;
}

void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
{
	del_timer_sync(&vcpu->arch.wdt_timer);
}

1258 1259 1260 1261 1262
int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	regs->pc = vcpu->arch.pc;
1263
	regs->cr = kvmppc_get_cr(vcpu);
1264 1265
	regs->ctr = vcpu->arch.ctr;
	regs->lr = vcpu->arch.lr;
1266
	regs->xer = kvmppc_get_xer(vcpu);
1267
	regs->msr = vcpu->arch.shared->msr;
1268 1269
	regs->srr0 = vcpu->arch.shared->srr0;
	regs->srr1 = vcpu->arch.shared->srr1;
1270
	regs->pid = vcpu->arch.pid;
1271 1272 1273 1274
	regs->sprg0 = vcpu->arch.shared->sprg0;
	regs->sprg1 = vcpu->arch.shared->sprg1;
	regs->sprg2 = vcpu->arch.shared->sprg2;
	regs->sprg3 = vcpu->arch.shared->sprg3;
1275 1276 1277 1278
	regs->sprg4 = vcpu->arch.shared->sprg4;
	regs->sprg5 = vcpu->arch.shared->sprg5;
	regs->sprg6 = vcpu->arch.shared->sprg6;
	regs->sprg7 = vcpu->arch.shared->sprg7;
1279 1280

	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1281
		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1282 1283 1284 1285 1286 1287 1288 1289 1290

	return 0;
}

int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
{
	int i;

	vcpu->arch.pc = regs->pc;
1291
	kvmppc_set_cr(vcpu, regs->cr);
1292 1293
	vcpu->arch.ctr = regs->ctr;
	vcpu->arch.lr = regs->lr;
1294
	kvmppc_set_xer(vcpu, regs->xer);
1295
	kvmppc_set_msr(vcpu, regs->msr);
1296 1297
	vcpu->arch.shared->srr0 = regs->srr0;
	vcpu->arch.shared->srr1 = regs->srr1;
S
Scott Wood 已提交
1298
	kvmppc_set_pid(vcpu, regs->pid);
1299 1300 1301 1302
	vcpu->arch.shared->sprg0 = regs->sprg0;
	vcpu->arch.shared->sprg1 = regs->sprg1;
	vcpu->arch.shared->sprg2 = regs->sprg2;
	vcpu->arch.shared->sprg3 = regs->sprg3;
1303 1304 1305 1306
	vcpu->arch.shared->sprg4 = regs->sprg4;
	vcpu->arch.shared->sprg5 = regs->sprg5;
	vcpu->arch.shared->sprg6 = regs->sprg6;
	vcpu->arch.shared->sprg7 = regs->sprg7;
1307

1308 1309
	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1310 1311 1312 1313

	return 0;
}

S
Scott Wood 已提交
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static void get_sregs_base(struct kvm_vcpu *vcpu,
                           struct kvm_sregs *sregs)
{
	u64 tb = get_tb();

	sregs->u.e.features |= KVM_SREGS_E_BASE;

	sregs->u.e.csrr0 = vcpu->arch.csrr0;
	sregs->u.e.csrr1 = vcpu->arch.csrr1;
	sregs->u.e.mcsr = vcpu->arch.mcsr;
1324 1325
	sregs->u.e.esr = get_guest_esr(vcpu);
	sregs->u.e.dear = get_guest_dear(vcpu);
S
Scott Wood 已提交
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	sregs->u.e.tsr = vcpu->arch.tsr;
	sregs->u.e.tcr = vcpu->arch.tcr;
	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
	sregs->u.e.tb = tb;
	sregs->u.e.vrsave = vcpu->arch.vrsave;
}

static int set_sregs_base(struct kvm_vcpu *vcpu,
                          struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
		return 0;

	vcpu->arch.csrr0 = sregs->u.e.csrr0;
	vcpu->arch.csrr1 = sregs->u.e.csrr1;
	vcpu->arch.mcsr = sregs->u.e.mcsr;
1342 1343
	set_guest_esr(vcpu, sregs->u.e.esr);
	set_guest_dear(vcpu, sregs->u.e.dear);
S
Scott Wood 已提交
1344
	vcpu->arch.vrsave = sregs->u.e.vrsave;
1345
	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
S
Scott Wood 已提交
1346

1347
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
S
Scott Wood 已提交
1348
		vcpu->arch.dec = sregs->u.e.dec;
1349 1350
		kvmppc_emulate_dec(vcpu);
	}
S
Scott Wood 已提交
1351

1352 1353
	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
S
Scott Wood 已提交
1354 1355 1356 1357 1358 1359 1360 1361 1362

	return 0;
}

static void get_sregs_arch206(struct kvm_vcpu *vcpu,
                              struct kvm_sregs *sregs)
{
	sregs->u.e.features |= KVM_SREGS_E_ARCH206;

1363
	sregs->u.e.pir = vcpu->vcpu_id;
S
Scott Wood 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
	sregs->u.e.decar = vcpu->arch.decar;
	sregs->u.e.ivpr = vcpu->arch.ivpr;
}

static int set_sregs_arch206(struct kvm_vcpu *vcpu,
                             struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
		return 0;

1376
	if (sregs->u.e.pir != vcpu->vcpu_id)
S
Scott Wood 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
		return -EINVAL;

	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
	vcpu->arch.decar = sregs->u.e.decar;
	vcpu->arch.ivpr = sregs->u.e.ivpr;

	return 0;
}

1387
int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
S
Scott Wood 已提交
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
{
	sregs->u.e.features |= KVM_SREGS_E_IVOR;

	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
1407
	return 0;
S
Scott Wood 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
}

int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
{
	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
		return 0;

	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];

	return 0;
}

1435 1436 1437
int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1438 1439 1440 1441
	sregs->pvr = vcpu->arch.pvr;

	get_sregs_base(vcpu, sregs);
	get_sregs_arch206(vcpu, sregs);
1442
	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1443 1444 1445 1446 1447
}

int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
                                  struct kvm_sregs *sregs)
{
S
Scott Wood 已提交
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	int ret;

	if (vcpu->arch.pvr != sregs->pvr)
		return -EINVAL;

	ret = set_sregs_base(vcpu, sregs);
	if (ret < 0)
		return ret;

	ret = set_sregs_arch206(vcpu, sregs);
	if (ret < 0)
		return ret;

1461
	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1462 1463
}

1464 1465
int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
{
1466 1467 1468 1469 1470 1471 1472
	int r = 0;
	union kvmppc_one_reg val;
	int size;

	size = one_reg_size(reg->id);
	if (size > sizeof(val))
		return -EINVAL;
1473 1474 1475

	switch (reg->id) {
	case KVM_REG_PPC_IAC1:
1476 1477
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
		break;
1478
	case KVM_REG_PPC_IAC2:
1479 1480 1481
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1482
	case KVM_REG_PPC_IAC3:
1483 1484
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
		break;
1485
	case KVM_REG_PPC_IAC4:
1486
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1487
		break;
1488
#endif
1489
	case KVM_REG_PPC_DAC1:
1490 1491
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
		break;
1492
	case KVM_REG_PPC_DAC2:
1493
		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
1494
		break;
1495 1496
	case KVM_REG_PPC_EPR: {
		u32 epr = get_guest_epr(vcpu);
1497
		val = get_reg_val(reg->id, epr);
1498 1499
		break;
	}
1500 1501
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR:
1502
		val = get_reg_val(reg->id, vcpu->arch.epcr);
1503 1504
		break;
#endif
1505
	case KVM_REG_PPC_TCR:
1506
		val = get_reg_val(reg->id, vcpu->arch.tcr);
1507 1508
		break;
	case KVM_REG_PPC_TSR:
1509
		val = get_reg_val(reg->id, vcpu->arch.tsr);
1510
		break;
1511
	case KVM_REG_PPC_DEBUG_INST:
1512
		val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
1513
		break;
1514 1515
	case KVM_REG_PPC_VRSAVE:
		val = get_reg_val(reg->id, vcpu->arch.vrsave);
1516
		break;
1517
	default:
1518
		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
1519 1520
		break;
	}
1521 1522 1523 1524 1525 1526 1527

	if (r)
		return r;

	if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
		r = -EFAULT;

1528
	return r;
1529 1530 1531 1532
}

int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
{
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	int r = 0;
	union kvmppc_one_reg val;
	int size;

	size = one_reg_size(reg->id);
	if (size > sizeof(val))
		return -EINVAL;

	if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
		return -EFAULT;
1543 1544 1545

	switch (reg->id) {
	case KVM_REG_PPC_IAC1:
1546 1547
		vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
		break;
1548
	case KVM_REG_PPC_IAC2:
1549 1550 1551
		vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1552
	case KVM_REG_PPC_IAC3:
1553 1554
		vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
		break;
1555
	case KVM_REG_PPC_IAC4:
1556
		vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1557
		break;
1558
#endif
1559
	case KVM_REG_PPC_DAC1:
1560 1561
		vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
		break;
1562
	case KVM_REG_PPC_DAC2:
1563
		vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
1564
		break;
1565
	case KVM_REG_PPC_EPR: {
1566 1567
		u32 new_epr = set_reg_val(reg->id, val);
		kvmppc_set_epr(vcpu, new_epr);
1568 1569
		break;
	}
1570 1571
#if defined(CONFIG_64BIT)
	case KVM_REG_PPC_EPCR: {
1572 1573
		u32 new_epcr = set_reg_val(reg->id, val);
		kvmppc_set_epcr(vcpu, new_epcr);
1574 1575 1576
		break;
	}
#endif
1577
	case KVM_REG_PPC_OR_TSR: {
1578
		u32 tsr_bits = set_reg_val(reg->id, val);
1579 1580 1581 1582
		kvmppc_set_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_CLEAR_TSR: {
1583
		u32 tsr_bits = set_reg_val(reg->id, val);
1584 1585 1586 1587
		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
		break;
	}
	case KVM_REG_PPC_TSR: {
1588
		u32 tsr = set_reg_val(reg->id, val);
1589 1590 1591 1592
		kvmppc_set_tsr(vcpu, tsr);
		break;
	}
	case KVM_REG_PPC_TCR: {
1593
		u32 tcr = set_reg_val(reg->id, val);
1594 1595 1596
		kvmppc_set_tcr(vcpu, tcr);
		break;
	}
1597 1598 1599
	case KVM_REG_PPC_VRSAVE:
		vcpu->arch.vrsave = set_reg_val(reg->id, val);
		break;
1600
	default:
1601
		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
1602 1603
		break;
	}
1604

1605
	return r;
1606 1607
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
{
	return -ENOTSUPP;
}

int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
                                  struct kvm_translation *tr)
{
1621 1622 1623 1624
	int r;

	r = kvmppc_core_vcpu_translate(vcpu, tr);
	return r;
1625
}
1626

1627 1628 1629 1630 1631
int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
{
	return -ENOTSUPP;
}

1632
void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1633 1634 1635 1636
			      struct kvm_memory_slot *dont)
{
}

1637
int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1638 1639 1640 1641 1642
			       unsigned long npages)
{
	return 0;
}

1643
int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1644
				      struct kvm_memory_slot *memslot,
1645 1646 1647 1648 1649 1650
				      struct kvm_userspace_memory_region *mem)
{
	return 0;
}

void kvmppc_core_commit_memory_region(struct kvm *kvm,
1651
				struct kvm_userspace_memory_region *mem,
1652
				const struct kvm_memory_slot *old)
1653 1654 1655 1656
{
}

void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1657 1658 1659
{
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
{
#if defined(CONFIG_64BIT)
	vcpu->arch.epcr = new_epcr;
#ifdef CONFIG_KVM_BOOKE_HV
	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
#endif
#endif
}

1672 1673 1674
void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
{
	vcpu->arch.tcr = new_tcr;
1675
	arm_next_watchdog(vcpu);
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
	update_timer_ints(vcpu);
}

void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	set_bits(tsr_bits, &vcpu->arch.tsr);
	smp_wmb();
	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
	kvm_vcpu_kick(vcpu);
}

void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
{
	clear_bits(tsr_bits, &vcpu->arch.tsr);
1690 1691 1692 1693 1694 1695 1696 1697

	/*
	 * We may have stopped the watchdog due to
	 * being stuck on final expiration.
	 */
	if (tsr_bits & (TSR_ENW | TSR_WIS))
		arm_next_watchdog(vcpu);

1698 1699 1700 1701 1702 1703 1704
	update_timer_ints(vcpu);
}

void kvmppc_decrementer_func(unsigned long data)
{
	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;

1705 1706 1707 1708 1709
	if (vcpu->arch.tcr & TCR_ARE) {
		vcpu->arch.dec = vcpu->arch.decar;
		kvmppc_emulate_dec(vcpu);
	}

1710 1711 1712
	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
}

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
				       uint64_t addr, int index)
{
	switch (index) {
	case 0:
		dbg_reg->dbcr0 |= DBCR0_IAC1;
		dbg_reg->iac1 = addr;
		break;
	case 1:
		dbg_reg->dbcr0 |= DBCR0_IAC2;
		dbg_reg->iac2 = addr;
		break;
#if CONFIG_PPC_ADV_DEBUG_IACS > 2
	case 2:
		dbg_reg->dbcr0 |= DBCR0_IAC3;
		dbg_reg->iac3 = addr;
		break;
	case 3:
		dbg_reg->dbcr0 |= DBCR0_IAC4;
		dbg_reg->iac4 = addr;
		break;
#endif
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}

static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
				       int type, int index)
{
	switch (index) {
	case 0:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC1R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC1W;
		dbg_reg->dac1 = addr;
		break;
	case 1:
		if (type & KVMPPC_DEBUG_WATCH_READ)
			dbg_reg->dbcr0 |= DBCR0_DAC2R;
		if (type & KVMPPC_DEBUG_WATCH_WRITE)
			dbg_reg->dbcr0 |= DBCR0_DAC2W;
		dbg_reg->dac2 = addr;
		break;
	default:
		return -EINVAL;
	}

	dbg_reg->dbcr0 |= DBCR0_IDM;
	return 0;
}
void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
{
	/* XXX: Add similar MSR protection for BookE-PR */
#ifdef CONFIG_KVM_BOOKE_HV
	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
	if (set) {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp |= MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp |= MSRP_PMMP;
	} else {
		if (prot_bitmap & MSR_UCLE)
			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
		if (prot_bitmap & MSR_DE)
			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
		if (prot_bitmap & MSR_PMM)
			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
	}
#endif
}

int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
					 struct kvm_guest_debug *dbg)
{
	struct debug_reg *dbg_reg;
	int n, b = 0, w = 0;

	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
		vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
		vcpu->guest_debug = 0;
		kvm_guest_protect_msr(vcpu, MSR_DE, false);
		return 0;
	}

	kvm_guest_protect_msr(vcpu, MSR_DE, true);
	vcpu->guest_debug = dbg->control;
	vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
	/* Set DBCR0_EDM in guest visible DBCR0 register. */
	vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;

	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;

	/* Code below handles only HW breakpoints */
	dbg_reg = &(vcpu->arch.shadow_dbg_reg);

#ifdef CONFIG_KVM_BOOKE_HV
	/*
	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
	 */
	dbg_reg->dbcr1 = 0;
	dbg_reg->dbcr2 = 0;
#else
	/*
	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
	 * is set.
	 */
	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
			  DBCR1_IAC4US;
	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
#endif

	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
		return 0;

	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
		uint64_t addr = dbg->arch.bp[n].addr;
		uint32_t type = dbg->arch.bp[n].type;

		if (type == KVMPPC_DEBUG_NONE)
			continue;

		if (type & !(KVMPPC_DEBUG_WATCH_READ |
			     KVMPPC_DEBUG_WATCH_WRITE |
			     KVMPPC_DEBUG_BREAKPOINT))
			return -EINVAL;

		if (type & KVMPPC_DEBUG_BREAKPOINT) {
			/* Setting H/W breakpoint */
			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
				return -EINVAL;
		} else {
			/* Setting H/W watchpoint */
			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
							type, w++))
				return -EINVAL;
		}
	}

	return 0;
}

1864 1865
void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
1866
	vcpu->cpu = smp_processor_id();
1867
	current->thread.kvm_vcpu = vcpu;
1868 1869 1870 1871
}

void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
{
1872
	current->thread.kvm_vcpu = NULL;
1873
	vcpu->cpu = -1;
1874 1875 1876

	/* Clear pending debug event in DBSR */
	kvmppc_clear_dbsr();
1877 1878
}

1879 1880
void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
{
1881
	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
1882 1883 1884 1885
}

int kvmppc_core_init_vm(struct kvm *kvm)
{
1886
	return kvm->arch.kvm_ops->init_vm(kvm);
1887 1888 1889 1890
}

struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
{
1891
	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
1892 1893 1894 1895
}

void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
{
1896
	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
1897 1898 1899 1900
}

void kvmppc_core_destroy_vm(struct kvm *kvm)
{
1901
	kvm->arch.kvm_ops->destroy_vm(kvm);
1902 1903 1904 1905
}

void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
{
1906
	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
1907 1908 1909 1910
}

void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
{
1911
	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
1912 1913
}

1914
int __init kvmppc_booke_init(void)
1915
{
1916
#ifndef CONFIG_KVM_BOOKE_HV
1917
	unsigned long ivor[16];
1918
	unsigned long *handler = kvmppc_booke_handler_addr;
1919
	unsigned long max_ivor = 0;
1920
	unsigned long handler_len;
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	int i;

	/* We install our own exception handlers by hijacking IVPR. IVPR must
	 * be 16-bit aligned, so we need a 64KB allocation. */
	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
	                                         VCPU_SIZE_ORDER);
	if (!kvmppc_booke_handlers)
		return -ENOMEM;

	/* XXX make sure our handlers are smaller than Linux's */

	/* Copy our interrupt handlers to match host IVORs. That way we don't
	 * have to swap the IVORs on every guest/host transition. */
	ivor[0] = mfspr(SPRN_IVOR0);
	ivor[1] = mfspr(SPRN_IVOR1);
	ivor[2] = mfspr(SPRN_IVOR2);
	ivor[3] = mfspr(SPRN_IVOR3);
	ivor[4] = mfspr(SPRN_IVOR4);
	ivor[5] = mfspr(SPRN_IVOR5);
	ivor[6] = mfspr(SPRN_IVOR6);
	ivor[7] = mfspr(SPRN_IVOR7);
	ivor[8] = mfspr(SPRN_IVOR8);
	ivor[9] = mfspr(SPRN_IVOR9);
	ivor[10] = mfspr(SPRN_IVOR10);
	ivor[11] = mfspr(SPRN_IVOR11);
	ivor[12] = mfspr(SPRN_IVOR12);
	ivor[13] = mfspr(SPRN_IVOR13);
	ivor[14] = mfspr(SPRN_IVOR14);
	ivor[15] = mfspr(SPRN_IVOR15);

	for (i = 0; i < 16; i++) {
		if (ivor[i] > max_ivor)
1953
			max_ivor = i;
1954

1955
		handler_len = handler[i + 1] - handler[i];
1956
		memcpy((void *)kvmppc_booke_handlers + ivor[i],
1957
		       (void *)handler[i], handler_len);
1958
	}
1959 1960 1961 1962

	handler_len = handler[max_ivor + 1] - handler[max_ivor];
	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
			   ivor[max_ivor] + handler_len);
1963
#endif /* !BOOKE_HV */
1964
	return 0;
1965 1966
}

1967
void __exit kvmppc_booke_exit(void)
1968 1969 1970 1971
{
	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
	kvm_exit();
}