mvpp2_main.c 163.1 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4 5 6 7 8 9
/*
 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
 *
 * Copyright (C) 2014 Marvell
 *
 * Marcin Wojtas <mw@semihalf.com>
 */

10
#include <linux/acpi.h>
11 12 13 14 15 16 17 18
#include <linux/kernel.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/platform_device.h>
#include <linux/skbuff.h>
#include <linux/inetdevice.h>
#include <linux/mbus.h>
#include <linux/module.h>
A
Antoine Ténart 已提交
19
#include <linux/mfd/syscon.h>
20 21 22 23 24 25 26
#include <linux/interrupt.h>
#include <linux/cpumask.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_mdio.h>
#include <linux/of_net.h>
#include <linux/of_address.h>
27
#include <linux/of_device.h>
28
#include <linux/phy.h>
A
Antoine Tenart 已提交
29
#include <linux/phylink.h>
30
#include <linux/phy/phy.h>
31
#include <linux/clk.h>
32 33
#include <linux/hrtimer.h>
#include <linux/ktime.h>
A
Antoine Ténart 已提交
34
#include <linux/regmap.h>
35 36 37
#include <uapi/linux/ppp_defs.h>
#include <net/ip.h>
#include <net/ipv6.h>
38
#include <net/tso.h>
39

40 41 42
#include "mvpp2.h"
#include "mvpp2_prs.h"
#include "mvpp2_cls.h"
43

44 45 46
enum mvpp2_bm_pool_log_num {
	MVPP2_BM_SHORT,
	MVPP2_BM_LONG,
47
	MVPP2_BM_JUMBO,
48
	MVPP2_BM_POOLS_NUM
49 50
};

51 52 53 54
static struct {
	int pkt_size;
	int buf_num;
} mvpp2_pools[MVPP2_BM_POOLS_NUM];
55

56 57 58
/* The prototype is added here to be used in start_dev when using ACPI. This
 * will be removed once phylink is used for all modes (dt+ACPI).
 */
59
static void mvpp2_mac_config(struct phylink_config *config, unsigned int mode,
60
			     const struct phylink_link_state *state);
61 62 63 64 65
static void mvpp2_mac_link_up(struct phylink_config *config,
			      struct phy_device *phy,
			      unsigned int mode, phy_interface_t interface,
			      int speed, int duplex,
			      bool tx_pause, bool rx_pause);
66

67 68 69
/* Queue modes */
#define MVPP2_QDIST_SINGLE_MODE	0
#define MVPP2_QDIST_MULTI_MODE	1
70

71
static int queue_mode = MVPP2_QDIST_MULTI_MODE;
72

73 74
module_param(queue_mode, int, 0444);
MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
75

76
/* Utility/helper methods */
77

78 79 80
void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
{
	writel(data, priv->swth_base[0] + offset);
81 82
}

83
u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
84
{
85
	return readl(priv->swth_base[0] + offset);
86 87
}

88
static u32 mvpp2_read_relaxed(struct mvpp2 *priv, u32 offset)
89
{
90
	return readl_relaxed(priv->swth_base[0] + offset);
91
}
92

93
static inline u32 mvpp2_cpu_to_thread(struct mvpp2 *priv, int cpu)
94
{
95
	return cpu % priv->nthreads;
96 97
}

98 99
/* These accessors should be used to access:
 *
100
 * - per-thread registers, where each thread has its own copy of the
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
 *   register.
 *
 *   MVPP2_BM_VIRT_ALLOC_REG
 *   MVPP2_BM_ADDR_HIGH_ALLOC
 *   MVPP22_BM_ADDR_HIGH_RLS_REG
 *   MVPP2_BM_VIRT_RLS_REG
 *   MVPP2_ISR_RX_TX_CAUSE_REG
 *   MVPP2_ISR_RX_TX_MASK_REG
 *   MVPP2_TXQ_NUM_REG
 *   MVPP2_AGGR_TXQ_UPDATE_REG
 *   MVPP2_TXQ_RSVD_REQ_REG
 *   MVPP2_TXQ_RSVD_RSLT_REG
 *   MVPP2_TXQ_SENT_REG
 *   MVPP2_RXQ_NUM_REG
 *
116 117
 * - global registers that must be accessed through a specific thread
 *   window, because they are related to an access to a per-thread
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
 *   register
 *
 *   MVPP2_BM_PHY_ALLOC_REG    (related to MVPP2_BM_VIRT_ALLOC_REG)
 *   MVPP2_BM_PHY_RLS_REG      (related to MVPP2_BM_VIRT_RLS_REG)
 *   MVPP2_RXQ_THRESH_REG      (related to MVPP2_RXQ_NUM_REG)
 *   MVPP2_RXQ_DESC_ADDR_REG   (related to MVPP2_RXQ_NUM_REG)
 *   MVPP2_RXQ_DESC_SIZE_REG   (related to MVPP2_RXQ_NUM_REG)
 *   MVPP2_RXQ_INDEX_REG       (related to MVPP2_RXQ_NUM_REG)
 *   MVPP2_TXQ_PENDING_REG     (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_DESC_ADDR_REG   (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_DESC_SIZE_REG   (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_INDEX_REG       (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_PENDING_REG     (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_PREF_BUF_REG    (related to MVPP2_TXQ_NUM_REG)
 *   MVPP2_TXQ_PREF_BUF_REG    (related to MVPP2_TXQ_NUM_REG)
 */
134
static void mvpp2_thread_write(struct mvpp2 *priv, unsigned int thread,
135 136
			       u32 offset, u32 data)
{
137
	writel(data, priv->swth_base[thread] + offset);
138 139
}

140
static u32 mvpp2_thread_read(struct mvpp2 *priv, unsigned int thread,
141
			     u32 offset)
142
{
143
	return readl(priv->swth_base[thread] + offset);
144
}
145

146
static void mvpp2_thread_write_relaxed(struct mvpp2 *priv, unsigned int thread,
147 148
				       u32 offset, u32 data)
{
149
	writel_relaxed(data, priv->swth_base[thread] + offset);
150
}
151

152
static u32 mvpp2_thread_read_relaxed(struct mvpp2 *priv, unsigned int thread,
153 154
				     u32 offset)
{
155
	return readl_relaxed(priv->swth_base[thread] + offset);
156
}
157

158 159 160 161
static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
					    struct mvpp2_tx_desc *tx_desc)
{
	if (port->priv->hw_version == MVPP21)
162
		return le32_to_cpu(tx_desc->pp21.buf_dma_addr);
163
	else
164 165
		return le64_to_cpu(tx_desc->pp22.buf_dma_addr_ptp) &
		       MVPP2_DESC_DMA_MASK;
166
}
167

168 169 170 171 172
static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
				      struct mvpp2_tx_desc *tx_desc,
				      dma_addr_t dma_addr)
{
	dma_addr_t addr, offset;
173

174 175
	addr = dma_addr & ~MVPP2_TX_DESC_ALIGN;
	offset = dma_addr & MVPP2_TX_DESC_ALIGN;
176

177
	if (port->priv->hw_version == MVPP21) {
178
		tx_desc->pp21.buf_dma_addr = cpu_to_le32(addr);
179
		tx_desc->pp21.packet_offset = offset;
180
	} else {
181
		__le64 val = cpu_to_le64(addr);
182

183
		tx_desc->pp22.buf_dma_addr_ptp &= ~cpu_to_le64(MVPP2_DESC_DMA_MASK);
184 185 186
		tx_desc->pp22.buf_dma_addr_ptp |= val;
		tx_desc->pp22.packet_offset = offset;
	}
187 188
}

189 190
static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
				    struct mvpp2_tx_desc *tx_desc)
191
{
192
	if (port->priv->hw_version == MVPP21)
193
		return le16_to_cpu(tx_desc->pp21.data_size);
194
	else
195
		return le16_to_cpu(tx_desc->pp22.data_size);
196 197
}

198 199 200
static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
				  struct mvpp2_tx_desc *tx_desc,
				  size_t size)
201
{
202
	if (port->priv->hw_version == MVPP21)
203
		tx_desc->pp21.data_size = cpu_to_le16(size);
204
	else
205
		tx_desc->pp22.data_size = cpu_to_le16(size);
206 207
}

208 209 210
static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
				 struct mvpp2_tx_desc *tx_desc,
				 unsigned int txq)
211
{
212 213 214 215
	if (port->priv->hw_version == MVPP21)
		tx_desc->pp21.phys_txq = txq;
	else
		tx_desc->pp22.phys_txq = txq;
216 217
}

218 219 220
static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
				 struct mvpp2_tx_desc *tx_desc,
				 unsigned int command)
221
{
222
	if (port->priv->hw_version == MVPP21)
223
		tx_desc->pp21.command = cpu_to_le32(command);
224
	else
225
		tx_desc->pp22.command = cpu_to_le32(command);
226
}
227

228 229 230 231 232 233 234 235
static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
					    struct mvpp2_tx_desc *tx_desc)
{
	if (port->priv->hw_version == MVPP21)
		return tx_desc->pp21.packet_offset;
	else
		return tx_desc->pp22.packet_offset;
}
236

237 238 239 240
static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
					    struct mvpp2_rx_desc *rx_desc)
{
	if (port->priv->hw_version == MVPP21)
241
		return le32_to_cpu(rx_desc->pp21.buf_dma_addr);
242
	else
243 244
		return le64_to_cpu(rx_desc->pp22.buf_dma_addr_key_hash) &
		       MVPP2_DESC_DMA_MASK;
245
}
246

247 248 249 250
static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
					     struct mvpp2_rx_desc *rx_desc)
{
	if (port->priv->hw_version == MVPP21)
251
		return le32_to_cpu(rx_desc->pp21.buf_cookie);
252
	else
253 254
		return le64_to_cpu(rx_desc->pp22.buf_cookie_misc) &
		       MVPP2_DESC_DMA_MASK;
255
}
256

257 258 259 260
static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
				    struct mvpp2_rx_desc *rx_desc)
{
	if (port->priv->hw_version == MVPP21)
261
		return le16_to_cpu(rx_desc->pp21.data_size);
262
	else
263
		return le16_to_cpu(rx_desc->pp22.data_size);
264
}
265

266 267 268 269
static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
				   struct mvpp2_rx_desc *rx_desc)
{
	if (port->priv->hw_version == MVPP21)
270
		return le32_to_cpu(rx_desc->pp21.status);
271
	else
272
		return le32_to_cpu(rx_desc->pp22.status);
273 274
}

275
static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
276
{
277 278 279 280
	txq_pcpu->txq_get_index++;
	if (txq_pcpu->txq_get_index == txq_pcpu->size)
		txq_pcpu->txq_get_index = 0;
}
281

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static void mvpp2_txq_inc_put(struct mvpp2_port *port,
			      struct mvpp2_txq_pcpu *txq_pcpu,
			      struct sk_buff *skb,
			      struct mvpp2_tx_desc *tx_desc)
{
	struct mvpp2_txq_pcpu_buf *tx_buf =
		txq_pcpu->buffs + txq_pcpu->txq_put_index;
	tx_buf->skb = skb;
	tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
	tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
		mvpp2_txdesc_offset_get(port, tx_desc);
	txq_pcpu->txq_put_index++;
	if (txq_pcpu->txq_put_index == txq_pcpu->size)
		txq_pcpu->txq_put_index = 0;
}
297

M
Matteo Croce 已提交
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
/* Get number of maximum RXQ */
static int mvpp2_get_nrxqs(struct mvpp2 *priv)
{
	unsigned int nrxqs;

	if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_SINGLE_MODE)
		return 1;

	/* According to the PPv2.2 datasheet and our experiments on
	 * PPv2.1, RX queues have an allocation granularity of 4 (when
	 * more than a single one on PPv2.2).
	 * Round up to nearest multiple of 4.
	 */
	nrxqs = (num_possible_cpus() + 3) & ~0x3;
	if (nrxqs > MVPP2_PORT_MAX_RXQ)
		nrxqs = MVPP2_PORT_MAX_RXQ;

	return nrxqs;
}

318 319 320 321 322
/* Get number of physical egress port */
static inline int mvpp2_egress_port(struct mvpp2_port *port)
{
	return MVPP2_MAX_TCONT + port->id;
}
323

324 325 326 327
/* Get number of physical TXQ */
static inline int mvpp2_txq_phys(int port, int txq)
{
	return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
328 329
}

330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345
static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
{
	if (likely(pool->frag_size <= PAGE_SIZE))
		return netdev_alloc_frag(pool->frag_size);
	else
		return kmalloc(pool->frag_size, GFP_ATOMIC);
}

static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
{
	if (likely(pool->frag_size <= PAGE_SIZE))
		skb_free_frag(data);
	else
		kfree(data);
}

346 347 348
/* Buffer Manager configuration routines */

/* Create pool */
M
Matteo Croce 已提交
349
static int mvpp2_bm_pool_create(struct device *dev, struct mvpp2 *priv,
350 351 352 353
				struct mvpp2_bm_pool *bm_pool, int size)
{
	u32 val;

354 355 356 357 358 359 360 361 362 363 364 365 366 367
	/* Number of buffer pointers must be a multiple of 16, as per
	 * hardware constraints
	 */
	if (!IS_ALIGNED(size, 16))
		return -EINVAL;

	/* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
	 * bytes per buffer pointer
	 */
	if (priv->hw_version == MVPP21)
		bm_pool->size_bytes = 2 * sizeof(u32) * size;
	else
		bm_pool->size_bytes = 2 * sizeof(u64) * size;

M
Matteo Croce 已提交
368
	bm_pool->virt_addr = dma_alloc_coherent(dev, bm_pool->size_bytes,
369
						&bm_pool->dma_addr,
370 371 372 373
						GFP_KERNEL);
	if (!bm_pool->virt_addr)
		return -ENOMEM;

374 375
	if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
			MVPP2_BM_POOL_PTR_ALIGN)) {
M
Matteo Croce 已提交
376
		dma_free_coherent(dev, bm_pool->size_bytes,
377
				  bm_pool->virt_addr, bm_pool->dma_addr);
M
Matteo Croce 已提交
378
		dev_err(dev, "BM pool %d is not %d bytes aligned\n",
379 380 381 382 383
			bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
		return -ENOMEM;
	}

	mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
384
		    lower_32_bits(bm_pool->dma_addr));
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
	mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);

	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
	val |= MVPP2_BM_START_MASK;
	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);

	bm_pool->size = size;
	bm_pool->pkt_size = 0;
	bm_pool->buf_num = 0;

	return 0;
}

/* Set pool buffer size */
static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
				      struct mvpp2_bm_pool *bm_pool,
				      int buf_size)
{
	u32 val;

	bm_pool->buf_size = buf_size;

	val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
	mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
}

411 412 413 414 415
static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
				    struct mvpp2_bm_pool *bm_pool,
				    dma_addr_t *dma_addr,
				    phys_addr_t *phys_addr)
{
416
	unsigned int thread = mvpp2_cpu_to_thread(priv, get_cpu());
417

418
	*dma_addr = mvpp2_thread_read(priv, thread,
419
				      MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
420
	*phys_addr = mvpp2_thread_read(priv, thread, MVPP2_BM_VIRT_ALLOC_REG);
421 422 423 424 425

	if (priv->hw_version == MVPP22) {
		u32 val;
		u32 dma_addr_highbits, phys_addr_highbits;

426
		val = mvpp2_thread_read(priv, thread, MVPP22_BM_ADDR_HIGH_ALLOC);
427 428 429 430 431 432 433 434 435 436
		dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
		phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
			MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;

		if (sizeof(dma_addr_t) == 8)
			*dma_addr |= (u64)dma_addr_highbits << 32;

		if (sizeof(phys_addr_t) == 8)
			*phys_addr |= (u64)phys_addr_highbits << 32;
	}
437 438

	put_cpu();
439 440
}

441
/* Free all buffers from the pool */
442
static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
443
			       struct mvpp2_bm_pool *bm_pool, int buf_num)
444 445 446
{
	int i;

447 448 449 450 451 452 453
	if (buf_num > bm_pool->buf_num) {
		WARN(1, "Pool does not have so many bufs pool(%d) bufs(%d)\n",
		     bm_pool->id, buf_num);
		buf_num = bm_pool->buf_num;
	}

	for (i = 0; i < buf_num; i++) {
454
		dma_addr_t buf_dma_addr;
455 456
		phys_addr_t buf_phys_addr;
		void *data;
457

458 459
		mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
					&buf_dma_addr, &buf_phys_addr);
460

461
		dma_unmap_single(dev, buf_dma_addr,
462 463
				 bm_pool->buf_size, DMA_FROM_DEVICE);

464 465
		data = (void *)phys_to_virt(buf_phys_addr);
		if (!data)
466
			break;
467

468
		mvpp2_frag_free(bm_pool, data);
469 470 471 472 473 474
	}

	/* Update BM driver with number of buffers removed from pool */
	bm_pool->buf_num -= i;
}

475
/* Check number of buffers in BM pool */
476
static int mvpp2_check_hw_buf_num(struct mvpp2 *priv, struct mvpp2_bm_pool *bm_pool)
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
{
	int buf_num = 0;

	buf_num += mvpp2_read(priv, MVPP2_BM_POOL_PTRS_NUM_REG(bm_pool->id)) &
				    MVPP22_BM_POOL_PTRS_NUM_MASK;
	buf_num += mvpp2_read(priv, MVPP2_BM_BPPI_PTRS_NUM_REG(bm_pool->id)) &
				    MVPP2_BM_BPPI_PTR_NUM_MASK;

	/* HW has one buffer ready which is not reflected in the counters */
	if (buf_num)
		buf_num += 1;

	return buf_num;
}

492
/* Cleanup pool */
M
Matteo Croce 已提交
493
static int mvpp2_bm_pool_destroy(struct device *dev, struct mvpp2 *priv,
494 495
				 struct mvpp2_bm_pool *bm_pool)
{
496
	int buf_num;
497 498
	u32 val;

499
	buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
M
Matteo Croce 已提交
500
	mvpp2_bm_bufs_free(dev, priv, bm_pool, buf_num);
501 502 503 504 505 506

	/* Check buffer counters after free */
	buf_num = mvpp2_check_hw_buf_num(priv, bm_pool);
	if (buf_num) {
		WARN(1, "cannot free all buffers in pool %d, buf_num left %d\n",
		     bm_pool->id, bm_pool->buf_num);
507 508 509 510 511 512 513
		return 0;
	}

	val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
	val |= MVPP2_BM_STOP_MASK;
	mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);

M
Matteo Croce 已提交
514
	dma_free_coherent(dev, bm_pool->size_bytes,
515
			  bm_pool->virt_addr,
516
			  bm_pool->dma_addr);
517 518 519
	return 0;
}

M
Matteo Croce 已提交
520
static int mvpp2_bm_pools_init(struct device *dev, struct mvpp2 *priv)
521
{
M
Matteo Croce 已提交
522
	int i, err, size, poolnum = MVPP2_BM_POOLS_NUM;
523 524
	struct mvpp2_bm_pool *bm_pool;

M
Matteo Croce 已提交
525 526 527
	if (priv->percpu_pools)
		poolnum = mvpp2_get_nrxqs(priv) * 2;

528 529
	/* Create all pools with maximum size */
	size = MVPP2_BM_POOL_SIZE_MAX;
M
Matteo Croce 已提交
530
	for (i = 0; i < poolnum; i++) {
531 532
		bm_pool = &priv->bm_pools[i];
		bm_pool->id = i;
M
Matteo Croce 已提交
533
		err = mvpp2_bm_pool_create(dev, priv, bm_pool, size);
534 535 536 537 538 539 540
		if (err)
			goto err_unroll_pools;
		mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
	}
	return 0;

err_unroll_pools:
M
Matteo Croce 已提交
541
	dev_err(dev, "failed to create BM pool %d, size %d\n", i, size);
542
	for (i = i - 1; i >= 0; i--)
M
Matteo Croce 已提交
543
		mvpp2_bm_pool_destroy(dev, priv, &priv->bm_pools[i]);
544 545 546
	return err;
}

M
Matteo Croce 已提交
547
static int mvpp2_bm_init(struct device *dev, struct mvpp2 *priv)
548
{
M
Matteo Croce 已提交
549 550 551 552
	int i, err, poolnum = MVPP2_BM_POOLS_NUM;

	if (priv->percpu_pools)
		poolnum = mvpp2_get_nrxqs(priv) * 2;
553

M
Matteo Croce 已提交
554 555 556 557
	dev_info(dev, "using %d %s buffers\n", poolnum,
		 priv->percpu_pools ? "per-cpu" : "shared");

	for (i = 0; i < poolnum; i++) {
558 559 560 561 562 563 564
		/* Mask BM all interrupts */
		mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
		/* Clear BM cause register */
		mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
	}

	/* Allocate and initialize BM pools */
M
Matteo Croce 已提交
565
	priv->bm_pools = devm_kcalloc(dev, poolnum,
566
				      sizeof(*priv->bm_pools), GFP_KERNEL);
567 568 569
	if (!priv->bm_pools)
		return -ENOMEM;

M
Matteo Croce 已提交
570
	err = mvpp2_bm_pools_init(dev, priv);
571 572 573 574 575
	if (err < 0)
		return err;
	return 0;
}

576 577 578 579 580 581 582 583 584
static void mvpp2_setup_bm_pool(void)
{
	/* Short pool */
	mvpp2_pools[MVPP2_BM_SHORT].buf_num  = MVPP2_BM_SHORT_BUF_NUM;
	mvpp2_pools[MVPP2_BM_SHORT].pkt_size = MVPP2_BM_SHORT_PKT_SIZE;

	/* Long pool */
	mvpp2_pools[MVPP2_BM_LONG].buf_num  = MVPP2_BM_LONG_BUF_NUM;
	mvpp2_pools[MVPP2_BM_LONG].pkt_size = MVPP2_BM_LONG_PKT_SIZE;
585 586 587 588

	/* Jumbo pool */
	mvpp2_pools[MVPP2_BM_JUMBO].buf_num  = MVPP2_BM_JUMBO_BUF_NUM;
	mvpp2_pools[MVPP2_BM_JUMBO].pkt_size = MVPP2_BM_JUMBO_PKT_SIZE;
589 590
}

591 592 593 594
/* Attach long pool to rxq */
static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
				    int lrxq, int long_pool)
{
595
	u32 val, mask;
596 597 598 599 600
	int prxq;

	/* Get queue physical ID */
	prxq = port->rxqs[lrxq]->id;

601 602 603 604
	if (port->priv->hw_version == MVPP21)
		mask = MVPP21_RXQ_POOL_LONG_MASK;
	else
		mask = MVPP22_RXQ_POOL_LONG_MASK;
605

606 607 608
	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
	val &= ~mask;
	val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
609 610 611 612 613 614 615
	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
}

/* Attach short pool to rxq */
static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
				     int lrxq, int short_pool)
{
616
	u32 val, mask;
617 618 619 620 621
	int prxq;

	/* Get queue physical ID */
	prxq = port->rxqs[lrxq]->id;

622 623 624 625
	if (port->priv->hw_version == MVPP21)
		mask = MVPP21_RXQ_POOL_SHORT_MASK;
	else
		mask = MVPP22_RXQ_POOL_SHORT_MASK;
626

627 628 629
	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
	val &= ~mask;
	val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
630 631 632
	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
}

633 634
static void *mvpp2_buf_alloc(struct mvpp2_port *port,
			     struct mvpp2_bm_pool *bm_pool,
635
			     dma_addr_t *buf_dma_addr,
636
			     phys_addr_t *buf_phys_addr,
637
			     gfp_t gfp_mask)
638
{
639
	dma_addr_t dma_addr;
640
	void *data;
641

642 643
	data = mvpp2_frag_alloc(bm_pool);
	if (!data)
644 645
		return NULL;

646 647 648 649
	dma_addr = dma_map_single(port->dev->dev.parent, data,
				  MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
				  DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
650
		mvpp2_frag_free(bm_pool, data);
651 652
		return NULL;
	}
653
	*buf_dma_addr = dma_addr;
654
	*buf_phys_addr = virt_to_phys(data);
655

656
	return data;
657 658 659 660
}

/* Release buffer to BM */
static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
661
				     dma_addr_t buf_dma_addr,
662
				     phys_addr_t buf_phys_addr)
663
{
664 665 666 667 668
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
	unsigned long flags = 0;

	if (test_bit(thread, &port->priv->lock_map))
		spin_lock_irqsave(&port->bm_lock[thread], flags);
669

670 671 672 673 674 675 676 677 678 679 680 681
	if (port->priv->hw_version == MVPP22) {
		u32 val = 0;

		if (sizeof(dma_addr_t) == 8)
			val |= upper_32_bits(buf_dma_addr) &
				MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;

		if (sizeof(phys_addr_t) == 8)
			val |= (upper_32_bits(buf_phys_addr)
				<< MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
				MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;

682
		mvpp2_thread_write_relaxed(port->priv, thread,
683
					   MVPP22_BM_ADDR_HIGH_RLS_REG, val);
684 685
	}

686 687 688 689 690
	/* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
	 * returned in the "cookie" field of the RX
	 * descriptor. Instead of storing the virtual address, we
	 * store the physical address
	 */
691
	mvpp2_thread_write_relaxed(port->priv, thread,
692
				   MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
693
	mvpp2_thread_write_relaxed(port->priv, thread,
694
				   MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
695

696 697 698
	if (test_bit(thread, &port->priv->lock_map))
		spin_unlock_irqrestore(&port->bm_lock[thread], flags);

699
	put_cpu();
700 701 702 703 704 705 706
}

/* Allocate buffers for the pool */
static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
			     struct mvpp2_bm_pool *bm_pool, int buf_num)
{
	int i, buf_size, total_size;
707
	dma_addr_t dma_addr;
708
	phys_addr_t phys_addr;
709
	void *buf;
710

M
Matteo Croce 已提交
711 712 713 714 715 716 717
	if (port->priv->percpu_pools &&
	    bm_pool->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
		netdev_err(port->dev,
			   "attempted to use jumbo frames with per-cpu pools");
		return 0;
	}

718 719 720 721 722 723 724 725 726 727 728 729
	buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
	total_size = MVPP2_RX_TOTAL_SIZE(buf_size);

	if (buf_num < 0 ||
	    (buf_num + bm_pool->buf_num > bm_pool->size)) {
		netdev_err(port->dev,
			   "cannot allocate %d buffers for pool %d\n",
			   buf_num, bm_pool->id);
		return 0;
	}

	for (i = 0; i < buf_num; i++) {
730 731
		buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
				      &phys_addr, GFP_KERNEL);
732
		if (!buf)
733 734
			break;

735
		mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
736
				  phys_addr);
737 738 739 740 741 742
	}

	/* Update BM driver with number of buffers added to pool */
	bm_pool->buf_num += i;

	netdev_dbg(port->dev,
743
		   "pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
744 745 746
		   bm_pool->id, bm_pool->pkt_size, buf_size, total_size);

	netdev_dbg(port->dev,
747
		   "pool %d: %d of %d buffers added\n",
748 749 750 751 752 753 754 755
		   bm_pool->id, i, buf_num);
	return i;
}

/* Notify the driver that BM pool is being used as specific type and return the
 * pool pointer on success
 */
static struct mvpp2_bm_pool *
756
mvpp2_bm_pool_use(struct mvpp2_port *port, unsigned pool, int pkt_size)
757 758 759 760
{
	struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
	int num;

M
Matteo Croce 已提交
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
	if ((port->priv->percpu_pools && pool > mvpp2_get_nrxqs(port->priv) * 2) ||
	    (!port->priv->percpu_pools && pool >= MVPP2_BM_POOLS_NUM)) {
		netdev_err(port->dev, "Invalid pool %d\n", pool);
		return NULL;
	}

	/* Allocate buffers in case BM pool is used as long pool, but packet
	 * size doesn't match MTU or BM pool hasn't being used yet
	 */
	if (new_pool->pkt_size == 0) {
		int pkts_num;

		/* Set default buffer number or free all the buffers in case
		 * the pool is not empty
		 */
		pkts_num = new_pool->buf_num;
		if (pkts_num == 0) {
			if (port->priv->percpu_pools) {
				if (pool < port->nrxqs)
					pkts_num = mvpp2_pools[MVPP2_BM_SHORT].buf_num;
				else
					pkts_num = mvpp2_pools[MVPP2_BM_LONG].buf_num;
			} else {
				pkts_num = mvpp2_pools[pool].buf_num;
			}
		} else {
			mvpp2_bm_bufs_free(port->dev->dev.parent,
					   port->priv, new_pool, pkts_num);
		}

		new_pool->pkt_size = pkt_size;
		new_pool->frag_size =
			SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
			MVPP2_SKB_SHINFO_SIZE;

		/* Allocate buffers for this pool */
		num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
		if (num != pkts_num) {
			WARN(1, "pool %d: %d of %d allocated\n",
			     new_pool->id, num, pkts_num);
			return NULL;
		}
	}

	mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
				  MVPP2_RX_BUF_SIZE(new_pool->pkt_size));

	return new_pool;
}

static struct mvpp2_bm_pool *
mvpp2_bm_pool_use_percpu(struct mvpp2_port *port, int type,
			 unsigned int pool, int pkt_size)
{
	struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
	int num;

	if (pool > port->nrxqs * 2) {
819
		netdev_err(port->dev, "Invalid pool %d\n", pool);
820 821 822 823 824 825
		return NULL;
	}

	/* Allocate buffers in case BM pool is used as long pool, but packet
	 * size doesn't match MTU or BM pool hasn't being used yet
	 */
826
	if (new_pool->pkt_size == 0) {
827 828 829 830 831 832 833
		int pkts_num;

		/* Set default buffer number or free all the buffers in case
		 * the pool is not empty
		 */
		pkts_num = new_pool->buf_num;
		if (pkts_num == 0)
M
Matteo Croce 已提交
834
			pkts_num = mvpp2_pools[type].buf_num;
835
		else
836
			mvpp2_bm_bufs_free(port->dev->dev.parent,
837
					   port->priv, new_pool, pkts_num);
838 839

		new_pool->pkt_size = pkt_size;
840 841 842
		new_pool->frag_size =
			SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
			MVPP2_SKB_SHINFO_SIZE;
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858

		/* Allocate buffers for this pool */
		num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
		if (num != pkts_num) {
			WARN(1, "pool %d: %d of %d allocated\n",
			     new_pool->id, num, pkts_num);
			return NULL;
		}
	}

	mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
				  MVPP2_RX_BUF_SIZE(new_pool->pkt_size));

	return new_pool;
}

M
Matteo Croce 已提交
859 860
/* Initialize pools for swf, shared buffers variant */
static int mvpp2_swf_bm_pool_init_shared(struct mvpp2_port *port)
861
{
862
	enum mvpp2_bm_pool_log_num long_log_pool, short_log_pool;
M
Matteo Croce 已提交
863
	int rxq;
864 865 866 867 868 869 870 871 872 873 874 875

	/* If port pkt_size is higher than 1518B:
	 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
	 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
	 */
	if (port->pkt_size > MVPP2_BM_LONG_PKT_SIZE) {
		long_log_pool = MVPP2_BM_JUMBO;
		short_log_pool = MVPP2_BM_LONG;
	} else {
		long_log_pool = MVPP2_BM_LONG;
		short_log_pool = MVPP2_BM_SHORT;
	}
876 877 878

	if (!port->pool_long) {
		port->pool_long =
879 880
			mvpp2_bm_pool_use(port, long_log_pool,
					  mvpp2_pools[long_log_pool].pkt_size);
881 882 883
		if (!port->pool_long)
			return -ENOMEM;

884
		port->pool_long->port_map |= BIT(port->id);
885

886
		for (rxq = 0; rxq < port->nrxqs; rxq++)
887 888 889 890 891
			mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
	}

	if (!port->pool_short) {
		port->pool_short =
892
			mvpp2_bm_pool_use(port, short_log_pool,
893
					  mvpp2_pools[short_log_pool].pkt_size);
894 895 896
		if (!port->pool_short)
			return -ENOMEM;

897
		port->pool_short->port_map |= BIT(port->id);
898

899
		for (rxq = 0; rxq < port->nrxqs; rxq++)
900 901 902 903 904 905 906
			mvpp2_rxq_short_pool_set(port, rxq,
						 port->pool_short->id);
	}

	return 0;
}

M
Matteo Croce 已提交
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947
/* Initialize pools for swf, percpu buffers variant */
static int mvpp2_swf_bm_pool_init_percpu(struct mvpp2_port *port)
{
	struct mvpp2_bm_pool *p;
	int i;

	for (i = 0; i < port->nrxqs; i++) {
		p = mvpp2_bm_pool_use_percpu(port, MVPP2_BM_SHORT, i,
					     mvpp2_pools[MVPP2_BM_SHORT].pkt_size);
		if (!p)
			return -ENOMEM;

		port->priv->bm_pools[i].port_map |= BIT(port->id);
		mvpp2_rxq_short_pool_set(port, i, port->priv->bm_pools[i].id);
	}

	for (i = 0; i < port->nrxqs; i++) {
		p = mvpp2_bm_pool_use_percpu(port, MVPP2_BM_LONG, i + port->nrxqs,
					     mvpp2_pools[MVPP2_BM_LONG].pkt_size);
		if (!p)
			return -ENOMEM;

		port->priv->bm_pools[i + port->nrxqs].port_map |= BIT(port->id);
		mvpp2_rxq_long_pool_set(port, i,
					port->priv->bm_pools[i + port->nrxqs].id);
	}

	port->pool_long = NULL;
	port->pool_short = NULL;

	return 0;
}

static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
{
	if (port->priv->percpu_pools)
		return mvpp2_swf_bm_pool_init_percpu(port);
	else
		return mvpp2_swf_bm_pool_init_shared(port);
}

948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
static void mvpp2_set_hw_csum(struct mvpp2_port *port,
			      enum mvpp2_bm_pool_log_num new_long_pool)
{
	const netdev_features_t csums = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;

	/* Update L4 checksum when jumbo enable/disable on port.
	 * Only port 0 supports hardware checksum offload due to
	 * the Tx FIFO size limitation.
	 * Also, don't set NETIF_F_HW_CSUM because L3_offset in TX descriptor
	 * has 7 bits, so the maximum L3 offset is 128.
	 */
	if (new_long_pool == MVPP2_BM_JUMBO && port->id != 0) {
		port->dev->features &= ~csums;
		port->dev->hw_features &= ~csums;
	} else {
		port->dev->features |= csums;
		port->dev->hw_features |= csums;
	}
}

968 969 970
static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
{
	struct mvpp2_port *port = netdev_priv(dev);
971 972
	enum mvpp2_bm_pool_log_num new_long_pool;
	int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
973

M
Matteo Croce 已提交
974 975 976
	if (port->priv->percpu_pools)
		goto out_set;

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	/* If port MTU is higher than 1518B:
	 * HW Long pool - SW Jumbo pool, HW Short pool - SW Long pool
	 * else: HW Long pool - SW Long pool, HW Short pool - SW Short pool
	 */
	if (pkt_size > MVPP2_BM_LONG_PKT_SIZE)
		new_long_pool = MVPP2_BM_JUMBO;
	else
		new_long_pool = MVPP2_BM_LONG;

	if (new_long_pool != port->pool_long->id) {
		/* Remove port from old short & long pool */
		port->pool_long = mvpp2_bm_pool_use(port, port->pool_long->id,
						    port->pool_long->pkt_size);
		port->pool_long->port_map &= ~BIT(port->id);
		port->pool_long = NULL;

		port->pool_short = mvpp2_bm_pool_use(port, port->pool_short->id,
						     port->pool_short->pkt_size);
		port->pool_short->port_map &= ~BIT(port->id);
		port->pool_short = NULL;

		port->pkt_size =  pkt_size;

		/* Add port to new short & long pool */
		mvpp2_swf_bm_pool_init(port);

1003
		mvpp2_set_hw_csum(port, new_long_pool);
1004 1005
	}

M
Matteo Croce 已提交
1006
out_set:
1007
	dev->mtu = mtu;
1008 1009
	dev->wanted_features = dev->features;

1010 1011 1012 1013 1014 1015
	netdev_update_features(dev);
	return 0;
}

static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
{
1016 1017 1018 1019
	int i, sw_thread_mask = 0;

	for (i = 0; i < port->nqvecs; i++)
		sw_thread_mask |= port->qvecs[i].sw_thread_mask;
1020 1021

	mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
1022
		    MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
1023 1024 1025 1026
}

static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
{
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	int i, sw_thread_mask = 0;

	for (i = 0; i < port->nqvecs; i++)
		sw_thread_mask |= port->qvecs[i].sw_thread_mask;

	mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
		    MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
}

static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
{
	struct mvpp2_port *port = qvec->port;
1039 1040

	mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
1041 1042 1043 1044 1045 1046 1047 1048 1049
		    MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
}

static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
{
	struct mvpp2_port *port = qvec->port;

	mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
		    MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
1050 1051
}

1052
/* Mask the current thread's Rx/Tx interrupts
1053 1054 1055
 * Called by on_each_cpu(), guaranteed to run with migration disabled,
 * using smp_processor_id() is OK.
 */
1056 1057 1058 1059
static void mvpp2_interrupts_mask(void *arg)
{
	struct mvpp2_port *port = arg;

1060 1061 1062 1063
	/* If the thread isn't used, don't do anything */
	if (smp_processor_id() > port->priv->nthreads)
		return;

1064
	mvpp2_thread_write(port->priv,
1065
			   mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
1066
			   MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
1067 1068
}

1069
/* Unmask the current thread's Rx/Tx interrupts.
1070 1071 1072
 * Called by on_each_cpu(), guaranteed to run with migration disabled,
 * using smp_processor_id() is OK.
 */
1073 1074 1075
static void mvpp2_interrupts_unmask(void *arg)
{
	struct mvpp2_port *port = arg;
1076 1077
	u32 val;

1078 1079 1080 1081
	/* If the thread isn't used, don't do anything */
	if (smp_processor_id() > port->priv->nthreads)
		return;

1082
	val = MVPP2_CAUSE_MISC_SUM_MASK |
1083
		MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(port->priv->hw_version);
1084 1085
	if (port->has_tx_irqs)
		val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
1086

1087
	mvpp2_thread_write(port->priv,
1088
			   mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
			   MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
}

static void
mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
{
	u32 val;
	int i;

	if (port->priv->hw_version != MVPP22)
		return;

	if (mask)
		val = 0;
	else
1104
		val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(MVPP22);
1105 1106 1107 1108 1109 1110 1111

	for (i = 0; i < port->nqvecs; i++) {
		struct mvpp2_queue_vector *v = port->qvecs + i;

		if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
			continue;

1112
		mvpp2_thread_write(port->priv, v->sw_thread_id,
1113 1114
				   MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
	}
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
/* Only GOP port 0 has an XLG MAC */
static bool mvpp2_port_supports_xlg(struct mvpp2_port *port)
{
	return port->gop_id == 0;
}

static bool mvpp2_port_supports_rgmii(struct mvpp2_port *port)
{
	return !(port->priv->hw_version == MVPP22 && port->gop_id == 0);
}

1128
/* Port configuration routines */
1129 1130
static bool mvpp2_is_xlg(phy_interface_t interface)
{
1131
	return interface == PHY_INTERFACE_MODE_10GBASER ||
1132 1133
	       interface == PHY_INTERFACE_MODE_XAUI;
}
1134

A
Antoine Ténart 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	u32 val;

	regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
	val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
	regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);

	regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
	if (port->gop_id == 2)
		val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
	else if (port->gop_id == 3)
		val |= GENCONF_CTRL0_PORT1_RGMII_MII;
	regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
}

static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	u32 val;

	regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
	val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
	       GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
	regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);

	if (port->gop_id > 1) {
		regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
		if (port->gop_id == 2)
			val &= ~GENCONF_CTRL0_PORT0_RGMII;
		else if (port->gop_id == 3)
			val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
		regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
	}
}

static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
	void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
	u32 val;

	val = readl(xpcs + MVPP22_XPCS_CFG0);
	val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
		 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
	val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
	writel(val, xpcs + MVPP22_XPCS_CFG0);

	val = readl(mpcs + MVPP22_MPCS_CTRL);
	val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
	writel(val, mpcs + MVPP22_MPCS_CTRL);

	val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
1190
	val &= ~MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7);
A
Antoine Ténart 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
	writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
}

static int mvpp22_gop_init(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	u32 val;

	if (!priv->sysctrl_base)
		return 0;

	switch (port->phy_interface) {
	case PHY_INTERFACE_MODE_RGMII:
	case PHY_INTERFACE_MODE_RGMII_ID:
	case PHY_INTERFACE_MODE_RGMII_RXID:
	case PHY_INTERFACE_MODE_RGMII_TXID:
1208
		if (!mvpp2_port_supports_rgmii(port))
A
Antoine Ténart 已提交
1209 1210 1211 1212
			goto invalid_conf;
		mvpp22_gop_init_rgmii(port);
		break;
	case PHY_INTERFACE_MODE_SGMII:
A
Antoine Tenart 已提交
1213
	case PHY_INTERFACE_MODE_1000BASEX:
A
Antoine Tenart 已提交
1214
	case PHY_INTERFACE_MODE_2500BASEX:
A
Antoine Ténart 已提交
1215 1216
		mvpp22_gop_init_sgmii(port);
		break;
1217
	case PHY_INTERFACE_MODE_10GBASER:
1218
		if (!mvpp2_port_supports_xlg(port))
A
Antoine Ténart 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
			goto invalid_conf;
		mvpp22_gop_init_10gkr(port);
		break;
	default:
		goto unsupported_conf;
	}

	regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
	val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
	       GENCONF_PORT_CTRL1_EN(port->gop_id);
	regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);

	regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
	val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
	regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);

	regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
	val |= GENCONF_SOFT_RESET1_GOP;
	regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);

unsupported_conf:
	return 0;

invalid_conf:
	netdev_err(port->dev, "Invalid port configuration\n");
	return -EINVAL;
}

1247 1248 1249 1250 1251
static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
{
	u32 val;

	if (phy_interface_mode_is_rgmii(port->phy_interface) ||
1252 1253
	    phy_interface_mode_is_8023z(port->phy_interface) ||
	    port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
1254 1255 1256 1257 1258 1259
		/* Enable the GMAC link status irq for this port */
		val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
		val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
		writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
	}

1260
	if (mvpp2_port_supports_xlg(port)) {
1261 1262
		/* Enable the XLG/GIG irqs for this port */
		val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
1263
		if (mvpp2_is_xlg(port->phy_interface))
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
			val |= MVPP22_XLG_EXT_INT_MASK_XLG;
		else
			val |= MVPP22_XLG_EXT_INT_MASK_GIG;
		writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
	}
}

static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
{
	u32 val;

1275
	if (mvpp2_port_supports_xlg(port)) {
1276 1277
		val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
		val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
1278
			 MVPP22_XLG_EXT_INT_MASK_GIG);
1279 1280 1281 1282
		writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
	}

	if (phy_interface_mode_is_rgmii(port->phy_interface) ||
1283 1284
	    phy_interface_mode_is_8023z(port->phy_interface) ||
	    port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
		val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
		val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
		writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
	}
}

static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
{
	u32 val;

1295 1296
	if (port->phylink ||
	    phy_interface_mode_is_rgmii(port->phy_interface) ||
1297 1298
	    phy_interface_mode_is_8023z(port->phy_interface) ||
	    port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
1299 1300 1301 1302 1303
		val = readl(port->base + MVPP22_GMAC_INT_MASK);
		val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
		writel(val, port->base + MVPP22_GMAC_INT_MASK);
	}

1304
	if (mvpp2_port_supports_xlg(port)) {
1305 1306 1307 1308 1309 1310 1311 1312
		val = readl(port->base + MVPP22_XLG_INT_MASK);
		val |= MVPP22_XLG_INT_MASK_LINK;
		writel(val, port->base + MVPP22_XLG_INT_MASK);
	}

	mvpp22_gop_unmask_irq(port);
}

A
Antoine Tenart 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
/* Sets the PHY mode of the COMPHY (which configures the serdes lanes).
 *
 * The PHY mode used by the PPv2 driver comes from the network subsystem, while
 * the one given to the COMPHY comes from the generic PHY subsystem. Hence they
 * differ.
 *
 * The COMPHY configures the serdes lanes regardless of the actual use of the
 * lanes by the physical layer. This is why configurations like
 * "PPv2 (2500BaseX) - COMPHY (2500SGMII)" are valid.
 */
1323 1324 1325 1326 1327 1328 1329
static int mvpp22_comphy_init(struct mvpp2_port *port)
{
	int ret;

	if (!port->comphy)
		return 0;

1330 1331
	ret = phy_set_mode_ext(port->comphy, PHY_MODE_ETHERNET,
			       port->phy_interface);
1332 1333 1334 1335 1336 1337
	if (ret)
		return ret;

	return phy_power_on(port->comphy);
}

1338 1339 1340 1341
static void mvpp2_port_enable(struct mvpp2_port *port)
{
	u32 val;

1342 1343
	if (mvpp2_port_supports_xlg(port) &&
	    mvpp2_is_xlg(port->phy_interface)) {
1344
		val = readl(port->base + MVPP22_XLG_CTRL0_REG);
1345
		val |= MVPP22_XLG_CTRL0_PORT_EN;
1346 1347 1348 1349 1350 1351 1352 1353
		val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
		writel(val, port->base + MVPP22_XLG_CTRL0_REG);
	} else {
		val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
		val |= MVPP2_GMAC_PORT_EN_MASK;
		val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
		writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
	}
1354 1355 1356 1357 1358 1359
}

static void mvpp2_port_disable(struct mvpp2_port *port)
{
	u32 val;

1360 1361
	if (mvpp2_port_supports_xlg(port) &&
	    mvpp2_is_xlg(port->phy_interface)) {
1362
		val = readl(port->base + MVPP22_XLG_CTRL0_REG);
A
Antoine Tenart 已提交
1363 1364
		val &= ~MVPP22_XLG_CTRL0_PORT_EN;
		writel(val, port->base + MVPP22_XLG_CTRL0_REG);
1365
	}
1366 1367 1368 1369

	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
	val &= ~(MVPP2_GMAC_PORT_EN_MASK);
	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
}

/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
{
	u32 val;

	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
		    ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
}

/* Configure loopback port */
A
Antoine Tenart 已提交
1383 1384
static void mvpp2_port_loopback_set(struct mvpp2_port *port,
				    const struct phylink_link_state *state)
1385 1386 1387 1388 1389
{
	u32 val;

	val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);

A
Antoine Tenart 已提交
1390
	if (state->speed == 1000)
1391 1392 1393 1394
		val |= MVPP2_GMAC_GMII_LB_EN_MASK;
	else
		val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;

1395 1396
	if (phy_interface_mode_is_8023z(port->phy_interface) ||
	    port->phy_interface == PHY_INTERFACE_MODE_SGMII)
1397 1398 1399 1400 1401 1402 1403
		val |= MVPP2_GMAC_PCS_LB_EN_MASK;
	else
		val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;

	writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
struct mvpp2_ethtool_counter {
	unsigned int offset;
	const char string[ETH_GSTRING_LEN];
	bool reg_is_64b;
};

static u64 mvpp2_read_count(struct mvpp2_port *port,
			    const struct mvpp2_ethtool_counter *counter)
{
	u64 val;

	val = readl(port->stats_base + counter->offset);
	if (counter->reg_is_64b)
		val += (u64)readl(port->stats_base + counter->offset + 4) << 32;

	return val;
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
/* Some counters are accessed indirectly by first writing an index to
 * MVPP2_CTRS_IDX. The index can represent various resources depending on the
 * register we access, it can be a hit counter for some classification tables,
 * a counter specific to a rxq, a txq or a buffer pool.
 */
static u32 mvpp2_read_index(struct mvpp2 *priv, u32 index, u32 reg)
{
	mvpp2_write(priv, MVPP2_CTRS_IDX, index);
	return mvpp2_read(priv, reg);
}

1433 1434 1435 1436 1437 1438 1439 1440 1441
/* Due to the fact that software statistics and hardware statistics are, by
 * design, incremented at different moments in the chain of packet processing,
 * it is very likely that incoming packets could have been dropped after being
 * counted by hardware but before reaching software statistics (most probably
 * multicast packets), and in the oppposite way, during transmission, FCS bytes
 * are added in between as well as TSO skb will be split and header bytes added.
 * Hence, statistics gathered from userspace with ifconfig (software) and
 * ethtool (hardware) cannot be compared.
 */
1442
static const struct mvpp2_ethtool_counter mvpp2_ethtool_mib_regs[] = {
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
	{ MVPP2_MIB_GOOD_OCTETS_RCVD, "good_octets_received", true },
	{ MVPP2_MIB_BAD_OCTETS_RCVD, "bad_octets_received" },
	{ MVPP2_MIB_CRC_ERRORS_SENT, "crc_errors_sent" },
	{ MVPP2_MIB_UNICAST_FRAMES_RCVD, "unicast_frames_received" },
	{ MVPP2_MIB_BROADCAST_FRAMES_RCVD, "broadcast_frames_received" },
	{ MVPP2_MIB_MULTICAST_FRAMES_RCVD, "multicast_frames_received" },
	{ MVPP2_MIB_FRAMES_64_OCTETS, "frames_64_octets" },
	{ MVPP2_MIB_FRAMES_65_TO_127_OCTETS, "frames_65_to_127_octet" },
	{ MVPP2_MIB_FRAMES_128_TO_255_OCTETS, "frames_128_to_255_octet" },
	{ MVPP2_MIB_FRAMES_256_TO_511_OCTETS, "frames_256_to_511_octet" },
	{ MVPP2_MIB_FRAMES_512_TO_1023_OCTETS, "frames_512_to_1023_octet" },
	{ MVPP2_MIB_FRAMES_1024_TO_MAX_OCTETS, "frames_1024_to_max_octet" },
	{ MVPP2_MIB_GOOD_OCTETS_SENT, "good_octets_sent", true },
	{ MVPP2_MIB_UNICAST_FRAMES_SENT, "unicast_frames_sent" },
	{ MVPP2_MIB_MULTICAST_FRAMES_SENT, "multicast_frames_sent" },
	{ MVPP2_MIB_BROADCAST_FRAMES_SENT, "broadcast_frames_sent" },
	{ MVPP2_MIB_FC_SENT, "fc_sent" },
	{ MVPP2_MIB_FC_RCVD, "fc_received" },
	{ MVPP2_MIB_RX_FIFO_OVERRUN, "rx_fifo_overrun" },
	{ MVPP2_MIB_UNDERSIZE_RCVD, "undersize_received" },
	{ MVPP2_MIB_FRAGMENTS_RCVD, "fragments_received" },
	{ MVPP2_MIB_OVERSIZE_RCVD, "oversize_received" },
	{ MVPP2_MIB_JABBER_RCVD, "jabber_received" },
	{ MVPP2_MIB_MAC_RCV_ERROR, "mac_receive_error" },
	{ MVPP2_MIB_BAD_CRC_EVENT, "bad_crc_event" },
	{ MVPP2_MIB_COLLISION, "collision" },
	{ MVPP2_MIB_LATE_COLLISION, "late_collision" },
};

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
static const struct mvpp2_ethtool_counter mvpp2_ethtool_port_regs[] = {
	{ MVPP2_OVERRUN_ETH_DROP, "rx_fifo_or_parser_overrun_drops" },
	{ MVPP2_CLS_ETH_DROP, "rx_classifier_drops" },
};

static const struct mvpp2_ethtool_counter mvpp2_ethtool_txq_regs[] = {
	{ MVPP2_TX_DESC_ENQ_CTR, "txq_%d_desc_enqueue" },
	{ MVPP2_TX_DESC_ENQ_TO_DDR_CTR, "txq_%d_desc_enqueue_to_ddr" },
	{ MVPP2_TX_BUFF_ENQ_TO_DDR_CTR, "txq_%d_buff_euqueue_to_ddr" },
	{ MVPP2_TX_DESC_ENQ_HW_FWD_CTR, "txq_%d_desc_hardware_forwarded" },
	{ MVPP2_TX_PKTS_DEQ_CTR, "txq_%d_packets_dequeued" },
	{ MVPP2_TX_PKTS_FULL_QUEUE_DROP_CTR, "txq_%d_queue_full_drops" },
	{ MVPP2_TX_PKTS_EARLY_DROP_CTR, "txq_%d_packets_early_drops" },
	{ MVPP2_TX_PKTS_BM_DROP_CTR, "txq_%d_packets_bm_drops" },
	{ MVPP2_TX_PKTS_BM_MC_DROP_CTR, "txq_%d_packets_rep_bm_drops" },
};

static const struct mvpp2_ethtool_counter mvpp2_ethtool_rxq_regs[] = {
	{ MVPP2_RX_DESC_ENQ_CTR, "rxq_%d_desc_enqueue" },
	{ MVPP2_RX_PKTS_FULL_QUEUE_DROP_CTR, "rxq_%d_queue_full_drops" },
	{ MVPP2_RX_PKTS_EARLY_DROP_CTR, "rxq_%d_packets_early_drops" },
	{ MVPP2_RX_PKTS_BM_DROP_CTR, "rxq_%d_packets_bm_drops" },
};

#define MVPP2_N_ETHTOOL_STATS(ntxqs, nrxqs)	(ARRAY_SIZE(mvpp2_ethtool_mib_regs) + \
						 ARRAY_SIZE(mvpp2_ethtool_port_regs) + \
						 (ARRAY_SIZE(mvpp2_ethtool_txq_regs) * (ntxqs)) + \
						 (ARRAY_SIZE(mvpp2_ethtool_rxq_regs) * (nrxqs)))

1501 1502 1503
static void mvpp2_ethtool_get_strings(struct net_device *netdev, u32 sset,
				      u8 *data)
{
1504 1505
	struct mvpp2_port *port = netdev_priv(netdev);
	int i, q;
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	if (sset != ETH_SS_STATS)
		return;

	for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_mib_regs); i++) {
		strscpy(data, mvpp2_ethtool_mib_regs[i].string,
			ETH_GSTRING_LEN);
		data += ETH_GSTRING_LEN;
	}

	for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_port_regs); i++) {
		strscpy(data, mvpp2_ethtool_port_regs[i].string,
			ETH_GSTRING_LEN);
		data += ETH_GSTRING_LEN;
	}

	for (q = 0; q < port->ntxqs; q++) {
		for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_txq_regs); i++) {
			snprintf(data, ETH_GSTRING_LEN,
				 mvpp2_ethtool_txq_regs[i].string, q);
			data += ETH_GSTRING_LEN;
		}
	}

	for (q = 0; q < port->nrxqs; q++) {
		for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_rxq_regs); i++) {
			snprintf(data, ETH_GSTRING_LEN,
				 mvpp2_ethtool_rxq_regs[i].string,
				 q);
			data += ETH_GSTRING_LEN;
		}
1537 1538 1539
	}
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
static void mvpp2_read_stats(struct mvpp2_port *port)
{
	u64 *pstats;
	int i, q;

	pstats = port->ethtool_stats;

	for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_mib_regs); i++)
		*pstats++ += mvpp2_read_count(port, &mvpp2_ethtool_mib_regs[i]);

	for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_port_regs); i++)
		*pstats++ += mvpp2_read(port->priv,
					mvpp2_ethtool_port_regs[i].offset +
					4 * port->id);

	for (q = 0; q < port->ntxqs; q++)
		for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_txq_regs); i++)
			*pstats++ += mvpp2_read_index(port->priv,
S
Sven Auhagen 已提交
1558
						      MVPP22_CTRS_TX_CTR(port->id, q),
1559 1560 1561 1562 1563 1564 1565 1566
						      mvpp2_ethtool_txq_regs[i].offset);

	/* Rxqs are numbered from 0 from the user standpoint, but not from the
	 * driver's. We need to add the  port->first_rxq offset.
	 */
	for (q = 0; q < port->nrxqs; q++)
		for (i = 0; i < ARRAY_SIZE(mvpp2_ethtool_rxq_regs); i++)
			*pstats++ += mvpp2_read_index(port->priv,
S
Sven Auhagen 已提交
1567
						      port->first_rxq + q,
1568 1569 1570
						      mvpp2_ethtool_rxq_regs[i].offset);
}

1571 1572 1573
static void mvpp2_gather_hw_statistics(struct work_struct *work)
{
	struct delayed_work *del_work = to_delayed_work(work);
1574 1575
	struct mvpp2_port *port = container_of(del_work, struct mvpp2_port,
					       stats_work);
1576

1577
	mutex_lock(&port->gather_stats_lock);
1578

1579
	mvpp2_read_stats(port);
1580 1581 1582 1583

	/* No need to read again the counters right after this function if it
	 * was called asynchronously by the user (ie. use of ethtool).
	 */
1584 1585
	cancel_delayed_work(&port->stats_work);
	queue_delayed_work(port->priv->stats_queue, &port->stats_work,
1586 1587
			   MVPP2_MIB_COUNTERS_STATS_DELAY);

1588
	mutex_unlock(&port->gather_stats_lock);
1589 1590 1591 1592 1593 1594 1595
}

static void mvpp2_ethtool_get_stats(struct net_device *dev,
				    struct ethtool_stats *stats, u64 *data)
{
	struct mvpp2_port *port = netdev_priv(dev);

1596 1597 1598 1599
	/* Update statistics for the given port, then take the lock to avoid
	 * concurrent accesses on the ethtool_stats structure during its copy.
	 */
	mvpp2_gather_hw_statistics(&port->stats_work.work);
1600

1601
	mutex_lock(&port->gather_stats_lock);
1602
	memcpy(data, port->ethtool_stats,
1603
	       sizeof(u64) * MVPP2_N_ETHTOOL_STATS(port->ntxqs, port->nrxqs));
1604
	mutex_unlock(&port->gather_stats_lock);
1605 1606 1607 1608
}

static int mvpp2_ethtool_get_sset_count(struct net_device *dev, int sset)
{
1609 1610
	struct mvpp2_port *port = netdev_priv(dev);

1611
	if (sset == ETH_SS_STATS)
1612
		return MVPP2_N_ETHTOOL_STATS(port->ntxqs, port->nrxqs);
1613 1614 1615 1616

	return -EOPNOTSUPP;
}

1617
static void mvpp2_mac_reset_assert(struct mvpp2_port *port)
1618
{
1619
	u32 val;
1620

1621 1622
	val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) |
	      MVPP2_GMAC_PORT_RESET_MASK;
1623
	writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
1624 1625 1626 1627 1628 1629

	if (port->priv->hw_version == MVPP22 && port->gop_id == 0) {
		val = readl(port->base + MVPP22_XLG_CTRL0_REG) &
		      ~MVPP22_XLG_CTRL0_MAC_RESET_DIS;
		writel(val, port->base + MVPP22_XLG_CTRL0_REG);
	}
1630 1631
}

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
static void mvpp22_pcs_reset_assert(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	void __iomem *mpcs, *xpcs;
	u32 val;

	if (port->priv->hw_version != MVPP22 || port->gop_id != 0)
		return;

	mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
	xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);

	val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
	val &= ~(MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
	val |= MVPP22_MPCS_CLK_RESET_DIV_SET;
	writel(val, mpcs + MVPP22_MPCS_CLK_RESET);

	val = readl(xpcs + MVPP22_XPCS_CFG0);
	writel(val & ~MVPP22_XPCS_CFG0_RESET_DIS, xpcs + MVPP22_XPCS_CFG0);
}

static void mvpp22_pcs_reset_deassert(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	void __iomem *mpcs, *xpcs;
	u32 val;

	if (port->priv->hw_version != MVPP22 || port->gop_id != 0)
		return;

	mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
	xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);

	switch (port->phy_interface) {
1666
	case PHY_INTERFACE_MODE_10GBASER:
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
		val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX |
		       MAC_CLK_RESET_SD_TX;
		val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
		writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
		break;
	case PHY_INTERFACE_MODE_XAUI:
	case PHY_INTERFACE_MODE_RXAUI:
		val = readl(xpcs + MVPP22_XPCS_CFG0);
		writel(val | MVPP22_XPCS_CFG0_RESET_DIS, xpcs + MVPP22_XPCS_CFG0);
		break;
	default:
		break;
	}
}

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
/* Change maximum receive size of the port */
static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
{
	u32 val;

	val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
	val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
	val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
		    MVPP2_GMAC_MAX_RX_SIZE_OFFS);
	writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
}

1695 1696 1697 1698 1699 1700 1701 1702
/* Change maximum receive size of the port */
static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
{
	u32 val;

	val =  readl(port->base + MVPP22_XLG_CTRL1_REG);
	val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
	val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
1703
	       MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
1704 1705 1706
	writel(val, port->base + MVPP22_XLG_CTRL1_REG);
}

1707 1708 1709
/* Set defaults to the MVPP2 port */
static void mvpp2_defaults_set(struct mvpp2_port *port)
{
1710
	int tx_port_num, val, queue, lrxq;
1711

1712 1713 1714 1715 1716 1717 1718 1719
	if (port->priv->hw_version == MVPP21) {
		/* Update TX FIFO MIN Threshold */
		val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
		val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
		/* Min. TX threshold must be less than minimal packet length */
		val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
		writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
	}
1720 1721 1722 1723 1724 1725 1726

	/* Disable Legacy WRR, Disable EJP, Release from reset */
	tx_port_num = mvpp2_egress_port(port);
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
		    tx_port_num);
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);

1727 1728 1729
	/* Set TXQ scheduling to Round-Robin */
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_FIXED_PRIO_REG, 0);

1730
	/* Close bandwidth for all queues */
1731
	for (queue = 0; queue < MVPP2_MAX_TXQ; queue++)
1732
		mvpp2_write(port->priv,
1733
			    MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(queue), 0);
1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753

	/* Set refill period to 1 usec, refill tokens
	 * and bucket size to maximum
	 */
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
		    port->priv->tclk / USEC_PER_SEC);
	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
	val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
	val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
	val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
	val = MVPP2_TXP_TOKEN_SIZE_MAX;
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);

	/* Set MaximumLowLatencyPacketSize value to 256 */
	mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
		    MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
		    MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));

	/* Enable Rx cache snoop */
1754
	for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
		queue = port->rxqs[lrxq]->id;
		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
		val |= MVPP2_SNOOP_PKT_SIZE_MASK |
			   MVPP2_SNOOP_BUF_HDR_MASK;
		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
	}

	/* At default, mask all interrupts to all present cpus */
	mvpp2_interrupts_disable(port);
}

/* Enable/disable receiving packets */
static void mvpp2_ingress_enable(struct mvpp2_port *port)
{
	u32 val;
	int lrxq, queue;

1772
	for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		queue = port->rxqs[lrxq]->id;
		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
		val &= ~MVPP2_RXQ_DISABLE_MASK;
		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
	}
}

static void mvpp2_ingress_disable(struct mvpp2_port *port)
{
	u32 val;
	int lrxq, queue;

1785
	for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
		queue = port->rxqs[lrxq]->id;
		val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
		val |= MVPP2_RXQ_DISABLE_MASK;
		mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
	}
}

/* Enable transmit via physical egress queue
 * - HW starts take descriptors from DRAM
 */
static void mvpp2_egress_enable(struct mvpp2_port *port)
{
	u32 qmap;
	int queue;
	int tx_port_num = mvpp2_egress_port(port);

	/* Enable all initialized TXs. */
	qmap = 0;
1804
	for (queue = 0; queue < port->ntxqs; queue++) {
1805 1806
		struct mvpp2_tx_queue *txq = port->txqs[queue];

1807
		if (txq->descs)
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
			qmap |= (1 << queue);
	}

	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
}

/* Disable transmit via physical egress queue
 * - HW doesn't take descriptors from DRAM
 */
static void mvpp2_egress_disable(struct mvpp2_port *port)
{
	u32 reg_data;
	int delay;
	int tx_port_num = mvpp2_egress_port(port);

	/* Issue stop command for active channels only */
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
	reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
		    MVPP2_TXP_SCHED_ENQ_MASK;
	if (reg_data != 0)
		mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
			    (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));

	/* Wait for all Tx activity to terminate. */
	delay = 0;
	do {
		if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
			netdev_warn(port->dev,
				    "Tx stop timed out, status=0x%08x\n",
				    reg_data);
			break;
		}
		mdelay(1);
		delay++;

		/* Check port TX Command register that all
		 * Tx queues are stopped
		 */
		reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
	} while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
}

/* Rx descriptors helper methods */

/* Get number of Rx descriptors occupied by received packets */
static inline int
mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
{
	u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));

	return val & MVPP2_RXQ_OCCUPIED_MASK;
}

/* Update Rx queue status with the number of occupied and available
 * Rx descriptor slots.
 */
static inline void
mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
			int used_count, int free_count)
{
	/* Decrement the number of used descriptors and increment count
	 * increment the number of free descriptors.
	 */
	u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);

	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
}

/* Get pointer to next RX descriptor to be processed by SW */
static inline struct mvpp2_rx_desc *
mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
{
	int rx_desc = rxq->next_desc_to_proc;

	rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
	prefetch(rxq->descs + rxq->next_desc_to_proc);
	return rxq->descs + rx_desc;
}

/* Set rx queue offset */
static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
				 int prxq, int offset)
{
	u32 val;

	/* Convert offset from bytes to units of 32 bytes */
	offset = offset >> 5;

	val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
	val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;

	/* Offset is in */
	val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
		    MVPP2_RXQ_PACKET_OFFSET_MASK);

	mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
}

/* Tx descriptors helper methods */

/* Get pointer to next Tx descriptor to be processed (send) by HW */
static struct mvpp2_tx_desc *
mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
{
	int tx_desc = txq->next_desc_to_proc;

	txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
	return txq->descs + tx_desc;
}

1919 1920 1921 1922 1923
/* Update HW with number of aggregated Tx descriptors to be sent
 *
 * Called only from mvpp2_tx(), so migration is disabled, using
 * smp_processor_id() is OK.
 */
1924 1925 1926
static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
{
	/* aggregated access - relevant TXQ number is written in TX desc */
1927
	mvpp2_thread_write(port->priv,
1928
			   mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
1929
			   MVPP2_AGGR_TXQ_UPDATE_REG, pending);
1930 1931 1932 1933
}

/* Check if there are enough free descriptors in aggregated txq.
 * If not, update the number of occupied descriptors and repeat the check.
1934 1935 1936
 *
 * Called only from mvpp2_tx(), so migration is disabled, using
 * smp_processor_id() is OK.
1937
 */
1938
static int mvpp2_aggr_desc_num_check(struct mvpp2_port *port,
1939 1940
				     struct mvpp2_tx_queue *aggr_txq, int num)
{
1941
	if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE) {
1942
		/* Update number of occupied aggregated Tx descriptors */
1943 1944 1945
		unsigned int thread =
			mvpp2_cpu_to_thread(port->priv, smp_processor_id());
		u32 val = mvpp2_read_relaxed(port->priv,
1946
					     MVPP2_AGGR_TXQ_STATUS_REG(thread));
1947 1948 1949

		aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;

1950 1951 1952
		if ((aggr_txq->count + num) > MVPP2_AGGR_TXQ_SIZE)
			return -ENOMEM;
	}
1953 1954 1955
	return 0;
}

1956 1957 1958 1959 1960 1961
/* Reserved Tx descriptors allocation request
 *
 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
 * only by mvpp2_tx(), so migration is disabled, using
 * smp_processor_id() is OK.
 */
1962
static int mvpp2_txq_alloc_reserved_desc(struct mvpp2_port *port,
1963 1964
					 struct mvpp2_tx_queue *txq, int num)
{
1965 1966
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
	struct mvpp2 *priv = port->priv;
1967 1968 1969
	u32 val;

	val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
1970
	mvpp2_thread_write_relaxed(priv, thread, MVPP2_TXQ_RSVD_REQ_REG, val);
1971

1972
	val = mvpp2_thread_read_relaxed(priv, thread, MVPP2_TXQ_RSVD_RSLT_REG);
1973 1974 1975 1976 1977 1978 1979

	return val & MVPP2_TXQ_RSVD_RSLT_MASK;
}

/* Check if there are enough reserved descriptors for transmission.
 * If not, request chunk of reserved descriptors and check again.
 */
1980
static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2_port *port,
1981 1982 1983 1984
					    struct mvpp2_tx_queue *txq,
					    struct mvpp2_txq_pcpu *txq_pcpu,
					    int num)
{
1985
	int req, desc_count;
1986
	unsigned int thread;
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996

	if (txq_pcpu->reserved_num >= num)
		return 0;

	/* Not enough descriptors reserved! Update the reserved descriptor
	 * count and check again.
	 */

	desc_count = 0;
	/* Compute total of used descriptors */
1997
	for (thread = 0; thread < port->priv->nthreads; thread++) {
1998 1999
		struct mvpp2_txq_pcpu *txq_pcpu_aux;

2000
		txq_pcpu_aux = per_cpu_ptr(txq->pcpu, thread);
2001 2002 2003 2004 2005 2006 2007 2008
		desc_count += txq_pcpu_aux->count;
		desc_count += txq_pcpu_aux->reserved_num;
	}

	req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
	desc_count += req;

	if (desc_count >
2009
	   (txq->size - (MVPP2_MAX_THREADS * MVPP2_CPU_DESC_CHUNK)))
2010 2011
		return -ENOMEM;

2012
	txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(port, txq, req);
2013

2014
	/* OK, the descriptor could have been updated: check again. */
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	if (txq_pcpu->reserved_num < num)
		return -ENOMEM;
	return 0;
}

/* Release the last allocated Tx descriptor. Useful to handle DMA
 * mapping failures in the Tx path.
 */
static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
{
	if (txq->next_desc_to_proc == 0)
		txq->next_desc_to_proc = txq->last_desc - 1;
	else
		txq->next_desc_to_proc--;
}

/* Set Tx descriptors fields relevant for CSUM calculation */
2032
static u32 mvpp2_txq_desc_csum(int l3_offs, __be16 l3_proto,
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
			       int ip_hdr_len, int l4_proto)
{
	u32 command;

	/* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
	 * G_L4_chk, L4_type required only for checksum calculation
	 */
	command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
	command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
	command |= MVPP2_TXD_IP_CSUM_DISABLE;

2044
	if (l3_proto == htons(ETH_P_IP)) {
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
		command &= ~MVPP2_TXD_IP_CSUM_DISABLE;	/* enable IPv4 csum */
		command &= ~MVPP2_TXD_L3_IP6;		/* enable IPv4 */
	} else {
		command |= MVPP2_TXD_L3_IP6;		/* enable IPv6 */
	}

	if (l4_proto == IPPROTO_TCP) {
		command &= ~MVPP2_TXD_L4_UDP;		/* enable TCP */
		command &= ~MVPP2_TXD_L4_CSUM_FRAG;	/* generate L4 csum */
	} else if (l4_proto == IPPROTO_UDP) {
		command |= MVPP2_TXD_L4_UDP;		/* enable UDP */
		command &= ~MVPP2_TXD_L4_CSUM_FRAG;	/* generate L4 csum */
	} else {
		command |= MVPP2_TXD_L4_CSUM_NOT;
	}

	return command;
}

/* Get number of sent descriptors and decrement counter.
 * The number of sent descriptors is returned.
2066
 * Per-thread access
2067 2068 2069 2070
 *
 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
 * (migration disabled) and from the TX completion tasklet (migration
 * disabled) so using smp_processor_id() is OK.
2071 2072 2073 2074 2075 2076 2077
 */
static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
					   struct mvpp2_tx_queue *txq)
{
	u32 val;

	/* Reading status reg resets transmitted descriptor counter */
2078
	val = mvpp2_thread_read_relaxed(port->priv,
2079
					mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
2080
					MVPP2_TXQ_SENT_REG(txq->id));
2081 2082 2083 2084 2085

	return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
		MVPP2_TRANSMITTED_COUNT_OFFSET;
}

2086 2087 2088
/* Called through on_each_cpu(), so runs on all CPUs, with migration
 * disabled, therefore using smp_processor_id() is OK.
 */
2089 2090 2091 2092 2093
static void mvpp2_txq_sent_counter_clear(void *arg)
{
	struct mvpp2_port *port = arg;
	int queue;

2094 2095 2096 2097
	/* If the thread isn't used, don't do anything */
	if (smp_processor_id() > port->priv->nthreads)
		return;

2098
	for (queue = 0; queue < port->ntxqs; queue++) {
2099 2100
		int id = port->txqs[queue]->id;

2101
		mvpp2_thread_read(port->priv,
2102
				  mvpp2_cpu_to_thread(port->priv, smp_processor_id()),
2103
				  MVPP2_TXQ_SENT_REG(id));
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
	}
}

/* Set max sizes for Tx queues */
static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
{
	u32	val, size, mtu;
	int	txq, tx_port_num;

	mtu = port->pkt_size * 8;
	if (mtu > MVPP2_TXP_MTU_MAX)
		mtu = MVPP2_TXP_MTU_MAX;

	/* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
	mtu = 3 * mtu;

	/* Indirect access to registers */
	tx_port_num = mvpp2_egress_port(port);
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);

	/* Set MTU */
	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
	val &= ~MVPP2_TXP_MTU_MAX;
	val |= mtu;
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);

	/* TXP token size and all TXQs token size must be larger that MTU */
	val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
	size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
	if (size < mtu) {
		size = mtu;
		val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
		val |= size;
		mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
	}

2140
	for (txq = 0; txq < port->ntxqs; txq++) {
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		val = mvpp2_read(port->priv,
				 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
		size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;

		if (size < mtu) {
			size = mtu;
			val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
			val |= size;
			mvpp2_write(port->priv,
				    MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
				    val);
		}
	}
}

/* Set the number of packets that will be received before Rx interrupt
 * will be generated by HW.
 */
static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
2160
				   struct mvpp2_rx_queue *rxq)
2161
{
2162
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2163

2164 2165
	if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
		rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
2166

2167 2168
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_THRESH_REG,
2169
			   rxq->pkts_coal);
2170 2171

	put_cpu();
2172 2173
}

2174 2175 2176 2177
/* For some reason in the LSP this is done on each CPU. Why ? */
static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
				   struct mvpp2_tx_queue *txq)
{
2178
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2179 2180 2181 2182 2183 2184
	u32 val;

	if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
		txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;

	val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
2185 2186
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_THRESH_REG, val);
2187 2188 2189 2190

	put_cpu();
}

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
{
	u64 tmp = (u64)clk_hz * usec;

	do_div(tmp, USEC_PER_SEC);

	return tmp > U32_MAX ? U32_MAX : tmp;
}

static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
{
	u64 tmp = (u64)cycles * USEC_PER_SEC;

	do_div(tmp, clk_hz);

	return tmp > U32_MAX ? U32_MAX : tmp;
}

2209 2210
/* Set the time delay in usec before Rx interrupt */
static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
2211
				   struct mvpp2_rx_queue *rxq)
2212
{
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
	unsigned long freq = port->priv->tclk;
	u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);

	if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
		rxq->time_coal =
			mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);

		/* re-evaluate to get actual register value */
		val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
	}
2223 2224 2225 2226

	mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
}

2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
{
	unsigned long freq = port->priv->tclk;
	u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);

	if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
		port->tx_time_coal =
			mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);

		/* re-evaluate to get actual register value */
		val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
	}

	mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
}

2243 2244 2245 2246 2247 2248 2249 2250
/* Free Tx queue skbuffs */
static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
				struct mvpp2_tx_queue *txq,
				struct mvpp2_txq_pcpu *txq_pcpu, int num)
{
	int i;

	for (i = 0; i < num; i++) {
2251 2252
		struct mvpp2_txq_pcpu_buf *tx_buf =
			txq_pcpu->buffs + txq_pcpu->txq_get_index;
2253

2254 2255 2256
		if (!IS_TSO_HEADER(txq_pcpu, tx_buf->dma))
			dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
					 tx_buf->size, DMA_TO_DEVICE);
2257 2258 2259 2260
		if (tx_buf->skb)
			dev_kfree_skb_any(tx_buf->skb);

		mvpp2_txq_inc_get(txq_pcpu);
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	}
}

static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
							u32 cause)
{
	int queue = fls(cause) - 1;

	return port->rxqs[queue];
}

static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
							u32 cause)
{
2275
	int queue = fls(cause) - 1;
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286

	return port->txqs[queue];
}

/* Handle end of transmission */
static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
			   struct mvpp2_txq_pcpu *txq_pcpu)
{
	struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
	int tx_done;

2287
	if (txq_pcpu->thread != mvpp2_cpu_to_thread(port->priv, smp_processor_id()))
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
		netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");

	tx_done = mvpp2_txq_sent_desc_proc(port, txq);
	if (!tx_done)
		return;
	mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);

	txq_pcpu->count -= tx_done;

	if (netif_tx_queue_stopped(nq))
2298
		if (txq_pcpu->count <= txq_pcpu->wake_threshold)
2299 2300 2301
			netif_tx_wake_queue(nq);
}

2302
static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
2303
				  unsigned int thread)
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
{
	struct mvpp2_tx_queue *txq;
	struct mvpp2_txq_pcpu *txq_pcpu;
	unsigned int tx_todo = 0;

	while (cause) {
		txq = mvpp2_get_tx_queue(port, cause);
		if (!txq)
			break;

2314
		txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

		if (txq_pcpu->count) {
			mvpp2_txq_done(port, txq, txq_pcpu);
			tx_todo += txq_pcpu->count;
		}

		cause &= ~(1 << txq->log_id);
	}
	return tx_todo;
}

2326 2327 2328 2329
/* Rx/Tx queue initialization/cleanup methods */

/* Allocate and initialize descriptors for aggr TXQ */
static int mvpp2_aggr_txq_init(struct platform_device *pdev,
2330
			       struct mvpp2_tx_queue *aggr_txq,
2331
			       unsigned int thread, struct mvpp2 *priv)
2332
{
2333 2334
	u32 txq_dma;

2335
	/* Allocate memory for TX descriptors */
2336 2337 2338
	aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
					     MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
					     &aggr_txq->descs_dma, GFP_KERNEL);
2339 2340 2341
	if (!aggr_txq->descs)
		return -ENOMEM;

2342
	aggr_txq->last_desc = MVPP2_AGGR_TXQ_SIZE - 1;
2343 2344 2345

	/* Aggr TXQ no reset WA */
	aggr_txq->next_desc_to_proc = mvpp2_read(priv,
2346
						 MVPP2_AGGR_TXQ_INDEX_REG(thread));
2347

2348 2349 2350 2351 2352 2353 2354 2355 2356
	/* Set Tx descriptors queue starting address indirect
	 * access
	 */
	if (priv->hw_version == MVPP21)
		txq_dma = aggr_txq->descs_dma;
	else
		txq_dma = aggr_txq->descs_dma >>
			MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;

2357 2358
	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(thread), txq_dma);
	mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(thread),
2359
		    MVPP2_AGGR_TXQ_SIZE);
2360 2361 2362 2363 2364 2365 2366 2367 2368

	return 0;
}

/* Create a specified Rx queue */
static int mvpp2_rxq_init(struct mvpp2_port *port,
			  struct mvpp2_rx_queue *rxq)

{
2369
	unsigned int thread;
2370 2371
	u32 rxq_dma;

2372 2373 2374 2375 2376
	rxq->size = port->rx_ring_size;

	/* Allocate memory for RX descriptors */
	rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
					rxq->size * MVPP2_DESC_ALIGNED_SIZE,
2377
					&rxq->descs_dma, GFP_KERNEL);
2378 2379 2380 2381 2382 2383 2384 2385 2386
	if (!rxq->descs)
		return -ENOMEM;

	rxq->last_desc = rxq->size - 1;

	/* Zero occupied and non-occupied counters - direct access */
	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);

	/* Set Rx descriptors queue starting address - indirect access */
2387
	thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2388
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
2389 2390 2391 2392
	if (port->priv->hw_version == MVPP21)
		rxq_dma = rxq->descs_dma;
	else
		rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
2393 2394 2395
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_INDEX_REG, 0);
2396
	put_cpu();
2397 2398 2399 2400 2401

	/* Set Offset */
	mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);

	/* Set coalescing pkts and time */
2402 2403
	mvpp2_rx_pkts_coal_set(port, rxq);
	mvpp2_rx_time_coal_set(port, rxq);
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422

	/* Add number of descriptors ready for receiving packets */
	mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);

	return 0;
}

/* Push packets received by the RXQ to BM pool */
static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
				struct mvpp2_rx_queue *rxq)
{
	int rx_received, i;

	rx_received = mvpp2_rxq_received(port, rxq->id);
	if (!rx_received)
		return;

	for (i = 0; i < rx_received; i++) {
		struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
2423 2424 2425 2426 2427
		u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
		int pool;

		pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
			MVPP2_RXD_BM_POOL_ID_OFFS;
2428

2429
		mvpp2_bm_pool_put(port, pool,
2430 2431
				  mvpp2_rxdesc_dma_addr_get(port, rx_desc),
				  mvpp2_rxdesc_cookie_get(port, rx_desc));
2432 2433 2434 2435 2436 2437 2438 2439
	}
	mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
}

/* Cleanup Rx queue */
static void mvpp2_rxq_deinit(struct mvpp2_port *port,
			     struct mvpp2_rx_queue *rxq)
{
2440
	unsigned int thread;
2441

2442 2443 2444 2445 2446 2447
	mvpp2_rxq_drop_pkts(port, rxq);

	if (rxq->descs)
		dma_free_coherent(port->dev->dev.parent,
				  rxq->size * MVPP2_DESC_ALIGNED_SIZE,
				  rxq->descs,
2448
				  rxq->descs_dma);
2449 2450 2451 2452

	rxq->descs             = NULL;
	rxq->last_desc         = 0;
	rxq->next_desc_to_proc = 0;
2453
	rxq->descs_dma         = 0;
2454 2455 2456 2457 2458

	/* Clear Rx descriptors queue starting address and size;
	 * free descriptor number
	 */
	mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
2459
	thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2460 2461 2462
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_NUM_REG, rxq->id);
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_ADDR_REG, 0);
	mvpp2_thread_write(port->priv, thread, MVPP2_RXQ_DESC_SIZE_REG, 0);
2463
	put_cpu();
2464 2465 2466 2467 2468 2469 2470
}

/* Create and initialize a Tx queue */
static int mvpp2_txq_init(struct mvpp2_port *port,
			  struct mvpp2_tx_queue *txq)
{
	u32 val;
2471
	unsigned int thread;
2472
	int desc, desc_per_txq, tx_port_num;
2473 2474 2475 2476 2477 2478 2479
	struct mvpp2_txq_pcpu *txq_pcpu;

	txq->size = port->tx_ring_size;

	/* Allocate memory for Tx descriptors */
	txq->descs = dma_alloc_coherent(port->dev->dev.parent,
				txq->size * MVPP2_DESC_ALIGNED_SIZE,
2480
				&txq->descs_dma, GFP_KERNEL);
2481 2482 2483 2484 2485 2486
	if (!txq->descs)
		return -ENOMEM;

	txq->last_desc = txq->size - 1;

	/* Set Tx descriptors queue starting address - indirect access */
2487
	thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2488 2489
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_ADDR_REG,
2490
			   txq->descs_dma);
2491
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_SIZE_REG,
2492
			   txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
2493 2494
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_INDEX_REG, 0);
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_RSVD_CLR_REG,
2495
			   txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
2496
	val = mvpp2_thread_read(port->priv, thread, MVPP2_TXQ_PENDING_REG);
2497
	val &= ~MVPP2_TXQ_PENDING_MASK;
2498
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PENDING_REG, val);
2499 2500 2501 2502

	/* Calculate base address in prefetch buffer. We reserve 16 descriptors
	 * for each existing TXQ.
	 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
2503
	 * GBE ports assumed to be continuous from 0 to MVPP2_MAX_PORTS
2504 2505 2506 2507 2508
	 */
	desc_per_txq = 16;
	desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
	       (txq->log_id * desc_per_txq);

2509
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG,
2510 2511
			   MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
			   MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
2512
	put_cpu();
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527

	/* WRR / EJP configuration - indirect access */
	tx_port_num = mvpp2_egress_port(port);
	mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);

	val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
	val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
	val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
	val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);

	val = MVPP2_TXQ_TOKEN_SIZE_MAX;
	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
		    val);

2528
	for (thread = 0; thread < port->priv->nthreads; thread++) {
2529
		txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
2530
		txq_pcpu->size = txq->size;
2531 2532 2533
		txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
						sizeof(*txq_pcpu->buffs),
						GFP_KERNEL);
2534
		if (!txq_pcpu->buffs)
2535
			return -ENOMEM;
2536 2537 2538 2539 2540

		txq_pcpu->count = 0;
		txq_pcpu->reserved_num = 0;
		txq_pcpu->txq_put_index = 0;
		txq_pcpu->txq_get_index = 0;
2541
		txq_pcpu->tso_headers = NULL;
2542

2543 2544 2545
		txq_pcpu->stop_threshold = txq->size - MVPP2_MAX_SKB_DESCS;
		txq_pcpu->wake_threshold = txq_pcpu->stop_threshold / 2;

2546 2547
		txq_pcpu->tso_headers =
			dma_alloc_coherent(port->dev->dev.parent,
2548
					   txq_pcpu->size * TSO_HEADER_SIZE,
2549 2550 2551
					   &txq_pcpu->tso_headers_dma,
					   GFP_KERNEL);
		if (!txq_pcpu->tso_headers)
2552
			return -ENOMEM;
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
	}

	return 0;
}

/* Free allocated TXQ resources */
static void mvpp2_txq_deinit(struct mvpp2_port *port,
			     struct mvpp2_tx_queue *txq)
{
	struct mvpp2_txq_pcpu *txq_pcpu;
2563
	unsigned int thread;
2564

2565
	for (thread = 0; thread < port->priv->nthreads; thread++) {
2566
		txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
2567
		kfree(txq_pcpu->buffs);
2568

2569 2570 2571 2572 2573 2574 2575
		if (txq_pcpu->tso_headers)
			dma_free_coherent(port->dev->dev.parent,
					  txq_pcpu->size * TSO_HEADER_SIZE,
					  txq_pcpu->tso_headers,
					  txq_pcpu->tso_headers_dma);

		txq_pcpu->tso_headers = NULL;
2576 2577 2578 2579 2580
	}

	if (txq->descs)
		dma_free_coherent(port->dev->dev.parent,
				  txq->size * MVPP2_DESC_ALIGNED_SIZE,
2581
				  txq->descs, txq->descs_dma);
2582 2583 2584 2585

	txq->descs             = NULL;
	txq->last_desc         = 0;
	txq->next_desc_to_proc = 0;
2586
	txq->descs_dma         = 0;
2587 2588

	/* Set minimum bandwidth for disabled TXQs */
2589
	mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->log_id), 0);
2590 2591

	/* Set Tx descriptors queue starting address and size */
2592
	thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2593 2594 2595
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_ADDR_REG, 0);
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_DESC_SIZE_REG, 0);
2596
	put_cpu();
2597 2598 2599 2600 2601 2602
}

/* Cleanup Tx ports */
static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
{
	struct mvpp2_txq_pcpu *txq_pcpu;
2603
	int delay, pending;
2604
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, get_cpu());
2605 2606
	u32 val;

2607 2608
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_NUM_REG, txq->id);
	val = mvpp2_thread_read(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG);
2609
	val |= MVPP2_TXQ_DRAIN_EN_MASK;
2610
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG, val);
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625

	/* The napi queue has been stopped so wait for all packets
	 * to be transmitted.
	 */
	delay = 0;
	do {
		if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
			netdev_warn(port->dev,
				    "port %d: cleaning queue %d timed out\n",
				    port->id, txq->log_id);
			break;
		}
		mdelay(1);
		delay++;

2626
		pending = mvpp2_thread_read(port->priv, thread,
2627 2628
					    MVPP2_TXQ_PENDING_REG);
		pending &= MVPP2_TXQ_PENDING_MASK;
2629 2630 2631
	} while (pending);

	val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
2632
	mvpp2_thread_write(port->priv, thread, MVPP2_TXQ_PREF_BUF_REG, val);
2633
	put_cpu();
2634

2635
	for (thread = 0; thread < port->priv->nthreads; thread++) {
2636
		txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660

		/* Release all packets */
		mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);

		/* Reset queue */
		txq_pcpu->count = 0;
		txq_pcpu->txq_put_index = 0;
		txq_pcpu->txq_get_index = 0;
	}
}

/* Cleanup all Tx queues */
static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
{
	struct mvpp2_tx_queue *txq;
	int queue;
	u32 val;

	val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);

	/* Reset Tx ports and delete Tx queues */
	val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);

2661
	for (queue = 0; queue < port->ntxqs; queue++) {
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
		txq = port->txqs[queue];
		mvpp2_txq_clean(port, txq);
		mvpp2_txq_deinit(port, txq);
	}

	on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);

	val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
	mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
}

/* Cleanup all Rx queues */
static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
{
	int queue;

2678
	for (queue = 0; queue < port->nrxqs; queue++)
2679 2680 2681 2682 2683 2684 2685 2686
		mvpp2_rxq_deinit(port, port->rxqs[queue]);
}

/* Init all Rx queues for port */
static int mvpp2_setup_rxqs(struct mvpp2_port *port)
{
	int queue, err;

2687
	for (queue = 0; queue < port->nrxqs; queue++) {
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
		err = mvpp2_rxq_init(port, port->rxqs[queue]);
		if (err)
			goto err_cleanup;
	}
	return 0;

err_cleanup:
	mvpp2_cleanup_rxqs(port);
	return err;
}

/* Init all tx queues for port */
static int mvpp2_setup_txqs(struct mvpp2_port *port)
{
	struct mvpp2_tx_queue *txq;
2703
	int queue, err, cpu;
2704

2705
	for (queue = 0; queue < port->ntxqs; queue++) {
2706 2707 2708 2709
		txq = port->txqs[queue];
		err = mvpp2_txq_init(port, txq);
		if (err)
			goto err_cleanup;
2710 2711 2712 2713

		/* Assign this queue to a CPU */
		cpu = queue % num_present_cpus();
		netif_set_xps_queue(port->dev, cpumask_of(cpu), queue);
2714 2715
	}

2716 2717 2718 2719 2720 2721 2722 2723
	if (port->has_tx_irqs) {
		mvpp2_tx_time_coal_set(port);
		for (queue = 0; queue < port->ntxqs; queue++) {
			txq = port->txqs[queue];
			mvpp2_tx_pkts_coal_set(port, txq);
		}
	}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
	return 0;

err_cleanup:
	mvpp2_cleanup_txqs(port);
	return err;
}

/* The callback for per-port interrupt */
static irqreturn_t mvpp2_isr(int irq, void *dev_id)
{
2735
	struct mvpp2_queue_vector *qv = dev_id;
2736

2737
	mvpp2_qvec_interrupt_disable(qv);
2738

2739
	napi_schedule(&qv->napi);
2740 2741 2742 2743

	return IRQ_HANDLED;
}

2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
/* Per-port interrupt for link status changes */
static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
{
	struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
	struct net_device *dev = port->dev;
	bool event = false, link = false;
	u32 val;

	mvpp22_gop_mask_irq(port);

2754 2755
	if (mvpp2_port_supports_xlg(port) &&
	    mvpp2_is_xlg(port->phy_interface)) {
2756 2757 2758 2759 2760 2761 2762 2763
		val = readl(port->base + MVPP22_XLG_INT_STAT);
		if (val & MVPP22_XLG_INT_STAT_LINK) {
			event = true;
			val = readl(port->base + MVPP22_XLG_STATUS);
			if (val & MVPP22_XLG_STATUS_LINK_UP)
				link = true;
		}
	} else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
2764 2765
		   phy_interface_mode_is_8023z(port->phy_interface) ||
		   port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
2766 2767 2768 2769 2770 2771 2772 2773 2774
		val = readl(port->base + MVPP22_GMAC_INT_STAT);
		if (val & MVPP22_GMAC_INT_STAT_LINK) {
			event = true;
			val = readl(port->base + MVPP2_GMAC_STATUS0);
			if (val & MVPP2_GMAC_STATUS0_LINK_UP)
				link = true;
		}
	}

A
Antoine Tenart 已提交
2775 2776 2777 2778 2779
	if (port->phylink) {
		phylink_mac_change(port->phylink, link);
		goto handled;
	}

2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
	if (!netif_running(dev) || !event)
		goto handled;

	if (link) {
		mvpp2_interrupts_enable(port);

		mvpp2_egress_enable(port);
		mvpp2_ingress_enable(port);
		netif_carrier_on(dev);
		netif_tx_wake_all_queues(dev);
	} else {
		netif_tx_stop_all_queues(dev);
		netif_carrier_off(dev);
		mvpp2_ingress_disable(port);
		mvpp2_egress_disable(port);

		mvpp2_interrupts_disable(port);
	}

handled:
	mvpp22_gop_unmask_irq(port);
	return IRQ_HANDLED;
}

2804
static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
2805
{
2806 2807
	struct net_device *dev;
	struct mvpp2_port *port;
2808
	struct mvpp2_port_pcpu *port_pcpu;
2809 2810
	unsigned int tx_todo, cause;

2811 2812
	port_pcpu = container_of(timer, struct mvpp2_port_pcpu, tx_done_timer);
	dev = port_pcpu->dev;
2813

2814
	if (!netif_running(dev))
2815 2816
		return HRTIMER_NORESTART;

2817
	port_pcpu->timer_scheduled = false;
2818
	port = netdev_priv(dev);
2819 2820

	/* Process all the Tx queues */
2821
	cause = (1 << port->ntxqs) - 1;
2822
	tx_todo = mvpp2_tx_done(port, cause,
2823
				mvpp2_cpu_to_thread(port->priv, smp_processor_id()));
2824 2825

	/* Set the timer in case not all the packets were processed */
2826 2827 2828 2829
	if (tx_todo && !port_pcpu->timer_scheduled) {
		port_pcpu->timer_scheduled = true;
		hrtimer_forward_now(&port_pcpu->tx_done_timer,
				    MVPP2_TXDONE_HRTIMER_PERIOD_NS);
2830

2831 2832
		return HRTIMER_RESTART;
	}
2833 2834 2835
	return HRTIMER_NORESTART;
}

2836 2837 2838 2839 2840 2841
/* Main RX/TX processing routines */

/* Display more error info */
static void mvpp2_rx_error(struct mvpp2_port *port,
			   struct mvpp2_rx_desc *rx_desc)
{
2842 2843
	u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
	size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
2844
	char *err_str = NULL;
2845 2846 2847

	switch (status & MVPP2_RXD_ERR_CODE_MASK) {
	case MVPP2_RXD_ERR_CRC:
2848
		err_str = "crc";
2849 2850
		break;
	case MVPP2_RXD_ERR_OVERRUN:
2851
		err_str = "overrun";
2852 2853
		break;
	case MVPP2_RXD_ERR_RESOURCE:
2854
		err_str = "resource";
2855 2856
		break;
	}
2857 2858 2859 2860
	if (err_str && net_ratelimit())
		netdev_err(port->dev,
			   "bad rx status %08x (%s error), size=%zu\n",
			   status, err_str, sz);
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
}

/* Handle RX checksum offload */
static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
			  struct sk_buff *skb)
{
	if (((status & MVPP2_RXD_L3_IP4) &&
	     !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
	    (status & MVPP2_RXD_L3_IP6))
		if (((status & MVPP2_RXD_L4_UDP) ||
		     (status & MVPP2_RXD_L4_TCP)) &&
		     (status & MVPP2_RXD_L4_CSUM_OK)) {
			skb->csum = 0;
			skb->ip_summed = CHECKSUM_UNNECESSARY;
			return;
		}

	skb->ip_summed = CHECKSUM_NONE;
}

M
Matteo Croce 已提交
2881
/* Allocate a new skb and add it to BM pool */
2882
static int mvpp2_rx_refill(struct mvpp2_port *port,
2883
			   struct mvpp2_bm_pool *bm_pool, int pool)
2884
{
2885
	dma_addr_t dma_addr;
2886
	phys_addr_t phys_addr;
2887
	void *buf;
2888

2889 2890
	buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
			      GFP_ATOMIC);
2891
	if (!buf)
2892 2893
		return -ENOMEM;

2894
	mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
2895

2896 2897 2898 2899 2900 2901 2902 2903 2904
	return 0;
}

/* Handle tx checksum */
static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
{
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
		int ip_hdr_len = 0;
		u8 l4_proto;
2905
		__be16 l3_proto = vlan_get_protocol(skb);
2906

2907
		if (l3_proto == htons(ETH_P_IP)) {
2908 2909 2910 2911 2912
			struct iphdr *ip4h = ip_hdr(skb);

			/* Calculate IPv4 checksum and L4 checksum */
			ip_hdr_len = ip4h->ihl;
			l4_proto = ip4h->protocol;
2913
		} else if (l3_proto == htons(ETH_P_IPV6)) {
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
			struct ipv6hdr *ip6h = ipv6_hdr(skb);

			/* Read l4_protocol from one of IPv6 extra headers */
			if (skb_network_header_len(skb) > 0)
				ip_hdr_len = (skb_network_header_len(skb) >> 2);
			l4_proto = ip6h->nexthdr;
		} else {
			return MVPP2_TXD_L4_CSUM_NOT;
		}

		return mvpp2_txq_desc_csum(skb_network_offset(skb),
2925
					   l3_proto, ip_hdr_len, l4_proto);
2926 2927 2928 2929 2930 2931
	}

	return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
}

/* Main rx processing */
2932 2933
static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
		    int rx_todo, struct mvpp2_rx_queue *rxq)
2934 2935
{
	struct net_device *dev = port->dev;
2936 2937
	int rx_received;
	int rx_done = 0;
2938 2939 2940 2941 2942 2943 2944 2945
	u32 rcvd_pkts = 0;
	u32 rcvd_bytes = 0;

	/* Get number of received packets and clamp the to-do */
	rx_received = mvpp2_rxq_received(port, rxq->id);
	if (rx_todo > rx_received)
		rx_todo = rx_received;

2946
	while (rx_done < rx_todo) {
2947 2948 2949
		struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
		struct mvpp2_bm_pool *bm_pool;
		struct sk_buff *skb;
2950
		unsigned int frag_size;
2951
		dma_addr_t dma_addr;
2952
		phys_addr_t phys_addr;
2953
		u32 rx_status;
2954
		int pool, rx_bytes, err;
2955
		void *data;
2956

2957
		rx_done++;
2958 2959 2960 2961 2962 2963 2964
		rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
		rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
		rx_bytes -= MVPP2_MH_SIZE;
		dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
		phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
		data = (void *)phys_to_virt(phys_addr);

2965 2966
		pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
			MVPP2_RXD_BM_POOL_ID_OFFS;
2967 2968 2969 2970 2971 2972 2973
		bm_pool = &port->priv->bm_pools[pool];

		/* In case of an error, release the requested buffer pointer
		 * to the Buffer Manager. This request process is controlled
		 * by the hardware, and the information about the buffer is
		 * comprised by the RX descriptor.
		 */
M
Matteo Croce 已提交
2974 2975
		if (rx_status & MVPP2_RXD_ERR_SUMMARY)
			goto err_drop_frame;
2976

M
Matteo Croce 已提交
2977 2978 2979
		dma_sync_single_for_cpu(dev->dev.parent, dma_addr,
					rx_bytes + MVPP2_MH_SIZE,
					DMA_FROM_DEVICE);
M
Matteo Croce 已提交
2980
		prefetch(data);
M
Matteo Croce 已提交
2981

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
		if (bm_pool->frag_size > PAGE_SIZE)
			frag_size = 0;
		else
			frag_size = bm_pool->frag_size;

		skb = build_skb(data, frag_size);
		if (!skb) {
			netdev_warn(port->dev, "skb build failed\n");
			goto err_drop_frame;
		}
2992

2993
		err = mvpp2_rx_refill(port, bm_pool, pool);
2994 2995 2996 2997 2998
		if (err) {
			netdev_err(port->dev, "failed to refill BM pools\n");
			goto err_drop_frame;
		}

M
Matteo Croce 已提交
2999 3000 3001
		dma_unmap_single_attrs(dev->dev.parent, dma_addr,
				       bm_pool->buf_size, DMA_FROM_DEVICE,
				       DMA_ATTR_SKIP_CPU_SYNC);
3002

3003 3004 3005
		rcvd_pkts++;
		rcvd_bytes += rx_bytes;

3006
		skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
3007 3008 3009 3010
		skb_put(skb, rx_bytes);
		skb->protocol = eth_type_trans(skb, dev);
		mvpp2_rx_csum(port, rx_status, skb);

3011
		napi_gro_receive(napi, skb);
M
Matteo Croce 已提交
3012 3013 3014 3015 3016 3017 3018
		continue;

err_drop_frame:
		dev->stats.rx_errors++;
		mvpp2_rx_error(port, rx_desc);
		/* Return the buffer to the pool */
		mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
	}

	if (rcvd_pkts) {
		struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);

		u64_stats_update_begin(&stats->syncp);
		stats->rx_packets += rcvd_pkts;
		stats->rx_bytes   += rcvd_bytes;
		u64_stats_update_end(&stats->syncp);
	}

	/* Update Rx queue management counters */
	wmb();
3032
	mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
3033 3034 3035 3036 3037

	return rx_todo;
}

static inline void
3038
tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
3039 3040
		  struct mvpp2_tx_desc *desc)
{
3041
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
3042
	struct mvpp2_txq_pcpu *txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
3043

3044 3045 3046 3047
	dma_addr_t buf_dma_addr =
		mvpp2_txdesc_dma_addr_get(port, desc);
	size_t buf_sz =
		mvpp2_txdesc_size_get(port, desc);
3048 3049 3050
	if (!IS_TSO_HEADER(txq_pcpu, buf_dma_addr))
		dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
				 buf_sz, DMA_TO_DEVICE);
3051 3052 3053 3054 3055 3056 3057 3058
	mvpp2_txq_desc_put(txq);
}

/* Handle tx fragmentation processing */
static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
				 struct mvpp2_tx_queue *aggr_txq,
				 struct mvpp2_tx_queue *txq)
{
3059
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
3060
	struct mvpp2_txq_pcpu *txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
3061 3062
	struct mvpp2_tx_desc *tx_desc;
	int i;
3063
	dma_addr_t buf_dma_addr;
3064 3065 3066

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3067
		void *addr = skb_frag_address(frag);
3068 3069

		tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
3070
		mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
3071
		mvpp2_txdesc_size_set(port, tx_desc, skb_frag_size(frag));
3072

3073
		buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
3074 3075
					      skb_frag_size(frag),
					      DMA_TO_DEVICE);
3076
		if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
3077
			mvpp2_txq_desc_put(txq);
3078
			goto cleanup;
3079 3080
		}

3081
		mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
3082 3083 3084

		if (i == (skb_shinfo(skb)->nr_frags - 1)) {
			/* Last descriptor */
3085 3086 3087
			mvpp2_txdesc_cmd_set(port, tx_desc,
					     MVPP2_TXD_L_DESC);
			mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
3088 3089
		} else {
			/* Descriptor in the middle: Not First, Not Last */
3090 3091
			mvpp2_txdesc_cmd_set(port, tx_desc, 0);
			mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
3092 3093 3094 3095
		}
	}

	return 0;
3096
cleanup:
3097 3098 3099 3100 3101
	/* Release all descriptors that were used to map fragments of
	 * this packet, as well as the corresponding DMA mappings
	 */
	for (i = i - 1; i >= 0; i--) {
		tx_desc = txq->descs + i;
3102
		tx_desc_unmap_put(port, txq, tx_desc);
3103 3104 3105 3106 3107
	}

	return -ENOMEM;
}

3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
				     struct net_device *dev,
				     struct mvpp2_tx_queue *txq,
				     struct mvpp2_tx_queue *aggr_txq,
				     struct mvpp2_txq_pcpu *txq_pcpu,
				     int hdr_sz)
{
	struct mvpp2_port *port = netdev_priv(dev);
	struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
	dma_addr_t addr;

	mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
	mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);

	addr = txq_pcpu->tso_headers_dma +
	       txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
3124
	mvpp2_txdesc_dma_addr_set(port, tx_desc, addr);
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152

	mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
					    MVPP2_TXD_F_DESC |
					    MVPP2_TXD_PADDING_DISABLE);
	mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
}

static inline int mvpp2_tso_put_data(struct sk_buff *skb,
				     struct net_device *dev, struct tso_t *tso,
				     struct mvpp2_tx_queue *txq,
				     struct mvpp2_tx_queue *aggr_txq,
				     struct mvpp2_txq_pcpu *txq_pcpu,
				     int sz, bool left, bool last)
{
	struct mvpp2_port *port = netdev_priv(dev);
	struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
	dma_addr_t buf_dma_addr;

	mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
	mvpp2_txdesc_size_set(port, tx_desc, sz);

	buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
				      DMA_TO_DEVICE);
	if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
		mvpp2_txq_desc_put(txq);
		return -ENOMEM;
	}

3153
	mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174

	if (!left) {
		mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
		if (last) {
			mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
			return 0;
		}
	} else {
		mvpp2_txdesc_cmd_set(port, tx_desc, 0);
	}

	mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
	return 0;
}

static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
			struct mvpp2_tx_queue *txq,
			struct mvpp2_tx_queue *aggr_txq,
			struct mvpp2_txq_pcpu *txq_pcpu)
{
	struct mvpp2_port *port = netdev_priv(dev);
3175
	int hdr_sz, i, len, descs = 0;
3176 3177 3178
	struct tso_t tso;

	/* Check number of available descriptors */
3179
	if (mvpp2_aggr_desc_num_check(port, aggr_txq, tso_count_descs(skb)) ||
3180
	    mvpp2_txq_reserved_desc_num_proc(port, txq, txq_pcpu,
3181 3182 3183
					     tso_count_descs(skb)))
		return 0;

3184 3185
	hdr_sz = tso_start(skb, &tso);

3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
	len = skb->len - hdr_sz;
	while (len > 0) {
		int left = min_t(int, skb_shinfo(skb)->gso_size, len);
		char *hdr = txq_pcpu->tso_headers +
			    txq_pcpu->txq_put_index * TSO_HEADER_SIZE;

		len -= left;
		descs++;

		tso_build_hdr(skb, hdr, &tso, left, len == 0);
		mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);

		while (left > 0) {
			int sz = min_t(int, tso.size, left);
			left -= sz;
			descs++;

			if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
					       txq_pcpu, sz, left, len == 0))
				goto release;
			tso_build_data(skb, &tso, sz);
		}
	}

	return descs;

release:
	for (i = descs - 1; i >= 0; i--) {
		struct mvpp2_tx_desc *tx_desc = txq->descs + i;
		tx_desc_unmap_put(port, txq, tx_desc);
	}
	return 0;
}

3220
/* Main tx processing */
3221
static netdev_tx_t mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
3222 3223 3224 3225 3226
{
	struct mvpp2_port *port = netdev_priv(dev);
	struct mvpp2_tx_queue *txq, *aggr_txq;
	struct mvpp2_txq_pcpu *txq_pcpu;
	struct mvpp2_tx_desc *tx_desc;
3227
	dma_addr_t buf_dma_addr;
3228
	unsigned long flags = 0;
3229
	unsigned int thread;
3230 3231 3232 3233
	int frags = 0;
	u16 txq_id;
	u32 tx_cmd;

3234
	thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
3235

3236 3237
	txq_id = skb_get_queue_mapping(skb);
	txq = port->txqs[txq_id];
3238 3239
	txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
	aggr_txq = &port->priv->aggr_txqs[thread];
3240

3241 3242 3243
	if (test_bit(thread, &port->priv->lock_map))
		spin_lock_irqsave(&port->tx_lock[thread], flags);

3244 3245 3246 3247
	if (skb_is_gso(skb)) {
		frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
		goto out;
	}
3248 3249 3250
	frags = skb_shinfo(skb)->nr_frags + 1;

	/* Check number of available descriptors */
3251
	if (mvpp2_aggr_desc_num_check(port, aggr_txq, frags) ||
3252
	    mvpp2_txq_reserved_desc_num_proc(port, txq, txq_pcpu, frags)) {
3253 3254 3255 3256 3257 3258
		frags = 0;
		goto out;
	}

	/* Get a descriptor for the first part of the packet */
	tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
3259 3260
	mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
	mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
3261

3262
	buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
3263
				      skb_headlen(skb), DMA_TO_DEVICE);
3264
	if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
3265 3266 3267 3268
		mvpp2_txq_desc_put(txq);
		frags = 0;
		goto out;
	}
3269

3270
	mvpp2_txdesc_dma_addr_set(port, tx_desc, buf_dma_addr);
3271 3272 3273 3274 3275 3276

	tx_cmd = mvpp2_skb_tx_csum(port, skb);

	if (frags == 1) {
		/* First and Last descriptor */
		tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
3277 3278
		mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
		mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
3279 3280 3281
	} else {
		/* First but not Last */
		tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
3282 3283
		mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
		mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
3284 3285 3286

		/* Continue with other skb fragments */
		if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
3287
			tx_desc_unmap_put(port, txq, tx_desc);
3288 3289 3290 3291 3292 3293
			frags = 0;
		}
	}

out:
	if (frags > 0) {
3294
		struct mvpp2_pcpu_stats *stats = per_cpu_ptr(port->stats, thread);
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
		struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);

		txq_pcpu->reserved_num -= frags;
		txq_pcpu->count += frags;
		aggr_txq->count += frags;

		/* Enable transmit */
		wmb();
		mvpp2_aggr_txq_pend_desc_add(port, frags);

3305
		if (txq_pcpu->count >= txq_pcpu->stop_threshold)
3306
			netif_tx_stop_queue(nq);
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316

		u64_stats_update_begin(&stats->syncp);
		stats->tx_packets++;
		stats->tx_bytes += skb->len;
		u64_stats_update_end(&stats->syncp);
	} else {
		dev->stats.tx_dropped++;
		dev_kfree_skb_any(skb);
	}

3317
	/* Finalize TX processing */
3318
	if (!port->has_tx_irqs && txq_pcpu->count >= txq->done_pkts_coal)
3319 3320 3321
		mvpp2_txq_done(port, txq, txq_pcpu);

	/* Set the timer in case not all frags were processed */
3322 3323
	if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
	    txq_pcpu->count > 0) {
3324
		struct mvpp2_port_pcpu *port_pcpu = per_cpu_ptr(port->pcpu, thread);
3325

3326 3327 3328 3329 3330 3331
		if (!port_pcpu->timer_scheduled) {
			port_pcpu->timer_scheduled = true;
			hrtimer_start(&port_pcpu->tx_done_timer,
				      MVPP2_TXDONE_HRTIMER_PERIOD_NS,
				      HRTIMER_MODE_REL_PINNED_SOFT);
		}
3332 3333
	}

3334 3335 3336
	if (test_bit(thread, &port->priv->lock_map))
		spin_unlock_irqrestore(&port->tx_lock[thread], flags);

3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
	return NETDEV_TX_OK;
}

static inline void mvpp2_cause_error(struct net_device *dev, int cause)
{
	if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
		netdev_err(dev, "FCS error\n");
	if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
		netdev_err(dev, "rx fifo overrun error\n");
	if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
		netdev_err(dev, "tx fifo underrun error\n");
}

3350
static int mvpp2_poll(struct napi_struct *napi, int budget)
3351
{
3352
	u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
3353 3354
	int rx_done = 0;
	struct mvpp2_port *port = netdev_priv(napi->dev);
3355
	struct mvpp2_queue_vector *qv;
3356
	unsigned int thread = mvpp2_cpu_to_thread(port->priv, smp_processor_id());
3357

3358 3359
	qv = container_of(napi, struct mvpp2_queue_vector, napi);

3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
	/* Rx/Tx cause register
	 *
	 * Bits 0-15: each bit indicates received packets on the Rx queue
	 * (bit 0 is for Rx queue 0).
	 *
	 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
	 * (bit 16 is for Tx queue 0).
	 *
	 * Each CPU has its own Rx/Tx cause register
	 */
3370
	cause_rx_tx = mvpp2_thread_read_relaxed(port->priv, qv->sw_thread_id,
3371
						MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
3372

3373
	cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
3374 3375 3376 3377 3378
	if (cause_misc) {
		mvpp2_cause_error(port->dev, cause_misc);

		/* Clear the cause register */
		mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
3379
		mvpp2_thread_write(port->priv, thread,
3380 3381
				   MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
				   cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
3382 3383
	}

3384 3385 3386 3387 3388 3389
	if (port->has_tx_irqs) {
		cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
		if (cause_tx) {
			cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
			mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
		}
3390
	}
3391 3392

	/* Process RX packets */
3393 3394
	cause_rx = cause_rx_tx &
		   MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK(port->priv->hw_version);
3395
	cause_rx <<= qv->first_rxq;
3396
	cause_rx |= qv->pending_cause_rx;
3397 3398 3399 3400 3401 3402 3403 3404
	while (cause_rx && budget > 0) {
		int count;
		struct mvpp2_rx_queue *rxq;

		rxq = mvpp2_get_rx_queue(port, cause_rx);
		if (!rxq)
			break;

3405
		count = mvpp2_rx(port, napi, budget, rxq);
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418
		rx_done += count;
		budget -= count;
		if (budget > 0) {
			/* Clear the bit associated to this Rx queue
			 * so that next iteration will continue from
			 * the next Rx queue.
			 */
			cause_rx &= ~(1 << rxq->logic_rxq);
		}
	}

	if (budget > 0) {
		cause_rx = 0;
3419
		napi_complete_done(napi, rx_done);
3420

3421
		mvpp2_qvec_interrupt_enable(qv);
3422
	}
3423
	qv->pending_cause_rx = cause_rx;
3424 3425 3426
	return rx_done;
}

A
Antoine Tenart 已提交
3427
static void mvpp22_mode_reconfigure(struct mvpp2_port *port)
3428
{
A
Antoine Tenart 已提交
3429 3430
	u32 ctrl3;

3431 3432 3433
	/* Set the GMAC & XLG MAC in reset */
	mvpp2_mac_reset_assert(port);

3434 3435 3436
	/* Set the MPCS and XPCS in reset */
	mvpp22_pcs_reset_assert(port);

A
Antoine Tenart 已提交
3437 3438 3439 3440 3441 3442
	/* comphy reconfiguration */
	mvpp22_comphy_init(port);

	/* gop reconfiguration */
	mvpp22_gop_init(port);

3443 3444
	mvpp22_pcs_reset_deassert(port);

3445
	if (mvpp2_port_supports_xlg(port)) {
A
Antoine Tenart 已提交
3446 3447 3448
		ctrl3 = readl(port->base + MVPP22_XLG_CTRL3_REG);
		ctrl3 &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;

3449
		if (mvpp2_is_xlg(port->phy_interface))
A
Antoine Tenart 已提交
3450 3451 3452 3453 3454 3455
			ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
		else
			ctrl3 |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;

		writel(ctrl3, port->base + MVPP22_XLG_CTRL3_REG);
	}
3456

3457
	if (mvpp2_port_supports_xlg(port) && mvpp2_is_xlg(port->phy_interface))
3458 3459 3460
		mvpp2_xlg_max_rx_size_set(port);
	else
		mvpp2_gmac_max_rx_size_set(port);
A
Antoine Tenart 已提交
3461 3462 3463 3464 3465 3466
}

/* Set hw internals when starting port */
static void mvpp2_start_dev(struct mvpp2_port *port)
{
	int i;
3467

3468 3469
	mvpp2_txp_max_tx_size_set(port);

3470 3471
	for (i = 0; i < port->nqvecs; i++)
		napi_enable(&port->qvecs[i].napi);
3472

3473
	/* Enable interrupts on all threads */
3474 3475
	mvpp2_interrupts_enable(port);

A
Antoine Tenart 已提交
3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488
	if (port->priv->hw_version == MVPP22)
		mvpp22_mode_reconfigure(port);

	if (port->phylink) {
		phylink_start(port->phylink);
	} else {
		/* Phylink isn't used as of now for ACPI, so the MAC has to be
		 * configured manually when the interface is started. This will
		 * be removed as soon as the phylink ACPI support lands in.
		 */
		struct phylink_link_state state = {
			.interface = port->phy_interface,
		};
3489
		mvpp2_mac_config(&port->phylink_config, MLO_AN_INBAND, &state);
3490 3491 3492
		mvpp2_mac_link_up(&port->phylink_config, NULL,
				  MLO_AN_INBAND, port->phy_interface,
				  SPEED_UNKNOWN, DUPLEX_UNKNOWN, false, false);
3493
	}
A
Antoine Ténart 已提交
3494

3495 3496 3497 3498 3499 3500
	netif_tx_start_all_queues(port->dev);
}

/* Set hw internals when stopping port */
static void mvpp2_stop_dev(struct mvpp2_port *port)
{
3501
	int i;
3502

3503
	/* Disable interrupts on all threads */
3504 3505
	mvpp2_interrupts_disable(port);

3506 3507
	for (i = 0; i < port->nqvecs; i++)
		napi_disable(&port->qvecs[i].napi);
3508

A
Antoine Tenart 已提交
3509 3510
	if (port->phylink)
		phylink_stop(port->phylink);
3511
	phy_power_off(port->comphy);
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522
}

static int mvpp2_check_ringparam_valid(struct net_device *dev,
				       struct ethtool_ringparam *ring)
{
	u16 new_rx_pending = ring->rx_pending;
	u16 new_tx_pending = ring->tx_pending;

	if (ring->rx_pending == 0 || ring->tx_pending == 0)
		return -EINVAL;

3523 3524
	if (ring->rx_pending > MVPP2_MAX_RXD_MAX)
		new_rx_pending = MVPP2_MAX_RXD_MAX;
3525 3526 3527
	else if (!IS_ALIGNED(ring->rx_pending, 16))
		new_rx_pending = ALIGN(ring->rx_pending, 16);

3528 3529
	if (ring->tx_pending > MVPP2_MAX_TXD_MAX)
		new_tx_pending = MVPP2_MAX_TXD_MAX;
3530 3531 3532
	else if (!IS_ALIGNED(ring->tx_pending, 32))
		new_tx_pending = ALIGN(ring->tx_pending, 32);

3533 3534 3535 3536 3537 3538
	/* The Tx ring size cannot be smaller than the minimum number of
	 * descriptors needed for TSO.
	 */
	if (new_tx_pending < MVPP2_MAX_SKB_DESCS)
		new_tx_pending = ALIGN(MVPP2_MAX_SKB_DESCS, 32);

3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
	if (ring->rx_pending != new_rx_pending) {
		netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
			    ring->rx_pending, new_rx_pending);
		ring->rx_pending = new_rx_pending;
	}

	if (ring->tx_pending != new_tx_pending) {
		netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
			    ring->tx_pending, new_tx_pending);
		ring->tx_pending = new_tx_pending;
	}

	return 0;
}

3554
static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
{
	u32 mac_addr_l, mac_addr_m, mac_addr_h;

	mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
	mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
	mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
	addr[0] = (mac_addr_h >> 24) & 0xFF;
	addr[1] = (mac_addr_h >> 16) & 0xFF;
	addr[2] = (mac_addr_h >> 8) & 0xFF;
	addr[3] = mac_addr_h & 0xFF;
	addr[4] = mac_addr_m & 0xFF;
	addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
}

3569 3570 3571 3572 3573 3574 3575
static int mvpp2_irqs_init(struct mvpp2_port *port)
{
	int err, i;

	for (i = 0; i < port->nqvecs; i++) {
		struct mvpp2_queue_vector *qv = port->qvecs + i;

3576 3577 3578 3579 3580 3581 3582
		if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE) {
			qv->mask = kzalloc(cpumask_size(), GFP_KERNEL);
			if (!qv->mask) {
				err = -ENOMEM;
				goto err;
			}

3583
			irq_set_status_flags(qv->irq, IRQ_NO_BALANCING);
3584
		}
3585

3586 3587 3588
		err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
		if (err)
			goto err;
3589

3590 3591 3592 3593 3594 3595
		if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE) {
			unsigned int cpu;

			for_each_present_cpu(cpu) {
				if (mvpp2_cpu_to_thread(port->priv, cpu) ==
				    qv->sw_thread_id)
3596
					cpumask_set_cpu(cpu, qv->mask);
3597 3598
			}

3599
			irq_set_affinity_hint(qv->irq, qv->mask);
3600
		}
3601 3602 3603 3604 3605 3606 3607
	}

	return 0;
err:
	for (i = 0; i < port->nqvecs; i++) {
		struct mvpp2_queue_vector *qv = port->qvecs + i;

3608
		irq_set_affinity_hint(qv->irq, NULL);
3609 3610
		kfree(qv->mask);
		qv->mask = NULL;
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
		free_irq(qv->irq, qv);
	}

	return err;
}

static void mvpp2_irqs_deinit(struct mvpp2_port *port)
{
	int i;

	for (i = 0; i < port->nqvecs; i++) {
		struct mvpp2_queue_vector *qv = port->qvecs + i;

3624
		irq_set_affinity_hint(qv->irq, NULL);
3625 3626
		kfree(qv->mask);
		qv->mask = NULL;
3627
		irq_clear_status_flags(qv->irq, IRQ_NO_BALANCING);
3628 3629 3630 3631
		free_irq(qv->irq, qv);
	}
}

3632 3633 3634 3635 3636
static bool mvpp22_rss_is_supported(void)
{
	return queue_mode == MVPP2_QDIST_MULTI_MODE;
}

3637 3638 3639
static int mvpp2_open(struct net_device *dev)
{
	struct mvpp2_port *port = netdev_priv(dev);
3640
	struct mvpp2 *priv = port->priv;
3641 3642
	unsigned char mac_bcast[ETH_ALEN] = {
			0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
A
Antoine Tenart 已提交
3643
	bool valid = false;
3644 3645
	int err;

3646
	err = mvpp2_prs_mac_da_accept(port, mac_bcast, true);
3647 3648 3649 3650
	if (err) {
		netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
		return err;
	}
3651
	err = mvpp2_prs_mac_da_accept(port, dev->dev_addr, true);
3652
	if (err) {
3653
		netdev_err(dev, "mvpp2_prs_mac_da_accept own addr failed\n");
3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
		return err;
	}
	err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
	if (err) {
		netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
		return err;
	}
	err = mvpp2_prs_def_flow(port);
	if (err) {
		netdev_err(dev, "mvpp2_prs_def_flow failed\n");
		return err;
	}

	/* Allocate the Rx/Tx queues */
	err = mvpp2_setup_rxqs(port);
	if (err) {
		netdev_err(port->dev, "cannot allocate Rx queues\n");
		return err;
	}

	err = mvpp2_setup_txqs(port);
	if (err) {
		netdev_err(port->dev, "cannot allocate Tx queues\n");
		goto err_cleanup_rxqs;
	}

3680
	err = mvpp2_irqs_init(port);
3681
	if (err) {
3682
		netdev_err(port->dev, "cannot init IRQs\n");
3683 3684 3685
		goto err_cleanup_txqs;
	}

A
Antoine Tenart 已提交
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
	/* Phylink isn't supported yet in ACPI mode */
	if (port->of_node) {
		err = phylink_of_phy_connect(port->phylink, port->of_node, 0);
		if (err) {
			netdev_err(port->dev, "could not attach PHY (%d)\n",
				   err);
			goto err_free_irq;
		}

		valid = true;
	}

3698
	if (priv->hw_version == MVPP22 && port->link_irq) {
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
		err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
				  dev->name, port);
		if (err) {
			netdev_err(port->dev, "cannot request link IRQ %d\n",
				   port->link_irq);
			goto err_free_irq;
		}

		mvpp22_gop_setup_irq(port);

A
Antoine Tenart 已提交
3709 3710
		/* In default link is down */
		netif_carrier_off(port->dev);
3711

A
Antoine Tenart 已提交
3712 3713 3714 3715 3716 3717 3718 3719 3720 3721
		valid = true;
	} else {
		port->link_irq = 0;
	}

	if (!valid) {
		netdev_err(port->dev,
			   "invalid configuration: no dt or link IRQ");
		goto err_free_irq;
	}
3722 3723 3724

	/* Unmask interrupts on all CPUs */
	on_each_cpu(mvpp2_interrupts_unmask, port, 1);
3725
	mvpp2_shared_interrupt_mask_unmask(port, false);
3726 3727 3728

	mvpp2_start_dev(port);

3729
	/* Start hardware statistics gathering */
3730
	queue_delayed_work(priv->stats_queue, &port->stats_work,
3731 3732
			   MVPP2_MIB_COUNTERS_STATS_DELAY);

3733 3734 3735
	return 0;

err_free_irq:
3736
	mvpp2_irqs_deinit(port);
3737 3738 3739 3740 3741 3742 3743 3744 3745 3746
err_cleanup_txqs:
	mvpp2_cleanup_txqs(port);
err_cleanup_rxqs:
	mvpp2_cleanup_rxqs(port);
	return err;
}

static int mvpp2_stop(struct net_device *dev)
{
	struct mvpp2_port *port = netdev_priv(dev);
3747
	struct mvpp2_port_pcpu *port_pcpu;
3748
	unsigned int thread;
3749 3750 3751

	mvpp2_stop_dev(port);

3752
	/* Mask interrupts on all threads */
3753
	on_each_cpu(mvpp2_interrupts_mask, port, 1);
3754
	mvpp2_shared_interrupt_mask_unmask(port, true);
3755

A
Antoine Tenart 已提交
3756 3757 3758
	if (port->phylink)
		phylink_disconnect_phy(port->phylink);
	if (port->link_irq)
3759 3760
		free_irq(port->link_irq, port);

3761
	mvpp2_irqs_deinit(port);
3762
	if (!port->has_tx_irqs) {
3763
		for (thread = 0; thread < port->priv->nthreads; thread++) {
3764
			port_pcpu = per_cpu_ptr(port->pcpu, thread);
3765

3766 3767 3768
			hrtimer_cancel(&port_pcpu->tx_done_timer);
			port_pcpu->timer_scheduled = false;
		}
3769
	}
3770 3771 3772
	mvpp2_cleanup_rxqs(port);
	mvpp2_cleanup_txqs(port);

3773
	cancel_delayed_work_sync(&port->stats_work);
3774

3775 3776 3777
	mvpp2_mac_reset_assert(port);
	mvpp22_pcs_reset_assert(port);

3778 3779 3780
	return 0;
}

3781 3782
static int mvpp2_prs_mac_da_accept_list(struct mvpp2_port *port,
					struct netdev_hw_addr_list *list)
3783 3784
{
	struct netdev_hw_addr *ha;
3785 3786 3787 3788 3789 3790
	int ret;

	netdev_hw_addr_list_for_each(ha, list) {
		ret = mvpp2_prs_mac_da_accept(port, ha->addr, true);
		if (ret)
			return ret;
3791
	}
3792

3793 3794 3795 3796 3797 3798
	return 0;
}

static void mvpp2_set_rx_promisc(struct mvpp2_port *port, bool enable)
{
	if (!enable && (port->dev->features & NETIF_F_HW_VLAN_CTAG_FILTER))
3799
		mvpp2_prs_vid_enable_filtering(port);
3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	else
		mvpp2_prs_vid_disable_filtering(port);

	mvpp2_prs_mac_promisc_set(port->priv, port->id,
				  MVPP2_PRS_L2_UNI_CAST, enable);

	mvpp2_prs_mac_promisc_set(port->priv, port->id,
				  MVPP2_PRS_L2_MULTI_CAST, enable);
}

static void mvpp2_set_rx_mode(struct net_device *dev)
{
	struct mvpp2_port *port = netdev_priv(dev);

	/* Clear the whole UC and MC list */
	mvpp2_prs_mac_del_all(port);

	if (dev->flags & IFF_PROMISC) {
		mvpp2_set_rx_promisc(port, true);
		return;
	}

	mvpp2_set_rx_promisc(port, false);

	if (netdev_uc_count(dev) > MVPP2_PRS_MAC_UC_FILT_MAX ||
	    mvpp2_prs_mac_da_accept_list(port, &dev->uc))
		mvpp2_prs_mac_promisc_set(port->priv, port->id,
					  MVPP2_PRS_L2_UNI_CAST, true);

	if (dev->flags & IFF_ALLMULTI) {
		mvpp2_prs_mac_promisc_set(port->priv, port->id,
					  MVPP2_PRS_L2_MULTI_CAST, true);
		return;
	}

	if (netdev_mc_count(dev) > MVPP2_PRS_MAC_MC_FILT_MAX ||
	    mvpp2_prs_mac_da_accept_list(port, &dev->mc))
		mvpp2_prs_mac_promisc_set(port->priv, port->id,
					  MVPP2_PRS_L2_MULTI_CAST, true);
3839 3840 3841 3842 3843 3844 3845
}

static int mvpp2_set_mac_address(struct net_device *dev, void *p)
{
	const struct sockaddr *addr = p;
	int err;

3846 3847
	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;
3848 3849

	err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
3850 3851 3852 3853 3854
	if (err) {
		/* Reconfigure parser accept the original MAC address */
		mvpp2_prs_update_mac_da(dev, dev->dev_addr);
		netdev_err(dev, "failed to change MAC address\n");
	}
3855 3856 3857
	return err;
}

M
Matteo Croce 已提交
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894
/* Shut down all the ports, reconfigure the pools as percpu or shared,
 * then bring up again all ports.
 */
static int mvpp2_bm_switch_buffers(struct mvpp2 *priv, bool percpu)
{
	int numbufs = MVPP2_BM_POOLS_NUM, i;
	struct mvpp2_port *port = NULL;
	bool status[MVPP2_MAX_PORTS];

	for (i = 0; i < priv->port_count; i++) {
		port = priv->port_list[i];
		status[i] = netif_running(port->dev);
		if (status[i])
			mvpp2_stop(port->dev);
	}

	/* nrxqs is the same for all ports */
	if (priv->percpu_pools)
		numbufs = port->nrxqs * 2;

	for (i = 0; i < numbufs; i++)
		mvpp2_bm_pool_destroy(port->dev->dev.parent, priv, &priv->bm_pools[i]);

	devm_kfree(port->dev->dev.parent, priv->bm_pools);
	priv->percpu_pools = percpu;
	mvpp2_bm_init(port->dev->dev.parent, priv);

	for (i = 0; i < priv->port_count; i++) {
		port = priv->port_list[i];
		mvpp2_swf_bm_pool_init(port);
		if (status[i])
			mvpp2_open(port->dev);
	}

	return 0;
}

3895 3896 3897
static int mvpp2_change_mtu(struct net_device *dev, int mtu)
{
	struct mvpp2_port *port = netdev_priv(dev);
M
Matteo Croce 已提交
3898
	bool running = netif_running(dev);
M
Matteo Croce 已提交
3899
	struct mvpp2 *priv = port->priv;
3900 3901
	int err;

3902 3903 3904 3905
	if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
		netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
			    ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
		mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
3906 3907
	}

M
Matteo Croce 已提交
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932
	if (MVPP2_RX_PKT_SIZE(mtu) > MVPP2_BM_LONG_PKT_SIZE) {
		if (priv->percpu_pools) {
			netdev_warn(dev, "mtu %d too high, switching to shared buffers", mtu);
			mvpp2_bm_switch_buffers(priv, false);
		}
	} else {
		bool jumbo = false;
		int i;

		for (i = 0; i < priv->port_count; i++)
			if (priv->port_list[i] != port &&
			    MVPP2_RX_PKT_SIZE(priv->port_list[i]->dev->mtu) >
			    MVPP2_BM_LONG_PKT_SIZE) {
				jumbo = true;
				break;
			}

		/* No port is using jumbo frames */
		if (!jumbo) {
			dev_info(port->dev->dev.parent,
				 "all ports have a low MTU, switching to per-cpu buffers");
			mvpp2_bm_switch_buffers(priv, true);
		}
	}

M
Matteo Croce 已提交
3933 3934
	if (running)
		mvpp2_stop_dev(port);
3935 3936

	err = mvpp2_bm_update_mtu(dev, mtu);
M
Matteo Croce 已提交
3937 3938 3939 3940 3941
	if (err) {
		netdev_err(dev, "failed to change MTU\n");
		/* Reconfigure BM to the original MTU */
		mvpp2_bm_update_mtu(dev, dev->mtu);
	} else {
3942 3943 3944
		port->pkt_size =  MVPP2_RX_PKT_SIZE(mtu);
	}

M
Matteo Croce 已提交
3945 3946 3947 3948 3949
	if (running) {
		mvpp2_start_dev(port);
		mvpp2_egress_enable(port);
		mvpp2_ingress_enable(port);
	}
3950 3951 3952 3953

	return err;
}

3954
static void
3955 3956 3957 3958
mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
{
	struct mvpp2_port *port = netdev_priv(dev);
	unsigned int start;
3959
	unsigned int cpu;
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987

	for_each_possible_cpu(cpu) {
		struct mvpp2_pcpu_stats *cpu_stats;
		u64 rx_packets;
		u64 rx_bytes;
		u64 tx_packets;
		u64 tx_bytes;

		cpu_stats = per_cpu_ptr(port->stats, cpu);
		do {
			start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
			rx_packets = cpu_stats->rx_packets;
			rx_bytes   = cpu_stats->rx_bytes;
			tx_packets = cpu_stats->tx_packets;
			tx_bytes   = cpu_stats->tx_bytes;
		} while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));

		stats->rx_packets += rx_packets;
		stats->rx_bytes   += rx_bytes;
		stats->tx_packets += tx_packets;
		stats->tx_bytes   += tx_bytes;
	}

	stats->rx_errors	= dev->stats.rx_errors;
	stats->rx_dropped	= dev->stats.rx_dropped;
	stats->tx_dropped	= dev->stats.tx_dropped;
}

3988 3989
static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
A
Antoine Tenart 已提交
3990
	struct mvpp2_port *port = netdev_priv(dev);
3991

A
Antoine Tenart 已提交
3992
	if (!port->phylink)
3993 3994
		return -ENOTSUPP;

A
Antoine Tenart 已提交
3995
	return phylink_mii_ioctl(port->phylink, ifr, cmd);
3996 3997
}

3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
static int mvpp2_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid)
{
	struct mvpp2_port *port = netdev_priv(dev);
	int ret;

	ret = mvpp2_prs_vid_entry_add(port, vid);
	if (ret)
		netdev_err(dev, "rx-vlan-filter offloading cannot accept more than %d VIDs per port\n",
			   MVPP2_PRS_VLAN_FILT_MAX - 1);
	return ret;
}

static int mvpp2_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid)
{
	struct mvpp2_port *port = netdev_priv(dev);

	mvpp2_prs_vid_entry_remove(port, vid);
	return 0;
}

static int mvpp2_set_features(struct net_device *dev,
			      netdev_features_t features)
{
	netdev_features_t changed = dev->features ^ features;
	struct mvpp2_port *port = netdev_priv(dev);

	if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
		if (features & NETIF_F_HW_VLAN_CTAG_FILTER) {
			mvpp2_prs_vid_enable_filtering(port);
		} else {
			/* Invalidate all registered VID filters for this
			 * port
			 */
			mvpp2_prs_vid_remove_all(port);

			mvpp2_prs_vid_disable_filtering(port);
		}
	}

4037 4038
	if (changed & NETIF_F_RXHASH) {
		if (features & NETIF_F_RXHASH)
4039
			mvpp22_port_rss_enable(port);
4040
		else
4041
			mvpp22_port_rss_disable(port);
4042 4043
	}

4044 4045 4046
	return 0;
}

4047 4048
/* Ethtool methods */

A
Antoine Tenart 已提交
4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
static int mvpp2_ethtool_nway_reset(struct net_device *dev)
{
	struct mvpp2_port *port = netdev_priv(dev);

	if (!port->phylink)
		return -ENOTSUPP;

	return phylink_ethtool_nway_reset(port->phylink);
}

4059 4060 4061 4062 4063 4064 4065
/* Set interrupt coalescing for ethtools */
static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
				      struct ethtool_coalesce *c)
{
	struct mvpp2_port *port = netdev_priv(dev);
	int queue;

4066
	for (queue = 0; queue < port->nrxqs; queue++) {
4067 4068 4069 4070
		struct mvpp2_rx_queue *rxq = port->rxqs[queue];

		rxq->time_coal = c->rx_coalesce_usecs;
		rxq->pkts_coal = c->rx_max_coalesced_frames;
4071 4072
		mvpp2_rx_pkts_coal_set(port, rxq);
		mvpp2_rx_time_coal_set(port, rxq);
4073 4074
	}

4075 4076 4077 4078 4079
	if (port->has_tx_irqs) {
		port->tx_time_coal = c->tx_coalesce_usecs;
		mvpp2_tx_time_coal_set(port);
	}

4080
	for (queue = 0; queue < port->ntxqs; queue++) {
4081 4082 4083
		struct mvpp2_tx_queue *txq = port->txqs[queue];

		txq->done_pkts_coal = c->tx_max_coalesced_frames;
4084 4085 4086

		if (port->has_tx_irqs)
			mvpp2_tx_pkts_coal_set(port, txq);
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	}

	return 0;
}

/* get coalescing for ethtools */
static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
				      struct ethtool_coalesce *c)
{
	struct mvpp2_port *port = netdev_priv(dev);

4098 4099 4100
	c->rx_coalesce_usecs       = port->rxqs[0]->time_coal;
	c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
	c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
4101
	c->tx_coalesce_usecs       = port->tx_time_coal;
4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
	return 0;
}

static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
				      struct ethtool_drvinfo *drvinfo)
{
	strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
		sizeof(drvinfo->driver));
	strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
		sizeof(drvinfo->version));
	strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
		sizeof(drvinfo->bus_info));
}

static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
					struct ethtool_ringparam *ring)
{
	struct mvpp2_port *port = netdev_priv(dev);

4121 4122
	ring->rx_max_pending = MVPP2_MAX_RXD_MAX;
	ring->tx_max_pending = MVPP2_MAX_TXD_MAX;
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182
	ring->rx_pending = port->rx_ring_size;
	ring->tx_pending = port->tx_ring_size;
}

static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
				       struct ethtool_ringparam *ring)
{
	struct mvpp2_port *port = netdev_priv(dev);
	u16 prev_rx_ring_size = port->rx_ring_size;
	u16 prev_tx_ring_size = port->tx_ring_size;
	int err;

	err = mvpp2_check_ringparam_valid(dev, ring);
	if (err)
		return err;

	if (!netif_running(dev)) {
		port->rx_ring_size = ring->rx_pending;
		port->tx_ring_size = ring->tx_pending;
		return 0;
	}

	/* The interface is running, so we have to force a
	 * reallocation of the queues
	 */
	mvpp2_stop_dev(port);
	mvpp2_cleanup_rxqs(port);
	mvpp2_cleanup_txqs(port);

	port->rx_ring_size = ring->rx_pending;
	port->tx_ring_size = ring->tx_pending;

	err = mvpp2_setup_rxqs(port);
	if (err) {
		/* Reallocate Rx queues with the original ring size */
		port->rx_ring_size = prev_rx_ring_size;
		ring->rx_pending = prev_rx_ring_size;
		err = mvpp2_setup_rxqs(port);
		if (err)
			goto err_out;
	}
	err = mvpp2_setup_txqs(port);
	if (err) {
		/* Reallocate Tx queues with the original ring size */
		port->tx_ring_size = prev_tx_ring_size;
		ring->tx_pending = prev_tx_ring_size;
		err = mvpp2_setup_txqs(port);
		if (err)
			goto err_clean_rxqs;
	}

	mvpp2_start_dev(port);
	mvpp2_egress_enable(port);
	mvpp2_ingress_enable(port);

	return 0;

err_clean_rxqs:
	mvpp2_cleanup_rxqs(port);
err_out:
4183
	netdev_err(dev, "failed to change ring parameters");
4184 4185 4186
	return err;
}

A
Antoine Tenart 已提交
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230
static void mvpp2_ethtool_get_pause_param(struct net_device *dev,
					  struct ethtool_pauseparam *pause)
{
	struct mvpp2_port *port = netdev_priv(dev);

	if (!port->phylink)
		return;

	phylink_ethtool_get_pauseparam(port->phylink, pause);
}

static int mvpp2_ethtool_set_pause_param(struct net_device *dev,
					 struct ethtool_pauseparam *pause)
{
	struct mvpp2_port *port = netdev_priv(dev);

	if (!port->phylink)
		return -ENOTSUPP;

	return phylink_ethtool_set_pauseparam(port->phylink, pause);
}

static int mvpp2_ethtool_get_link_ksettings(struct net_device *dev,
					    struct ethtool_link_ksettings *cmd)
{
	struct mvpp2_port *port = netdev_priv(dev);

	if (!port->phylink)
		return -ENOTSUPP;

	return phylink_ethtool_ksettings_get(port->phylink, cmd);
}

static int mvpp2_ethtool_set_link_ksettings(struct net_device *dev,
					    const struct ethtool_link_ksettings *cmd)
{
	struct mvpp2_port *port = netdev_priv(dev);

	if (!port->phylink)
		return -ENOTSUPP;

	return phylink_ethtool_ksettings_set(port->phylink, cmd);
}

4231 4232 4233 4234
static int mvpp2_ethtool_get_rxnfc(struct net_device *dev,
				   struct ethtool_rxnfc *info, u32 *rules)
{
	struct mvpp2_port *port = netdev_priv(dev);
4235
	int ret = 0, i, loc = 0;
4236 4237 4238 4239 4240

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;

	switch (info->cmd) {
4241 4242 4243
	case ETHTOOL_GRXFH:
		ret = mvpp2_ethtool_rxfh_get(port, info);
		break;
4244 4245 4246
	case ETHTOOL_GRXRINGS:
		info->data = port->nrxqs;
		break;
4247 4248 4249 4250 4251 4252 4253
	case ETHTOOL_GRXCLSRLCNT:
		info->rule_cnt = port->n_rfs_rules;
		break;
	case ETHTOOL_GRXCLSRULE:
		ret = mvpp2_ethtool_cls_rule_get(port, info);
		break;
	case ETHTOOL_GRXCLSRLALL:
4254
		for (i = 0; i < MVPP2_N_RFS_ENTRIES_PER_FLOW; i++) {
4255 4256 4257 4258
			if (port->rfs_rules[i])
				rules[loc++] = i;
		}
		break;
4259 4260 4261 4262
	default:
		return -ENOTSUPP;
	}

4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
	return ret;
}

static int mvpp2_ethtool_set_rxnfc(struct net_device *dev,
				   struct ethtool_rxnfc *info)
{
	struct mvpp2_port *port = netdev_priv(dev);
	int ret = 0;

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;

	switch (info->cmd) {
	case ETHTOOL_SRXFH:
		ret = mvpp2_ethtool_rxfh_set(port, info);
		break;
4279 4280 4281 4282 4283 4284
	case ETHTOOL_SRXCLSRLINS:
		ret = mvpp2_ethtool_cls_rule_ins(port, info);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		ret = mvpp2_ethtool_cls_rule_del(port, info);
		break;
4285 4286 4287 4288
	default:
		return -EOPNOTSUPP;
	}
	return ret;
4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
}

static u32 mvpp2_ethtool_get_rxfh_indir_size(struct net_device *dev)
{
	return mvpp22_rss_is_supported() ? MVPP22_RSS_TABLE_ENTRIES : 0;
}

static int mvpp2_ethtool_get_rxfh(struct net_device *dev, u32 *indir, u8 *key,
				  u8 *hfunc)
{
	struct mvpp2_port *port = netdev_priv(dev);
4300
	int ret = 0;
4301 4302 4303 4304 4305

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;

	if (indir)
4306
		ret = mvpp22_port_rss_ctx_indir_get(port, 0, indir);
4307 4308 4309 4310

	if (hfunc)
		*hfunc = ETH_RSS_HASH_CRC32;

4311
	return ret;
4312 4313 4314 4315 4316 4317
}

static int mvpp2_ethtool_set_rxfh(struct net_device *dev, const u32 *indir,
				  const u8 *key, const u8 hfunc)
{
	struct mvpp2_port *port = netdev_priv(dev);
4318
	int ret = 0;
4319 4320 4321 4322 4323 4324 4325 4326 4327 4328

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;

	if (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_CRC32)
		return -EOPNOTSUPP;

	if (key)
		return -EOPNOTSUPP;

4329 4330
	if (indir)
		ret = mvpp22_port_rss_ctx_indir_set(port, 0, indir);
4331

4332
	return ret;
4333 4334
}

4335 4336 4337 4338 4339 4340 4341 4342
static int mvpp2_ethtool_get_rxfh_context(struct net_device *dev, u32 *indir,
					  u8 *key, u8 *hfunc, u32 rss_context)
{
	struct mvpp2_port *port = netdev_priv(dev);
	int ret = 0;

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;
4343 4344
	if (rss_context >= MVPP22_N_RSS_TABLES)
		return -EINVAL;
4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382

	if (hfunc)
		*hfunc = ETH_RSS_HASH_CRC32;

	if (indir)
		ret = mvpp22_port_rss_ctx_indir_get(port, rss_context, indir);

	return ret;
}

static int mvpp2_ethtool_set_rxfh_context(struct net_device *dev,
					  const u32 *indir, const u8 *key,
					  const u8 hfunc, u32 *rss_context,
					  bool delete)
{
	struct mvpp2_port *port = netdev_priv(dev);
	int ret;

	if (!mvpp22_rss_is_supported())
		return -EOPNOTSUPP;

	if (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_CRC32)
		return -EOPNOTSUPP;

	if (key)
		return -EOPNOTSUPP;

	if (delete)
		return mvpp22_port_rss_ctx_delete(port, *rss_context);

	if (*rss_context == ETH_RXFH_CONTEXT_ALLOC) {
		ret = mvpp22_port_rss_ctx_create(port, rss_context);
		if (ret)
			return ret;
	}

	return mvpp22_port_rss_ctx_indir_set(port, *rss_context, indir);
}
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392
/* Device ops */

static const struct net_device_ops mvpp2_netdev_ops = {
	.ndo_open		= mvpp2_open,
	.ndo_stop		= mvpp2_stop,
	.ndo_start_xmit		= mvpp2_tx,
	.ndo_set_rx_mode	= mvpp2_set_rx_mode,
	.ndo_set_mac_address	= mvpp2_set_mac_address,
	.ndo_change_mtu		= mvpp2_change_mtu,
	.ndo_get_stats64	= mvpp2_get_stats64,
4393
	.ndo_do_ioctl		= mvpp2_ioctl,
4394 4395 4396
	.ndo_vlan_rx_add_vid	= mvpp2_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= mvpp2_vlan_rx_kill_vid,
	.ndo_set_features	= mvpp2_set_features,
4397 4398 4399
};

static const struct ethtool_ops mvpp2_eth_tool_ops = {
4400 4401
	.supported_coalesce_params = ETHTOOL_COALESCE_USECS |
				     ETHTOOL_COALESCE_MAX_FRAMES,
A
Antoine Tenart 已提交
4402
	.nway_reset		= mvpp2_ethtool_nway_reset,
4403 4404 4405 4406 4407 4408 4409 4410 4411
	.get_link		= ethtool_op_get_link,
	.set_coalesce		= mvpp2_ethtool_set_coalesce,
	.get_coalesce		= mvpp2_ethtool_get_coalesce,
	.get_drvinfo		= mvpp2_ethtool_get_drvinfo,
	.get_ringparam		= mvpp2_ethtool_get_ringparam,
	.set_ringparam		= mvpp2_ethtool_set_ringparam,
	.get_strings		= mvpp2_ethtool_get_strings,
	.get_ethtool_stats	= mvpp2_ethtool_get_stats,
	.get_sset_count		= mvpp2_ethtool_get_sset_count,
A
Antoine Tenart 已提交
4412 4413 4414 4415
	.get_pauseparam		= mvpp2_ethtool_get_pause_param,
	.set_pauseparam		= mvpp2_ethtool_set_pause_param,
	.get_link_ksettings	= mvpp2_ethtool_get_link_ksettings,
	.set_link_ksettings	= mvpp2_ethtool_set_link_ksettings,
4416
	.get_rxnfc		= mvpp2_ethtool_get_rxnfc,
4417
	.set_rxnfc		= mvpp2_ethtool_set_rxnfc,
4418 4419 4420
	.get_rxfh_indir_size	= mvpp2_ethtool_get_rxfh_indir_size,
	.get_rxfh		= mvpp2_ethtool_get_rxfh,
	.set_rxfh		= mvpp2_ethtool_set_rxfh,
4421 4422
	.get_rxfh_context	= mvpp2_ethtool_get_rxfh_context,
	.set_rxfh_context	= mvpp2_ethtool_set_rxfh_context,
4423 4424
};

4425 4426 4427 4428 4429
/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
 * had a single IRQ defined per-port.
 */
static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
					   struct device_node *port_node)
4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
{
	struct mvpp2_queue_vector *v = &port->qvecs[0];

	v->first_rxq = 0;
	v->nrxqs = port->nrxqs;
	v->type = MVPP2_QUEUE_VECTOR_SHARED;
	v->sw_thread_id = 0;
	v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
	v->port = port;
	v->irq = irq_of_parse_and_map(port_node, 0);
	if (v->irq <= 0)
		return -EINVAL;
	netif_napi_add(port->dev, &v->napi, mvpp2_poll,
		       NAPI_POLL_WEIGHT);

	port->nqvecs = 1;

	return 0;
}

4450 4451 4452
static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
					  struct device_node *port_node)
{
4453
	struct mvpp2 *priv = port->priv;
4454 4455 4456
	struct mvpp2_queue_vector *v;
	int i, ret;

4457 4458 4459 4460 4461 4462 4463 4464
	switch (queue_mode) {
	case MVPP2_QDIST_SINGLE_MODE:
		port->nqvecs = priv->nthreads + 1;
		break;
	case MVPP2_QDIST_MULTI_MODE:
		port->nqvecs = priv->nthreads;
		break;
	}
4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475

	for (i = 0; i < port->nqvecs; i++) {
		char irqname[16];

		v = port->qvecs + i;

		v->port = port;
		v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
		v->sw_thread_id = i;
		v->sw_thread_mask = BIT(i);

4476 4477 4478 4479
		if (port->flags & MVPP2_F_DT_COMPAT)
			snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
		else
			snprintf(irqname, sizeof(irqname), "hif%d", i);
4480 4481

		if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
4482 4483
			v->first_rxq = i;
			v->nrxqs = 1;
4484 4485 4486 4487 4488
		} else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
			   i == (port->nqvecs - 1)) {
			v->first_rxq = 0;
			v->nrxqs = port->nrxqs;
			v->type = MVPP2_QUEUE_VECTOR_SHARED;
4489 4490 4491

			if (port->flags & MVPP2_F_DT_COMPAT)
				strncpy(irqname, "rx-shared", sizeof(irqname));
4492 4493
		}

4494 4495 4496 4497
		if (port_node)
			v->irq = of_irq_get_byname(port_node, irqname);
		else
			v->irq = fwnode_irq_get(port->fwnode, i);
4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523
		if (v->irq <= 0) {
			ret = -EINVAL;
			goto err;
		}

		netif_napi_add(port->dev, &v->napi, mvpp2_poll,
			       NAPI_POLL_WEIGHT);
	}

	return 0;

err:
	for (i = 0; i < port->nqvecs; i++)
		irq_dispose_mapping(port->qvecs[i].irq);
	return ret;
}

static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
				    struct device_node *port_node)
{
	if (port->has_tx_irqs)
		return mvpp2_multi_queue_vectors_init(port, port_node);
	else
		return mvpp2_simple_queue_vectors_init(port, port_node);
}

4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
{
	int i;

	for (i = 0; i < port->nqvecs; i++)
		irq_dispose_mapping(port->qvecs[i].irq);
}

/* Configure Rx queue group interrupt for this port */
static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
{
	struct mvpp2 *priv = port->priv;
	u32 val;
	int i;

	if (priv->hw_version == MVPP21) {
		mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
			    port->nrxqs);
		return;
	}

	/* Handle the more complicated PPv2.2 case */
	for (i = 0; i < port->nqvecs; i++) {
		struct mvpp2_queue_vector *qv = port->qvecs + i;

		if (!qv->nrxqs)
			continue;

		val = qv->sw_thread_id;
		val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
		mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);

		val = qv->first_rxq;
		val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
		mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
	}
}

4562 4563 4564 4565 4566 4567
/* Initialize port HW */
static int mvpp2_port_init(struct mvpp2_port *port)
{
	struct device *dev = port->dev->dev.parent;
	struct mvpp2 *priv = port->priv;
	struct mvpp2_txq_pcpu *txq_pcpu;
4568
	unsigned int thread;
4569
	int queue, err;
4570

4571 4572
	/* Checks for hardware constraints */
	if (port->first_rxq + port->nrxqs >
4573
	    MVPP2_MAX_PORTS * priv->max_port_rxqs)
4574 4575
		return -EINVAL;

4576
	if (port->nrxqs > priv->max_port_rxqs || port->ntxqs > MVPP2_MAX_TXQ)
4577 4578
		return -EINVAL;

4579 4580 4581 4582
	/* Disable port */
	mvpp2_egress_disable(port);
	mvpp2_port_disable(port);

4583 4584
	port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;

4585
	port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
4586 4587 4588 4589 4590 4591 4592
				  GFP_KERNEL);
	if (!port->txqs)
		return -ENOMEM;

	/* Associate physical Tx queues to this port and initialize.
	 * The mapping is predefined.
	 */
4593
	for (queue = 0; queue < port->ntxqs; queue++) {
4594 4595 4596 4597
		int queue_phy_id = mvpp2_txq_phys(port->id, queue);
		struct mvpp2_tx_queue *txq;

		txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
4598 4599 4600 4601
		if (!txq) {
			err = -ENOMEM;
			goto err_free_percpu;
		}
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611

		txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
		if (!txq->pcpu) {
			err = -ENOMEM;
			goto err_free_percpu;
		}

		txq->id = queue_phy_id;
		txq->log_id = queue;
		txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
4612
		for (thread = 0; thread < priv->nthreads; thread++) {
4613 4614
			txq_pcpu = per_cpu_ptr(txq->pcpu, thread);
			txq_pcpu->thread = thread;
4615 4616 4617 4618 4619
		}

		port->txqs[queue] = txq;
	}

4620
	port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
4621 4622 4623 4624 4625 4626 4627
				  GFP_KERNEL);
	if (!port->rxqs) {
		err = -ENOMEM;
		goto err_free_percpu;
	}

	/* Allocate and initialize Rx queue for this port */
4628
	for (queue = 0; queue < port->nrxqs; queue++) {
4629 4630 4631 4632
		struct mvpp2_rx_queue *rxq;

		/* Map physical Rx queue to port's logical Rx queue */
		rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
4633 4634
		if (!rxq) {
			err = -ENOMEM;
4635
			goto err_free_percpu;
4636
		}
4637 4638 4639 4640 4641 4642 4643 4644
		/* Map this Rx queue to a physical queue */
		rxq->id = port->first_rxq + queue;
		rxq->port = port->id;
		rxq->logic_rxq = queue;

		port->rxqs[queue] = rxq;
	}

4645
	mvpp2_rx_irqs_setup(port);
4646 4647

	/* Create Rx descriptor rings */
4648
	for (queue = 0; queue < port->nrxqs; queue++) {
4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664
		struct mvpp2_rx_queue *rxq = port->rxqs[queue];

		rxq->size = port->rx_ring_size;
		rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
		rxq->time_coal = MVPP2_RX_COAL_USEC;
	}

	mvpp2_ingress_disable(port);

	/* Port default configuration */
	mvpp2_defaults_set(port);

	/* Port's classifier configuration */
	mvpp2_cls_oversize_rxq_set(port);
	mvpp2_cls_port_config(port);

4665
	if (mvpp22_rss_is_supported())
4666
		mvpp22_port_rss_init(port);
4667

4668 4669 4670 4671 4672 4673 4674 4675
	/* Provide an initial Rx packet size */
	port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);

	/* Initialize pools for swf */
	err = mvpp2_swf_bm_pool_init(port);
	if (err)
		goto err_free_percpu;

4676 4677 4678 4679
	/* Clear all port stats */
	mvpp2_read_stats(port);
	memset(port->ethtool_stats, 0,
	       MVPP2_N_ETHTOOL_STATS(port->ntxqs, port->nrxqs) * sizeof(u64));
4680

4681 4682 4683
	return 0;

err_free_percpu:
4684
	for (queue = 0; queue < port->ntxqs; queue++) {
4685 4686 4687 4688 4689 4690 4691
		if (!port->txqs[queue])
			continue;
		free_percpu(port->txqs[queue]->pcpu);
	}
	return err;
}

4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
static bool mvpp22_port_has_legacy_tx_irqs(struct device_node *port_node,
					   unsigned long *flags)
{
	char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1", "tx-cpu2",
			  "tx-cpu3" };
	int i;

	for (i = 0; i < 5; i++)
		if (of_property_match_string(port_node, "interrupt-names",
					     irqs[i]) < 0)
			return false;

	*flags |= MVPP2_F_DT_COMPAT;
	return true;
}

/* Checks if the port dt description has the required Tx interrupts:
 * - PPv2.1: there are no such interrupts.
 * - PPv2.2:
 *   - The old DTs have: "rx-shared", "tx-cpuX" with X in [0...3]
 *   - The new ones have: "hifX" with X in [0..8]
 *
 * All those variants are supported to keep the backward compatibility.
4715
 */
4716 4717 4718
static bool mvpp2_port_has_irqs(struct mvpp2 *priv,
				struct device_node *port_node,
				unsigned long *flags)
4719
{
4720 4721
	char name[5];
	int i;
4722

4723 4724 4725 4726
	/* ACPI */
	if (!port_node)
		return true;

4727 4728 4729
	if (priv->hw_version == MVPP21)
		return false;

4730 4731 4732 4733 4734 4735 4736
	if (mvpp22_port_has_legacy_tx_irqs(port_node, flags))
		return true;

	for (i = 0; i < MVPP2_MAX_THREADS; i++) {
		snprintf(name, 5, "hif%d", i);
		if (of_property_match_string(port_node, "interrupt-names",
					     name) < 0)
4737 4738 4739 4740 4741 4742
			return false;
	}

	return true;
}

4743
static void mvpp2_port_copy_mac_addr(struct net_device *dev, struct mvpp2 *priv,
4744
				     struct fwnode_handle *fwnode,
4745 4746 4747 4748
				     char **mac_from)
{
	struct mvpp2_port *port = netdev_priv(dev);
	char hw_mac_addr[ETH_ALEN] = {0};
4749
	char fw_mac_addr[ETH_ALEN];
4750

4751 4752 4753
	if (fwnode_get_mac_address(fwnode, fw_mac_addr, ETH_ALEN)) {
		*mac_from = "firmware node";
		ether_addr_copy(dev->dev_addr, fw_mac_addr);
4754 4755
		return;
	}
4756

4757 4758 4759 4760 4761 4762 4763
	if (priv->hw_version == MVPP21) {
		mvpp21_get_mac_address(port, hw_mac_addr);
		if (is_valid_ether_addr(hw_mac_addr)) {
			*mac_from = "hardware";
			ether_addr_copy(dev->dev_addr, hw_mac_addr);
			return;
		}
4764
	}
4765 4766 4767

	*mac_from = "random";
	eth_hw_addr_random(dev);
4768 4769
}

4770 4771 4772 4773 4774
static struct mvpp2_port *mvpp2_phylink_to_port(struct phylink_config *config)
{
	return container_of(config, struct mvpp2_port, phylink_config);
}

4775
static void mvpp2_phylink_validate(struct phylink_config *config,
A
Antoine Tenart 已提交
4776 4777 4778
				   unsigned long *supported,
				   struct phylink_link_state *state)
{
4779
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
A
Antoine Tenart 已提交
4780 4781
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };

4782 4783
	/* Invalid combinations */
	switch (state->interface) {
4784
	case PHY_INTERFACE_MODE_10GBASER:
4785
	case PHY_INTERFACE_MODE_XAUI:
4786
		if (!mvpp2_port_supports_xlg(port))
4787 4788 4789 4790 4791 4792
			goto empty_set;
		break;
	case PHY_INTERFACE_MODE_RGMII:
	case PHY_INTERFACE_MODE_RGMII_ID:
	case PHY_INTERFACE_MODE_RGMII_RXID:
	case PHY_INTERFACE_MODE_RGMII_TXID:
4793
		if (!mvpp2_port_supports_rgmii(port))
4794 4795 4796 4797 4798 4799
			goto empty_set;
		break;
	default:
		break;
	}

A
Antoine Tenart 已提交
4800 4801 4802 4803 4804
	phylink_set(mask, Autoneg);
	phylink_set_port_modes(mask);
	phylink_set(mask, Pause);
	phylink_set(mask, Asym_Pause);

A
Antoine Tenart 已提交
4805
	switch (state->interface) {
4806
	case PHY_INTERFACE_MODE_10GBASER:
4807
	case PHY_INTERFACE_MODE_XAUI:
4808
	case PHY_INTERFACE_MODE_NA:
4809
		if (mvpp2_port_supports_xlg(port)) {
4810
			phylink_set(mask, 10000baseT_Full);
4811 4812 4813 4814 4815 4816 4817
			phylink_set(mask, 10000baseCR_Full);
			phylink_set(mask, 10000baseSR_Full);
			phylink_set(mask, 10000baseLR_Full);
			phylink_set(mask, 10000baseLRM_Full);
			phylink_set(mask, 10000baseER_Full);
			phylink_set(mask, 10000baseKR_Full);
		}
4818 4819
		if (state->interface != PHY_INTERFACE_MODE_NA)
			break;
A
Antoine Tenart 已提交
4820
		/* Fall-through */
4821 4822 4823 4824 4825
	case PHY_INTERFACE_MODE_RGMII:
	case PHY_INTERFACE_MODE_RGMII_ID:
	case PHY_INTERFACE_MODE_RGMII_RXID:
	case PHY_INTERFACE_MODE_RGMII_TXID:
	case PHY_INTERFACE_MODE_SGMII:
A
Antoine Tenart 已提交
4826 4827 4828 4829
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
4830 4831 4832 4833
		phylink_set(mask, 1000baseT_Full);
		phylink_set(mask, 1000baseX_Full);
		if (state->interface != PHY_INTERFACE_MODE_NA)
			break;
A
Antoine Tenart 已提交
4834 4835
		/* Fall-through */
	case PHY_INTERFACE_MODE_1000BASEX:
A
Antoine Tenart 已提交
4836
	case PHY_INTERFACE_MODE_2500BASEX:
4837 4838 4839 4840 4841 4842 4843 4844 4845 4846
		if (port->comphy ||
		    state->interface != PHY_INTERFACE_MODE_2500BASEX) {
			phylink_set(mask, 1000baseT_Full);
			phylink_set(mask, 1000baseX_Full);
		}
		if (port->comphy ||
		    state->interface == PHY_INTERFACE_MODE_2500BASEX) {
			phylink_set(mask, 2500baseT_Full);
			phylink_set(mask, 2500baseX_Full);
		}
4847 4848 4849
		break;
	default:
		goto empty_set;
A
Antoine Tenart 已提交
4850 4851 4852 4853 4854
	}

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);
4855 4856

	phylink_helper_basex_speed(state);
4857 4858 4859 4860
	return;

empty_set:
	bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
A
Antoine Tenart 已提交
4861 4862
}

4863 4864
static void mvpp22_xlg_pcs_get_state(struct mvpp2_port *port,
				     struct phylink_link_state *state)
A
Antoine Tenart 已提交
4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882
{
	u32 val;

	state->speed = SPEED_10000;
	state->duplex = 1;
	state->an_complete = 1;

	val = readl(port->base + MVPP22_XLG_STATUS);
	state->link = !!(val & MVPP22_XLG_STATUS_LINK_UP);

	state->pause = 0;
	val = readl(port->base + MVPP22_XLG_CTRL0_REG);
	if (val & MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN)
		state->pause |= MLO_PAUSE_TX;
	if (val & MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN)
		state->pause |= MLO_PAUSE_RX;
}

4883 4884
static void mvpp2_gmac_pcs_get_state(struct mvpp2_port *port,
				     struct phylink_link_state *state)
A
Antoine Tenart 已提交
4885 4886 4887 4888 4889 4890 4891 4892 4893
{
	u32 val;

	val = readl(port->base + MVPP2_GMAC_STATUS0);

	state->an_complete = !!(val & MVPP2_GMAC_STATUS0_AN_COMPLETE);
	state->link = !!(val & MVPP2_GMAC_STATUS0_LINK_UP);
	state->duplex = !!(val & MVPP2_GMAC_STATUS0_FULL_DUPLEX);

A
Antoine Tenart 已提交
4894 4895
	switch (port->phy_interface) {
	case PHY_INTERFACE_MODE_1000BASEX:
A
Antoine Tenart 已提交
4896
		state->speed = SPEED_1000;
A
Antoine Tenart 已提交
4897
		break;
A
Antoine Tenart 已提交
4898 4899 4900
	case PHY_INTERFACE_MODE_2500BASEX:
		state->speed = SPEED_2500;
		break;
A
Antoine Tenart 已提交
4901 4902 4903 4904 4905 4906 4907 4908
	default:
		if (val & MVPP2_GMAC_STATUS0_GMII_SPEED)
			state->speed = SPEED_1000;
		else if (val & MVPP2_GMAC_STATUS0_MII_SPEED)
			state->speed = SPEED_100;
		else
			state->speed = SPEED_10;
	}
A
Antoine Tenart 已提交
4909 4910 4911 4912 4913 4914 4915 4916

	state->pause = 0;
	if (val & MVPP2_GMAC_STATUS0_RX_PAUSE)
		state->pause |= MLO_PAUSE_RX;
	if (val & MVPP2_GMAC_STATUS0_TX_PAUSE)
		state->pause |= MLO_PAUSE_TX;
}

4917 4918
static void mvpp2_phylink_mac_pcs_get_state(struct phylink_config *config,
					    struct phylink_link_state *state)
A
Antoine Tenart 已提交
4919
{
4920
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
A
Antoine Tenart 已提交
4921 4922 4923 4924 4925 4926

	if (port->priv->hw_version == MVPP22 && port->gop_id == 0) {
		u32 mode = readl(port->base + MVPP22_XLG_CTRL3_REG);
		mode &= MVPP22_XLG_CTRL3_MACMODESELECT_MASK;

		if (mode == MVPP22_XLG_CTRL3_MACMODESELECT_10G) {
4927 4928
			mvpp22_xlg_pcs_get_state(port, state);
			return;
A
Antoine Tenart 已提交
4929 4930 4931
		}
	}

4932
	mvpp2_gmac_pcs_get_state(port, state);
A
Antoine Tenart 已提交
4933 4934
}

4935
static void mvpp2_mac_an_restart(struct phylink_config *config)
A
Antoine Tenart 已提交
4936
{
4937
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
4938
	u32 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
A
Antoine Tenart 已提交
4939

4940 4941 4942 4943
	writel(val | MVPP2_GMAC_IN_BAND_RESTART_AN,
	       port->base + MVPP2_GMAC_AUTONEG_CONFIG);
	writel(val & ~MVPP2_GMAC_IN_BAND_RESTART_AN,
	       port->base + MVPP2_GMAC_AUTONEG_CONFIG);
A
Antoine Tenart 已提交
4944 4945 4946 4947 4948
}

static void mvpp2_xlg_config(struct mvpp2_port *port, unsigned int mode,
			     const struct phylink_link_state *state)
{
4949 4950
	u32 old_ctrl0, ctrl0;
	u32 old_ctrl4, ctrl4;
A
Antoine Tenart 已提交
4951

4952 4953
	old_ctrl0 = ctrl0 = readl(port->base + MVPP22_XLG_CTRL0_REG);
	old_ctrl4 = ctrl4 = readl(port->base + MVPP22_XLG_CTRL4_REG);
A
Antoine Tenart 已提交
4954

4955 4956
	ctrl0 |= MVPP22_XLG_CTRL0_MAC_RESET_DIS;

A
Antoine Tenart 已提交
4957 4958
	if (state->pause & MLO_PAUSE_TX)
		ctrl0 |= MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN;
4959 4960 4961
	else
		ctrl0 &= ~MVPP22_XLG_CTRL0_TX_FLOW_CTRL_EN;

A
Antoine Tenart 已提交
4962 4963
	if (state->pause & MLO_PAUSE_RX)
		ctrl0 |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
4964 4965
	else
		ctrl0 &= ~MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
A
Antoine Tenart 已提交
4966

4967 4968 4969
	ctrl4 &= ~(MVPP22_XLG_CTRL4_MACMODSELECT_GMAC |
		   MVPP22_XLG_CTRL4_EN_IDLE_CHECK);
	ctrl4 |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
A
Antoine Tenart 已提交
4970

4971 4972 4973 4974
	if (old_ctrl0 != ctrl0)
		writel(ctrl0, port->base + MVPP22_XLG_CTRL0_REG);
	if (old_ctrl4 != ctrl4)
		writel(ctrl4, port->base + MVPP22_XLG_CTRL4_REG);
4975 4976 4977 4978 4979 4980

	if (!(old_ctrl0 & MVPP22_XLG_CTRL0_MAC_RESET_DIS)) {
		while (!(readl(port->base + MVPP22_XLG_CTRL0_REG) &
			 MVPP22_XLG_CTRL0_MAC_RESET_DIS))
			continue;
	}
A
Antoine Tenart 已提交
4981 4982 4983 4984 4985
}

static void mvpp2_gmac_config(struct mvpp2_port *port, unsigned int mode,
			      const struct phylink_link_state *state)
{
4986 4987 4988 4989
	u32 old_an, an;
	u32 old_ctrl0, ctrl0;
	u32 old_ctrl2, ctrl2;
	u32 old_ctrl4, ctrl4;
A
Antoine Tenart 已提交
4990

4991 4992 4993 4994
	old_an = an = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
	old_ctrl0 = ctrl0 = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
	old_ctrl2 = ctrl2 = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
	old_ctrl4 = ctrl4 = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
A
Antoine Tenart 已提交
4995

4996
	an &= ~(MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FC_ADV_EN |
A
Antoine Tenart 已提交
4997
		MVPP2_GMAC_FC_ADV_ASM_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4998 4999
		MVPP2_GMAC_AN_DUPLEX_EN | MVPP2_GMAC_IN_BAND_AUTONEG |
		MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS);
A
Antoine Tenart 已提交
5000
	ctrl0 &= ~MVPP2_GMAC_PORT_TYPE_MASK;
5001 5002
	ctrl2 &= ~(MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PORT_RESET_MASK |
		   MVPP2_GMAC_PCS_ENABLE_MASK);
A
Antoine Tenart 已提交
5003

5004
	/* Configure port type */
5005
	if (phy_interface_mode_is_8023z(state->interface)) {
5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
		ctrl2 |= MVPP2_GMAC_PCS_ENABLE_MASK;
		ctrl4 &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
		ctrl4 |= MVPP22_CTRL4_SYNC_BYPASS_DIS |
			 MVPP22_CTRL4_DP_CLK_SEL |
			 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
	} else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
		ctrl2 |= MVPP2_GMAC_PCS_ENABLE_MASK | MVPP2_GMAC_INBAND_AN_MASK;
		ctrl4 &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
		ctrl4 |= MVPP22_CTRL4_SYNC_BYPASS_DIS |
			 MVPP22_CTRL4_DP_CLK_SEL |
			 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
	} else if (phy_interface_mode_is_rgmii(state->interface)) {
		ctrl4 &= ~MVPP22_CTRL4_DP_CLK_SEL;
		ctrl4 |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
			 MVPP22_CTRL4_SYNC_BYPASS_DIS |
			 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
A
Antoine Tenart 已提交
5022
	}
A
Antoine Tenart 已提交
5023

5024
	/* Configure advertisement bits */
A
Antoine Tenart 已提交
5025 5026 5027 5028 5029
	if (phylink_test(state->advertising, Pause))
		an |= MVPP2_GMAC_FC_ADV_EN;
	if (phylink_test(state->advertising, Asym_Pause))
		an |= MVPP2_GMAC_FC_ADV_ASM_EN;

5030 5031
	/* Configure negotiation style */
	if (!phylink_autoneg_inband(mode)) {
5032 5033 5034
		/* Phy or fixed speed - no in-band AN, nothing to do, leave the
		 * configured speed, duplex and flow control as-is.
		 */
5035 5036 5037
	} else if (state->interface == PHY_INTERFACE_MODE_SGMII) {
		/* SGMII in-band mode receives the speed and duplex from
		 * the PHY. Flow control information is not received. */
5038 5039 5040 5041 5042
		an &= ~(MVPP2_GMAC_FORCE_LINK_DOWN |
			MVPP2_GMAC_FORCE_LINK_PASS |
			MVPP2_GMAC_CONFIG_MII_SPEED |
			MVPP2_GMAC_CONFIG_GMII_SPEED |
			MVPP2_GMAC_CONFIG_FULL_DUPLEX);
5043 5044 5045 5046 5047 5048 5049 5050 5051 5052
		an |= MVPP2_GMAC_IN_BAND_AUTONEG |
		      MVPP2_GMAC_AN_SPEED_EN |
		      MVPP2_GMAC_AN_DUPLEX_EN;
	} else if (phy_interface_mode_is_8023z(state->interface)) {
		/* 1000BaseX and 2500BaseX ports cannot negotiate speed nor can
		 * they negotiate duplex: they are always operating with a fixed
		 * speed of 1000/2500Mbps in full duplex, so force 1000/2500
		 * speed and full duplex here.
		 */
		ctrl0 |= MVPP2_GMAC_PORT_TYPE_MASK;
5053 5054 5055 5056 5057
		an &= ~(MVPP2_GMAC_FORCE_LINK_DOWN |
			MVPP2_GMAC_FORCE_LINK_PASS |
			MVPP2_GMAC_CONFIG_MII_SPEED |
			MVPP2_GMAC_CONFIG_GMII_SPEED |
			MVPP2_GMAC_CONFIG_FULL_DUPLEX);
5058 5059
		an |= MVPP2_GMAC_IN_BAND_AUTONEG |
		      MVPP2_GMAC_CONFIG_GMII_SPEED |
5060
		      MVPP2_GMAC_CONFIG_FULL_DUPLEX;
A
Antoine Tenart 已提交
5061

5062
		if (state->pause & MLO_PAUSE_AN && state->an_enabled)
5063
			an |= MVPP2_GMAC_FLOW_CTRL_AUTONEG;
A
Antoine Tenart 已提交
5064 5065
	}

5066 5067 5068 5069 5070 5071 5072 5073 5074 5075
/* Some fields of the auto-negotiation register require the port to be down when
 * their value is updated.
 */
#define MVPP2_GMAC_AN_PORT_DOWN_MASK	\
		(MVPP2_GMAC_IN_BAND_AUTONEG | \
		 MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS | \
		 MVPP2_GMAC_CONFIG_MII_SPEED | MVPP2_GMAC_CONFIG_GMII_SPEED | \
		 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_CONFIG_FULL_DUPLEX | \
		 MVPP2_GMAC_AN_DUPLEX_EN)

5076 5077
	if ((old_ctrl0 ^ ctrl0) & MVPP2_GMAC_PORT_TYPE_MASK ||
	    (old_ctrl2 ^ ctrl2) & MVPP2_GMAC_INBAND_AN_MASK ||
5078
	    (old_an ^ an) & MVPP2_GMAC_AN_PORT_DOWN_MASK) {
5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098
		/* Force link down */
		old_an &= ~MVPP2_GMAC_FORCE_LINK_PASS;
		old_an |= MVPP2_GMAC_FORCE_LINK_DOWN;
		writel(old_an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);

		/* Set the GMAC in a reset state - do this in a way that
		 * ensures we clear it below.
		 */
		old_ctrl2 |= MVPP2_GMAC_PORT_RESET_MASK;
		writel(old_ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
	}

	if (old_ctrl0 != ctrl0)
		writel(ctrl0, port->base + MVPP2_GMAC_CTRL_0_REG);
	if (old_ctrl2 != ctrl2)
		writel(ctrl2, port->base + MVPP2_GMAC_CTRL_2_REG);
	if (old_ctrl4 != ctrl4)
		writel(ctrl4, port->base + MVPP22_GMAC_CTRL_4_REG);
	if (old_an != an)
		writel(an, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5099 5100 5101 5102 5103 5104

	if (old_ctrl2 & MVPP2_GMAC_PORT_RESET_MASK) {
		while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
		       MVPP2_GMAC_PORT_RESET_MASK)
			continue;
	}
A
Antoine Tenart 已提交
5105 5106
}

5107
static void mvpp2_mac_config(struct phylink_config *config, unsigned int mode,
A
Antoine Tenart 已提交
5108 5109
			     const struct phylink_link_state *state)
{
5110
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
5111
	bool change_interface = port->phy_interface != state->interface;
A
Antoine Tenart 已提交
5112 5113

	/* Check for invalid configuration */
5114
	if (mvpp2_is_xlg(state->interface) && port->gop_id != 0) {
5115
		netdev_err(port->dev, "Invalid mode on %s\n", port->dev->name);
A
Antoine Tenart 已提交
5116 5117 5118 5119 5120
		return;
	}

	/* Make sure the port is disabled when reconfiguring the mode */
	mvpp2_port_disable(port);
5121

5122
	if (port->priv->hw_version == MVPP22 && change_interface) {
5123
		mvpp22_gop_mask_irq(port);
A
Antoine Tenart 已提交
5124

5125
		port->phy_interface = state->interface;
A
Antoine Tenart 已提交
5126

5127 5128 5129
		/* Reconfigure the serdes lanes */
		phy_power_off(port->comphy);
		mvpp22_mode_reconfigure(port);
A
Antoine Tenart 已提交
5130 5131 5132
	}

	/* mac (re)configuration */
5133
	if (mvpp2_is_xlg(state->interface))
A
Antoine Tenart 已提交
5134 5135
		mvpp2_xlg_config(port, mode, state);
	else if (phy_interface_mode_is_rgmii(state->interface) ||
5136 5137
		 phy_interface_mode_is_8023z(state->interface) ||
		 state->interface == PHY_INTERFACE_MODE_SGMII)
A
Antoine Tenart 已提交
5138 5139 5140 5141 5142
		mvpp2_gmac_config(port, mode, state);

	if (port->priv->hw_version == MVPP21 && port->flags & MVPP2_F_LOOPBACK)
		mvpp2_port_loopback_set(port, state);

5143
	if (port->priv->hw_version == MVPP22 && change_interface)
5144 5145
		mvpp22_gop_unmask_irq(port);

5146
	mvpp2_port_enable(port);
A
Antoine Tenart 已提交
5147 5148
}

5149 5150 5151 5152 5153
static void mvpp2_mac_link_up(struct phylink_config *config,
			      struct phy_device *phy,
			      unsigned int mode, phy_interface_t interface,
			      int speed, int duplex,
			      bool tx_pause, bool rx_pause)
A
Antoine Tenart 已提交
5154
{
5155
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
A
Antoine Tenart 已提交
5156 5157
	u32 val;

5158 5159
	if (mvpp2_is_xlg(interface)) {
		if (!phylink_autoneg_inband(mode)) {
5160 5161 5162 5163
			val = readl(port->base + MVPP22_XLG_CTRL0_REG);
			val &= ~MVPP22_XLG_CTRL0_FORCE_LINK_DOWN;
			val |= MVPP22_XLG_CTRL0_FORCE_LINK_PASS;
			writel(val, port->base + MVPP22_XLG_CTRL0_REG);
5164 5165 5166
		}
	} else {
		if (!phylink_autoneg_inband(mode)) {
5167
			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5168 5169 5170 5171
			val &= ~(MVPP2_GMAC_FORCE_LINK_DOWN |
				 MVPP2_GMAC_CONFIG_MII_SPEED |
				 MVPP2_GMAC_CONFIG_GMII_SPEED |
				 MVPP2_GMAC_CONFIG_FULL_DUPLEX);
5172
			val |= MVPP2_GMAC_FORCE_LINK_PASS;
5173 5174 5175 5176 5177 5178 5179 5180 5181

			if (speed == SPEED_1000 || speed == SPEED_2500)
				val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
			else if (speed == SPEED_100)
				val |= MVPP2_GMAC_CONFIG_MII_SPEED;

			if (duplex == DUPLEX_FULL)
				val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;

5182 5183
			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
		}
5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195

		/* We can always update the flow control enable bits;
		 * these will only be effective if flow control AN
		 * (MVPP2_GMAC_FLOW_CTRL_AUTONEG) is disabled.
		 */
		val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
		val &= ~(MVPP22_CTRL4_RX_FC_EN | MVPP22_CTRL4_TX_FC_EN);
		if (tx_pause)
			val |= MVPP22_CTRL4_TX_FC_EN;
		if (rx_pause)
			val |= MVPP22_CTRL4_RX_FC_EN;
		writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
A
Antoine Tenart 已提交
5196 5197 5198 5199 5200 5201
	}

	mvpp2_port_enable(port);

	mvpp2_egress_enable(port);
	mvpp2_ingress_enable(port);
5202
	netif_tx_wake_all_queues(port->dev);
A
Antoine Tenart 已提交
5203 5204
}

5205 5206
static void mvpp2_mac_link_down(struct phylink_config *config,
				unsigned int mode, phy_interface_t interface)
A
Antoine Tenart 已提交
5207
{
5208
	struct mvpp2_port *port = mvpp2_phylink_to_port(config);
A
Antoine Tenart 已提交
5209 5210
	u32 val;

5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
	if (!phylink_autoneg_inband(mode)) {
		if (mvpp2_is_xlg(interface)) {
			val = readl(port->base + MVPP22_XLG_CTRL0_REG);
			val &= ~MVPP22_XLG_CTRL0_FORCE_LINK_PASS;
			val |= MVPP22_XLG_CTRL0_FORCE_LINK_DOWN;
			writel(val, port->base + MVPP22_XLG_CTRL0_REG);
		} else {
			val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
			val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
			val |= MVPP2_GMAC_FORCE_LINK_DOWN;
			writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
		}
A
Antoine Tenart 已提交
5223 5224
	}

5225
	netif_tx_stop_all_queues(port->dev);
A
Antoine Tenart 已提交
5226 5227 5228 5229 5230 5231 5232 5233
	mvpp2_egress_disable(port);
	mvpp2_ingress_disable(port);

	mvpp2_port_disable(port);
}

static const struct phylink_mac_ops mvpp2_phylink_ops = {
	.validate = mvpp2_phylink_validate,
5234
	.mac_pcs_get_state = mvpp2_phylink_mac_pcs_get_state,
A
Antoine Tenart 已提交
5235 5236 5237 5238 5239 5240
	.mac_an_restart = mvpp2_mac_an_restart,
	.mac_config = mvpp2_mac_config,
	.mac_link_up = mvpp2_mac_link_up,
	.mac_link_down = mvpp2_mac_link_down,
};

5241 5242
/* Ports initialization */
static int mvpp2_port_probe(struct platform_device *pdev,
5243
			    struct fwnode_handle *port_fwnode,
5244
			    struct mvpp2 *priv)
5245
{
5246
	struct phy *comphy = NULL;
5247
	struct mvpp2_port *port;
5248
	struct mvpp2_port_pcpu *port_pcpu;
5249
	struct device_node *port_node = to_of_node(port_fwnode);
5250
	netdev_features_t features;
5251
	struct net_device *dev;
A
Antoine Tenart 已提交
5252
	struct phylink *phylink;
5253
	char *mac_from = "";
5254
	unsigned int ntxqs, nrxqs, thread;
5255
	unsigned long flags = 0;
5256
	bool has_tx_irqs;
5257 5258
	u32 id;
	int phy_mode;
5259
	int err, i;
5260

5261 5262 5263 5264 5265
	has_tx_irqs = mvpp2_port_has_irqs(priv, port_node, &flags);
	if (!has_tx_irqs && queue_mode == MVPP2_QDIST_MULTI_MODE) {
		dev_err(&pdev->dev,
			"not enough IRQs to support multi queue mode\n");
		return -EINVAL;
5266
	}
5267

5268
	ntxqs = MVPP2_MAX_TXQ;
M
Matteo Croce 已提交
5269
	nrxqs = mvpp2_get_nrxqs(priv);
5270 5271

	dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
5272 5273 5274
	if (!dev)
		return -ENOMEM;

5275
	phy_mode = fwnode_get_phy_mode(port_fwnode);
5276 5277 5278 5279 5280 5281
	if (phy_mode < 0) {
		dev_err(&pdev->dev, "incorrect phy mode\n");
		err = phy_mode;
		goto err_free_netdev;
	}

5282 5283 5284 5285 5286 5287 5288 5289 5290
	/*
	 * Rewrite 10GBASE-KR to 10GBASE-R for compatibility with existing DT.
	 * Existing usage of 10GBASE-KR is not correct; no backplane
	 * negotiation is done, and this driver does not actually support
	 * 10GBASE-KR.
	 */
	if (phy_mode == PHY_INTERFACE_MODE_10GKR)
		phy_mode = PHY_INTERFACE_MODE_10GBASER;

5291 5292 5293 5294 5295 5296 5297 5298
	if (port_node) {
		comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
		if (IS_ERR(comphy)) {
			if (PTR_ERR(comphy) == -EPROBE_DEFER) {
				err = -EPROBE_DEFER;
				goto err_free_netdev;
			}
			comphy = NULL;
5299 5300 5301
		}
	}

5302
	if (fwnode_property_read_u32(port_fwnode, "port-id", &id)) {
5303 5304 5305 5306 5307
		err = -EINVAL;
		dev_err(&pdev->dev, "missing port-id value\n");
		goto err_free_netdev;
	}

5308
	dev->tx_queue_len = MVPP2_MAX_TXD_MAX;
5309 5310 5311 5312 5313
	dev->watchdog_timeo = 5 * HZ;
	dev->netdev_ops = &mvpp2_netdev_ops;
	dev->ethtool_ops = &mvpp2_eth_tool_ops;

	port = netdev_priv(dev);
5314
	port->dev = dev;
5315
	port->fwnode = port_fwnode;
A
Antoine Tenart 已提交
5316
	port->has_phy = !!of_find_property(port_node, "phy", NULL);
5317 5318
	port->ntxqs = ntxqs;
	port->nrxqs = nrxqs;
5319 5320
	port->priv = priv;
	port->has_tx_irqs = has_tx_irqs;
5321
	port->flags = flags;
5322

5323 5324
	err = mvpp2_queue_vectors_init(port, port_node);
	if (err)
5325 5326
		goto err_free_netdev;

5327 5328 5329 5330
	if (port_node)
		port->link_irq = of_irq_get_byname(port_node, "link");
	else
		port->link_irq = fwnode_irq_get(port_fwnode, port->nqvecs + 1);
5331 5332 5333 5334 5335 5336 5337 5338
	if (port->link_irq == -EPROBE_DEFER) {
		err = -EPROBE_DEFER;
		goto err_deinit_qvecs;
	}
	if (port->link_irq <= 0)
		/* the link irq is optional */
		port->link_irq = 0;

5339
	if (fwnode_property_read_bool(port_fwnode, "marvell,loopback"))
5340 5341 5342
		port->flags |= MVPP2_F_LOOPBACK;

	port->id = id;
5343
	if (priv->hw_version == MVPP21)
5344
		port->first_rxq = port->id * port->nrxqs;
5345 5346 5347
	else
		port->first_rxq = port->id * priv->max_port_rxqs;

A
Antoine Tenart 已提交
5348
	port->of_node = port_node;
5349
	port->phy_interface = phy_mode;
5350
	port->comphy = comphy;
5351

5352
	if (priv->hw_version == MVPP21) {
5353
		port->base = devm_platform_ioremap_resource(pdev, 2 + id);
5354 5355
		if (IS_ERR(port->base)) {
			err = PTR_ERR(port->base);
5356
			goto err_free_irq;
5357
		}
5358 5359 5360 5361

		port->stats_base = port->priv->lms_base +
				   MVPP21_MIB_COUNTERS_OFFSET +
				   port->gop_id * MVPP21_MIB_COUNTERS_PORT_SZ;
5362
	} else {
5363 5364
		if (fwnode_property_read_u32(port_fwnode, "gop-port-id",
					     &port->gop_id)) {
5365 5366
			err = -EINVAL;
			dev_err(&pdev->dev, "missing gop-port-id value\n");
5367
			goto err_deinit_qvecs;
5368 5369 5370
		}

		port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
5371 5372 5373
		port->stats_base = port->priv->iface_base +
				   MVPP22_MIB_COUNTERS_OFFSET +
				   port->gop_id * MVPP22_MIB_COUNTERS_PORT_SZ;
5374 5375
	}

5376
	/* Alloc per-cpu and ethtool stats */
5377 5378 5379
	port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
	if (!port->stats) {
		err = -ENOMEM;
5380
		goto err_free_irq;
5381 5382
	}

5383
	port->ethtool_stats = devm_kcalloc(&pdev->dev,
5384
					   MVPP2_N_ETHTOOL_STATS(ntxqs, nrxqs),
5385 5386 5387 5388 5389 5390
					   sizeof(u64), GFP_KERNEL);
	if (!port->ethtool_stats) {
		err = -ENOMEM;
		goto err_free_stats;
	}

5391 5392 5393
	mutex_init(&port->gather_stats_lock);
	INIT_DELAYED_WORK(&port->stats_work, mvpp2_gather_hw_statistics);

5394
	mvpp2_port_copy_mac_addr(dev, priv, port_fwnode, &mac_from);
5395

5396 5397
	port->tx_ring_size = MVPP2_MAX_TXD_DFLT;
	port->rx_ring_size = MVPP2_MAX_RXD_DFLT;
5398 5399 5400 5401 5402 5403 5404
	SET_NETDEV_DEV(dev, &pdev->dev);

	err = mvpp2_port_init(port);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to init port %d\n", id);
		goto err_free_stats;
	}
5405 5406 5407

	mvpp2_port_periodic_xon_disable(port);

5408
	mvpp2_mac_reset_assert(port);
5409
	mvpp22_pcs_reset_assert(port);
5410

5411 5412 5413 5414 5415 5416
	port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
	if (!port->pcpu) {
		err = -ENOMEM;
		goto err_free_txq_pcpu;
	}

5417
	if (!port->has_tx_irqs) {
5418
		for (thread = 0; thread < priv->nthreads; thread++) {
5419
			port_pcpu = per_cpu_ptr(port->pcpu, thread);
5420

5421
			hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
5422
				     HRTIMER_MODE_REL_PINNED_SOFT);
5423 5424
			port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
			port_pcpu->timer_scheduled = false;
5425
			port_pcpu->dev = dev;
5426
		}
5427 5428
	}

5429 5430
	features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
		   NETIF_F_TSO;
5431
	dev->features = features | NETIF_F_RXCSUM;
5432 5433
	dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO |
			    NETIF_F_HW_VLAN_CTAG_FILTER;
5434

5435
	if (mvpp22_rss_is_supported()) {
5436
		dev->hw_features |= NETIF_F_RXHASH;
5437 5438
		dev->features |= NETIF_F_NTUPLE;
	}
5439

M
Matteo Croce 已提交
5440 5441
	if (!port->priv->percpu_pools)
		mvpp2_set_hw_csum(port, port->pool_long->id);
5442

5443
	dev->vlan_features |= features;
5444
	dev->gso_max_segs = MVPP2_MAX_TSO_SEGS;
5445
	dev->priv_flags |= IFF_UNICAST_FLT;
5446

5447
	/* MTU range: 68 - 9704 */
5448
	dev->min_mtu = ETH_MIN_MTU;
5449 5450
	/* 9704 == 9728 - 20 and rounding to 8 */
	dev->max_mtu = MVPP2_BM_JUMBO_PKT_SIZE;
5451
	dev->dev.of_node = port_node;
5452

A
Antoine Tenart 已提交
5453 5454
	/* Phylink isn't used w/ ACPI as of now */
	if (port_node) {
5455 5456 5457 5458 5459
		port->phylink_config.dev = &dev->dev;
		port->phylink_config.type = PHYLINK_NETDEV;

		phylink = phylink_create(&port->phylink_config, port_fwnode,
					 phy_mode, &mvpp2_phylink_ops);
A
Antoine Tenart 已提交
5460 5461 5462 5463 5464 5465 5466 5467 5468
		if (IS_ERR(phylink)) {
			err = PTR_ERR(phylink);
			goto err_free_port_pcpu;
		}
		port->phylink = phylink;
	} else {
		port->phylink = NULL;
	}

5469 5470 5471 5472 5473 5474 5475 5476 5477 5478
	/* Cycle the comphy to power it down, saving 270mW per port -
	 * don't worry about an error powering it up. When the comphy
	 * driver does this, we can remove this code.
	 */
	if (port->comphy) {
		err = mvpp22_comphy_init(port);
		if (err == 0)
			phy_power_off(port->comphy);
	}

5479 5480 5481
	err = register_netdev(dev);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to register netdev\n");
A
Antoine Tenart 已提交
5482
		goto err_phylink;
5483 5484 5485
	}
	netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);

5486 5487
	priv->port_list[priv->port_count++] = port;

5488 5489
	return 0;

A
Antoine Tenart 已提交
5490 5491 5492
err_phylink:
	if (port->phylink)
		phylink_destroy(port->phylink);
5493 5494
err_free_port_pcpu:
	free_percpu(port->pcpu);
5495
err_free_txq_pcpu:
5496
	for (i = 0; i < port->ntxqs; i++)
5497 5498 5499
		free_percpu(port->txqs[i]->pcpu);
err_free_stats:
	free_percpu(port->stats);
5500 5501 5502
err_free_irq:
	if (port->link_irq)
		irq_dispose_mapping(port->link_irq);
5503 5504
err_deinit_qvecs:
	mvpp2_queue_vectors_deinit(port);
5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515
err_free_netdev:
	free_netdev(dev);
	return err;
}

/* Ports removal routine */
static void mvpp2_port_remove(struct mvpp2_port *port)
{
	int i;

	unregister_netdev(port->dev);
A
Antoine Tenart 已提交
5516 5517
	if (port->phylink)
		phylink_destroy(port->phylink);
5518
	free_percpu(port->pcpu);
5519
	free_percpu(port->stats);
5520
	for (i = 0; i < port->ntxqs; i++)
5521
		free_percpu(port->txqs[i]->pcpu);
5522
	mvpp2_queue_vectors_deinit(port);
5523 5524
	if (port->link_irq)
		irq_dispose_mapping(port->link_irq);
5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567
	free_netdev(port->dev);
}

/* Initialize decoding windows */
static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
				    struct mvpp2 *priv)
{
	u32 win_enable;
	int i;

	for (i = 0; i < 6; i++) {
		mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
		mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);

		if (i < 4)
			mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
	}

	win_enable = 0;

	for (i = 0; i < dram->num_cs; i++) {
		const struct mbus_dram_window *cs = dram->cs + i;

		mvpp2_write(priv, MVPP2_WIN_BASE(i),
			    (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
			    dram->mbus_dram_target_id);

		mvpp2_write(priv, MVPP2_WIN_SIZE(i),
			    (cs->size - 1) & 0xffff0000);

		win_enable |= (1 << i);
	}

	mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
}

/* Initialize Rx FIFO's */
static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
{
	int port;

	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
		mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
5568
			    MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
5569
		mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603
			    MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
	}

	mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
		    MVPP2_RX_FIFO_PORT_MIN_PKT);
	mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
}

static void mvpp22_rx_fifo_init(struct mvpp2 *priv)
{
	int port;

	/* The FIFO size parameters are set depending on the maximum speed a
	 * given port can handle:
	 * - Port 0: 10Gbps
	 * - Port 1: 2.5Gbps
	 * - Ports 2 and 3: 1Gbps
	 */

	mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(0),
		    MVPP2_RX_FIFO_PORT_DATA_SIZE_32KB);
	mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(0),
		    MVPP2_RX_FIFO_PORT_ATTR_SIZE_32KB);

	mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(1),
		    MVPP2_RX_FIFO_PORT_DATA_SIZE_8KB);
	mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(1),
		    MVPP2_RX_FIFO_PORT_ATTR_SIZE_8KB);

	for (port = 2; port < MVPP2_MAX_PORTS; port++) {
		mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
			    MVPP2_RX_FIFO_PORT_DATA_SIZE_4KB);
		mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
			    MVPP2_RX_FIFO_PORT_ATTR_SIZE_4KB);
5604 5605 5606 5607 5608 5609 5610
	}

	mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
		    MVPP2_RX_FIFO_PORT_MIN_PKT);
	mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
}

5611 5612 5613 5614
/* Initialize Tx FIFO's: the total FIFO size is 19kB on PPv2.2 and 10G
 * interfaces must have a Tx FIFO size of 10kB. As only port 0 can do 10G,
 * configure its Tx FIFO size to 10kB and the others ports Tx FIFO size to 3kB.
 */
5615 5616
static void mvpp22_tx_fifo_init(struct mvpp2 *priv)
{
5617
	int port, size, thrs;
5618

5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629
	for (port = 0; port < MVPP2_MAX_PORTS; port++) {
		if (port == 0) {
			size = MVPP22_TX_FIFO_DATA_SIZE_10KB;
			thrs = MVPP2_TX_FIFO_THRESHOLD_10KB;
		} else {
			size = MVPP22_TX_FIFO_DATA_SIZE_3KB;
			thrs = MVPP2_TX_FIFO_THRESHOLD_3KB;
		}
		mvpp2_write(priv, MVPP22_TX_FIFO_SIZE_REG(port), size);
		mvpp2_write(priv, MVPP22_TX_FIFO_THRESH_REG(port), thrs);
	}
5630 5631
}

5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685
static void mvpp2_axi_init(struct mvpp2 *priv)
{
	u32 val, rdval, wrval;

	mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);

	/* AXI Bridge Configuration */

	rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
		<< MVPP22_AXI_ATTR_CACHE_OFFS;
	rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
		<< MVPP22_AXI_ATTR_DOMAIN_OFFS;

	wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
		<< MVPP22_AXI_ATTR_CACHE_OFFS;
	wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
		<< MVPP22_AXI_ATTR_DOMAIN_OFFS;

	/* BM */
	mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
	mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);

	/* Descriptors */
	mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
	mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
	mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
	mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);

	/* Buffer Data */
	mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
	mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);

	val = MVPP22_AXI_CODE_CACHE_NON_CACHE
		<< MVPP22_AXI_CODE_CACHE_OFFS;
	val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
		<< MVPP22_AXI_CODE_DOMAIN_OFFS;
	mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
	mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);

	val = MVPP22_AXI_CODE_CACHE_RD_CACHE
		<< MVPP22_AXI_CODE_CACHE_OFFS;
	val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
		<< MVPP22_AXI_CODE_DOMAIN_OFFS;

	mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);

	val = MVPP22_AXI_CODE_CACHE_WR_CACHE
		<< MVPP22_AXI_CODE_CACHE_OFFS;
	val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
		<< MVPP22_AXI_CODE_DOMAIN_OFFS;

	mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
}

5686 5687 5688 5689 5690
/* Initialize network controller common part HW */
static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
{
	const struct mbus_dram_target_info *dram_target_info;
	int err, i;
5691
	u32 val;
5692 5693 5694 5695 5696 5697

	/* MBUS windows configuration */
	dram_target_info = mv_mbus_dram_info();
	if (dram_target_info)
		mvpp2_conf_mbus_windows(dram_target_info, priv);

5698 5699 5700
	if (priv->hw_version == MVPP22)
		mvpp2_axi_init(priv);

5701
	/* Disable HW PHY polling */
5702 5703 5704 5705 5706 5707 5708 5709 5710
	if (priv->hw_version == MVPP21) {
		val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
		val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
		writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
	} else {
		val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
		val &= ~MVPP22_SMI_POLLING_EN;
		writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
	}
5711

5712
	/* Allocate and initialize aggregated TXQs */
5713
	priv->aggr_txqs = devm_kcalloc(&pdev->dev, MVPP2_MAX_THREADS,
5714
				       sizeof(*priv->aggr_txqs),
5715 5716 5717 5718
				       GFP_KERNEL);
	if (!priv->aggr_txqs)
		return -ENOMEM;

5719
	for (i = 0; i < MVPP2_MAX_THREADS; i++) {
5720 5721
		priv->aggr_txqs[i].id = i;
		priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
5722
		err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
5723 5724 5725 5726
		if (err < 0)
			return err;
	}

5727 5728
	/* Fifo Init */
	if (priv->hw_version == MVPP21) {
5729
		mvpp2_rx_fifo_init(priv);
5730
	} else {
5731
		mvpp22_rx_fifo_init(priv);
5732 5733
		mvpp22_tx_fifo_init(priv);
	}
5734

5735 5736 5737
	if (priv->hw_version == MVPP21)
		writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
		       priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
5738 5739 5740 5741 5742

	/* Allow cache snoop when transmiting packets */
	mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);

	/* Buffer Manager initialization */
M
Matteo Croce 已提交
5743
	err = mvpp2_bm_init(&pdev->dev, priv);
5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759
	if (err < 0)
		return err;

	/* Parser default initialization */
	err = mvpp2_prs_default_init(pdev, priv);
	if (err < 0)
		return err;

	/* Classifier default initialization */
	mvpp2_cls_init(priv);

	return 0;
}

static int mvpp2_probe(struct platform_device *pdev)
{
5760
	const struct acpi_device_id *acpi_id;
5761 5762
	struct fwnode_handle *fwnode = pdev->dev.fwnode;
	struct fwnode_handle *port_fwnode;
5763 5764
	struct mvpp2 *priv;
	struct resource *res;
5765
	void __iomem *base;
5766
	int i, shared;
5767 5768
	int err;

5769
	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
5770 5771 5772
	if (!priv)
		return -ENOMEM;

5773 5774 5775
	if (has_acpi_companion(&pdev->dev)) {
		acpi_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
					    &pdev->dev);
5776 5777
		if (!acpi_id)
			return -EINVAL;
5778 5779 5780 5781 5782
		priv->hw_version = (unsigned long)acpi_id->driver_data;
	} else {
		priv->hw_version =
			(unsigned long)of_device_get_match_data(&pdev->dev);
	}
5783

5784 5785 5786 5787 5788 5789
	/* multi queue mode isn't supported on PPV2.1, fallback to single
	 * mode
	 */
	if (priv->hw_version == MVPP21)
		queue_mode = MVPP2_QDIST_SINGLE_MODE;

5790
	base = devm_platform_ioremap_resource(pdev, 0);
5791 5792 5793 5794
	if (IS_ERR(base))
		return PTR_ERR(base);

	if (priv->hw_version == MVPP21) {
5795
		priv->lms_base = devm_platform_ioremap_resource(pdev, 1);
5796 5797 5798 5799
		if (IS_ERR(priv->lms_base))
			return PTR_ERR(priv->lms_base);
	} else {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810
		if (has_acpi_companion(&pdev->dev)) {
			/* In case the MDIO memory region is declared in
			 * the ACPI, it can already appear as 'in-use'
			 * in the OS. Because it is overlapped by second
			 * region of the network controller, make
			 * sure it is released, before requesting it again.
			 * The care is taken by mvpp2 driver to avoid
			 * concurrent access to this memory region.
			 */
			release_resource(res);
		}
5811 5812 5813
		priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
		if (IS_ERR(priv->iface_base))
			return PTR_ERR(priv->iface_base);
5814
	}
A
Antoine Ténart 已提交
5815

5816
	if (priv->hw_version == MVPP22 && dev_of_node(&pdev->dev)) {
A
Antoine Ténart 已提交
5817 5818 5819 5820 5821 5822 5823 5824 5825 5826
		priv->sysctrl_base =
			syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
							"marvell,system-controller");
		if (IS_ERR(priv->sysctrl_base))
			/* The system controller regmap is optional for dt
			 * compatibility reasons. When not provided, the
			 * configuration of the GoP relies on the
			 * firmware/bootloader.
			 */
			priv->sysctrl_base = NULL;
5827 5828
	}

M
Matteo Croce 已提交
5829 5830 5831 5832
	if (priv->hw_version == MVPP22 &&
	    mvpp2_get_nrxqs(priv) * 2 <= MVPP2_BM_MAX_POOLS)
		priv->percpu_pools = 1;

5833 5834
	mvpp2_setup_bm_pool();

5835 5836 5837 5838 5839 5840 5841 5842 5843

	priv->nthreads = min_t(unsigned int, num_present_cpus(),
			       MVPP2_MAX_THREADS);

	shared = num_present_cpus() - priv->nthreads;
	if (shared > 0)
		bitmap_fill(&priv->lock_map,
			    min_t(int, shared, MVPP2_MAX_THREADS));

5844
	for (i = 0; i < MVPP2_MAX_THREADS; i++) {
5845 5846 5847 5848
		u32 addr_space_sz;

		addr_space_sz = (priv->hw_version == MVPP21 ?
				 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
5849
		priv->swth_base[i] = base + i * addr_space_sz;
5850
	}
5851

5852 5853 5854 5855 5856
	if (priv->hw_version == MVPP21)
		priv->max_port_rxqs = 8;
	else
		priv->max_port_rxqs = 32;

5857 5858 5859 5860 5861 5862 5863
	if (dev_of_node(&pdev->dev)) {
		priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
		if (IS_ERR(priv->pp_clk))
			return PTR_ERR(priv->pp_clk);
		err = clk_prepare_enable(priv->pp_clk);
		if (err < 0)
			return err;
5864

5865 5866 5867 5868
		priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
		if (IS_ERR(priv->gop_clk)) {
			err = PTR_ERR(priv->gop_clk);
			goto err_pp_clk;
5869
		}
5870
		err = clk_prepare_enable(priv->gop_clk);
5871
		if (err < 0)
5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883
			goto err_pp_clk;

		if (priv->hw_version == MVPP22) {
			priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
			if (IS_ERR(priv->mg_clk)) {
				err = PTR_ERR(priv->mg_clk);
				goto err_gop_clk;
			}

			err = clk_prepare_enable(priv->mg_clk);
			if (err < 0)
				goto err_gop_clk;
5884 5885 5886 5887 5888 5889 5890 5891 5892

			priv->mg_core_clk = devm_clk_get(&pdev->dev, "mg_core_clk");
			if (IS_ERR(priv->mg_core_clk)) {
				priv->mg_core_clk = NULL;
			} else {
				err = clk_prepare_enable(priv->mg_core_clk);
				if (err < 0)
					goto err_mg_clk;
			}
5893
		}
5894 5895 5896 5897 5898

		priv->axi_clk = devm_clk_get(&pdev->dev, "axi_clk");
		if (IS_ERR(priv->axi_clk)) {
			err = PTR_ERR(priv->axi_clk);
			if (err == -EPROBE_DEFER)
5899
				goto err_mg_core_clk;
5900 5901 5902 5903
			priv->axi_clk = NULL;
		} else {
			err = clk_prepare_enable(priv->axi_clk);
			if (err < 0)
5904
				goto err_mg_core_clk;
5905
		}
5906

5907 5908 5909 5910 5911 5912 5913
		/* Get system's tclk rate */
		priv->tclk = clk_get_rate(priv->pp_clk);
	} else if (device_property_read_u32(&pdev->dev, "clock-frequency",
					    &priv->tclk)) {
		dev_err(&pdev->dev, "missing clock-frequency value\n");
		return -EINVAL;
	}
5914

5915
	if (priv->hw_version == MVPP22) {
5916
		err = dma_set_mask(&pdev->dev, MVPP2_DESC_DMA_MASK);
5917
		if (err)
5918
			goto err_axi_clk;
5919 5920 5921 5922 5923 5924 5925
		/* Sadly, the BM pools all share the same register to
		 * store the high 32 bits of their address. So they
		 * must all have the same high 32 bits, which forces
		 * us to restrict coherent memory to DMA_BIT_MASK(32).
		 */
		err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
		if (err)
5926
			goto err_axi_clk;
5927 5928
	}

5929 5930 5931 5932
	/* Initialize network controller */
	err = mvpp2_init(pdev, priv);
	if (err < 0) {
		dev_err(&pdev->dev, "failed to initialize controller\n");
5933
		goto err_axi_clk;
5934 5935 5936
	}

	/* Initialize ports */
5937 5938
	fwnode_for_each_available_child_node(fwnode, port_fwnode) {
		err = mvpp2_port_probe(pdev, port_fwnode, priv);
5939
		if (err < 0)
5940
			goto err_port_probe;
5941 5942 5943 5944 5945
	}

	if (priv->port_count == 0) {
		dev_err(&pdev->dev, "no ports enabled\n");
		err = -ENODEV;
5946
		goto err_axi_clk;
5947 5948
	}

5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960
	/* Statistics must be gathered regularly because some of them (like
	 * packets counters) are 32-bit registers and could overflow quite
	 * quickly. For instance, a 10Gb link used at full bandwidth with the
	 * smallest packets (64B) will overflow a 32-bit counter in less than
	 * 30 seconds. Then, use a workqueue to fill 64-bit counters.
	 */
	snprintf(priv->queue_name, sizeof(priv->queue_name),
		 "stats-wq-%s%s", netdev_name(priv->port_list[0]->dev),
		 priv->port_count > 1 ? "+" : "");
	priv->stats_queue = create_singlethread_workqueue(priv->queue_name);
	if (!priv->stats_queue) {
		err = -ENOMEM;
5961
		goto err_port_probe;
5962 5963
	}

5964 5965
	mvpp2_dbgfs_init(priv, pdev->name);

5966 5967 5968
	platform_set_drvdata(pdev, priv);
	return 0;

5969 5970
err_port_probe:
	i = 0;
5971
	fwnode_for_each_available_child_node(fwnode, port_fwnode) {
5972 5973 5974 5975
		if (priv->port_list[i])
			mvpp2_port_remove(priv->port_list[i]);
		i++;
	}
5976
err_axi_clk:
5977
	clk_disable_unprepare(priv->axi_clk);
5978 5979 5980 5981

err_mg_core_clk:
	if (priv->hw_version == MVPP22)
		clk_disable_unprepare(priv->mg_core_clk);
5982
err_mg_clk:
5983 5984
	if (priv->hw_version == MVPP22)
		clk_disable_unprepare(priv->mg_clk);
5985 5986 5987 5988 5989 5990 5991 5992 5993 5994
err_gop_clk:
	clk_disable_unprepare(priv->gop_clk);
err_pp_clk:
	clk_disable_unprepare(priv->pp_clk);
	return err;
}

static int mvpp2_remove(struct platform_device *pdev)
{
	struct mvpp2 *priv = platform_get_drvdata(pdev);
5995
	struct fwnode_handle *fwnode = pdev->dev.fwnode;
S
Sven Auhagen 已提交
5996
	int i = 0, poolnum = MVPP2_BM_POOLS_NUM;
5997
	struct fwnode_handle *port_fwnode;
5998

5999 6000
	mvpp2_dbgfs_cleanup(priv);

6001
	fwnode_for_each_available_child_node(fwnode, port_fwnode) {
6002 6003
		if (priv->port_list[i]) {
			mutex_destroy(&priv->port_list[i]->gather_stats_lock);
6004
			mvpp2_port_remove(priv->port_list[i]);
6005
		}
6006 6007 6008
		i++;
	}

6009 6010
	destroy_workqueue(priv->stats_queue);

S
Sven Auhagen 已提交
6011 6012 6013 6014
	if (priv->percpu_pools)
		poolnum = mvpp2_get_nrxqs(priv) * 2;

	for (i = 0; i < poolnum; i++) {
6015 6016
		struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];

M
Matteo Croce 已提交
6017
		mvpp2_bm_pool_destroy(&pdev->dev, priv, bm_pool);
6018 6019
	}

6020
	for (i = 0; i < MVPP2_MAX_THREADS; i++) {
6021 6022 6023 6024 6025
		struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];

		dma_free_coherent(&pdev->dev,
				  MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
				  aggr_txq->descs,
6026
				  aggr_txq->descs_dma);
6027 6028
	}

6029 6030 6031
	if (is_acpi_node(port_fwnode))
		return 0;

6032
	clk_disable_unprepare(priv->axi_clk);
6033
	clk_disable_unprepare(priv->mg_core_clk);
6034
	clk_disable_unprepare(priv->mg_clk);
6035 6036 6037 6038 6039 6040 6041
	clk_disable_unprepare(priv->pp_clk);
	clk_disable_unprepare(priv->gop_clk);

	return 0;
}

static const struct of_device_id mvpp2_match[] = {
6042 6043 6044 6045
	{
		.compatible = "marvell,armada-375-pp2",
		.data = (void *)MVPP21,
	},
6046 6047 6048 6049
	{
		.compatible = "marvell,armada-7k-pp22",
		.data = (void *)MVPP22,
	},
6050 6051 6052 6053
	{ }
};
MODULE_DEVICE_TABLE(of, mvpp2_match);

6054 6055 6056 6057 6058 6059
static const struct acpi_device_id mvpp2_acpi_match[] = {
	{ "MRVL0110", MVPP22 },
	{ },
};
MODULE_DEVICE_TABLE(acpi, mvpp2_acpi_match);

6060 6061 6062 6063 6064 6065
static struct platform_driver mvpp2_driver = {
	.probe = mvpp2_probe,
	.remove = mvpp2_remove,
	.driver = {
		.name = MVPP2_DRIVER_NAME,
		.of_match_table = mvpp2_match,
6066
		.acpi_match_table = ACPI_PTR(mvpp2_acpi_match),
6067 6068 6069 6070 6071 6072 6073
	},
};

module_platform_driver(mvpp2_driver);

MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
6074
MODULE_LICENSE("GPL v2");