pxa_camera.c 50.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * V4L2 Driver for PXA camera host
 *
 * Copyright (C) 2006, Sascha Hauer, Pengutronix
 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/init.h>
#include <linux/module.h>
15
#include <linux/io.h>
16 17 18 19 20 21 22 23 24 25 26 27 28
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/errno.h>
#include <linux/fs.h>
#include <linux/interrupt.h>
#include <linux/kernel.h>
#include <linux/mm.h>
#include <linux/moduleparam.h>
#include <linux/time.h>
#include <linux/version.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
29
#include <linux/sched.h>
30 31 32

#include <media/v4l2-common.h>
#include <media/v4l2-dev.h>
33
#include <media/videobuf-dma-sg.h>
34
#include <media/soc_camera.h>
35
#include <media/soc_mediabus.h>
36 37 38

#include <linux/videodev2.h>

39
#include <mach/dma.h>
40
#include <mach/camera.h>
41 42 43 44

#define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
#define PXA_CAM_DRV_NAME "pxa27x-camera"

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
/* Camera Interface */
#define CICR0		0x0000
#define CICR1		0x0004
#define CICR2		0x0008
#define CICR3		0x000C
#define CICR4		0x0010
#define CISR		0x0014
#define CIFR		0x0018
#define CITOR		0x001C
#define CIBR0		0x0028
#define CIBR1		0x0030
#define CIBR2		0x0038

#define CICR0_DMAEN	(1 << 31)	/* DMA request enable */
#define CICR0_PAR_EN	(1 << 30)	/* Parity enable */
#define CICR0_SL_CAP_EN	(1 << 29)	/* Capture enable for slave mode */
#define CICR0_ENB	(1 << 28)	/* Camera interface enable */
#define CICR0_DIS	(1 << 27)	/* Camera interface disable */
#define CICR0_SIM	(0x7 << 24)	/* Sensor interface mode mask */
#define CICR0_TOM	(1 << 9)	/* Time-out mask */
#define CICR0_RDAVM	(1 << 8)	/* Receive-data-available mask */
#define CICR0_FEM	(1 << 7)	/* FIFO-empty mask */
#define CICR0_EOLM	(1 << 6)	/* End-of-line mask */
#define CICR0_PERRM	(1 << 5)	/* Parity-error mask */
#define CICR0_QDM	(1 << 4)	/* Quick-disable mask */
#define CICR0_CDM	(1 << 3)	/* Disable-done mask */
#define CICR0_SOFM	(1 << 2)	/* Start-of-frame mask */
#define CICR0_EOFM	(1 << 1)	/* End-of-frame mask */
#define CICR0_FOM	(1 << 0)	/* FIFO-overrun mask */

#define CICR1_TBIT	(1 << 31)	/* Transparency bit */
#define CICR1_RGBT_CONV	(0x3 << 29)	/* RGBT conversion mask */
#define CICR1_PPL	(0x7ff << 15)	/* Pixels per line mask */
#define CICR1_RGB_CONV	(0x7 << 12)	/* RGB conversion mask */
#define CICR1_RGB_F	(1 << 11)	/* RGB format */
#define CICR1_YCBCR_F	(1 << 10)	/* YCbCr format */
#define CICR1_RGB_BPP	(0x7 << 7)	/* RGB bis per pixel mask */
#define CICR1_RAW_BPP	(0x3 << 5)	/* Raw bis per pixel mask */
#define CICR1_COLOR_SP	(0x3 << 3)	/* Color space mask */
#define CICR1_DW	(0x7 << 0)	/* Data width mask */

#define CICR2_BLW	(0xff << 24)	/* Beginning-of-line pixel clock
					   wait count mask */
#define CICR2_ELW	(0xff << 16)	/* End-of-line pixel clock
					   wait count mask */
#define CICR2_HSW	(0x3f << 10)	/* Horizontal sync pulse width mask */
#define CICR2_BFPW	(0x3f << 3)	/* Beginning-of-frame pixel clock
					   wait count mask */
#define CICR2_FSW	(0x7 << 0)	/* Frame stabilization
					   wait count mask */

#define CICR3_BFW	(0xff << 24)	/* Beginning-of-frame line clock
					   wait count mask */
#define CICR3_EFW	(0xff << 16)	/* End-of-frame line clock
					   wait count mask */
#define CICR3_VSW	(0x3f << 10)	/* Vertical sync pulse width mask */
#define CICR3_BFPW	(0x3f << 3)	/* Beginning-of-frame pixel clock
					   wait count mask */
#define CICR3_LPF	(0x7ff << 0)	/* Lines per frame mask */

#define CICR4_MCLK_DLY	(0x3 << 24)	/* MCLK Data Capture Delay mask */
#define CICR4_PCLK_EN	(1 << 23)	/* Pixel clock enable */
#define CICR4_PCP	(1 << 22)	/* Pixel clock polarity */
#define CICR4_HSP	(1 << 21)	/* Horizontal sync polarity */
#define CICR4_VSP	(1 << 20)	/* Vertical sync polarity */
#define CICR4_MCLK_EN	(1 << 19)	/* MCLK enable */
#define CICR4_FR_RATE	(0x7 << 8)	/* Frame rate mask */
#define CICR4_DIV	(0xff << 0)	/* Clock divisor mask */

#define CISR_FTO	(1 << 15)	/* FIFO time-out */
#define CISR_RDAV_2	(1 << 14)	/* Channel 2 receive data available */
#define CISR_RDAV_1	(1 << 13)	/* Channel 1 receive data available */
#define CISR_RDAV_0	(1 << 12)	/* Channel 0 receive data available */
#define CISR_FEMPTY_2	(1 << 11)	/* Channel 2 FIFO empty */
#define CISR_FEMPTY_1	(1 << 10)	/* Channel 1 FIFO empty */
#define CISR_FEMPTY_0	(1 << 9)	/* Channel 0 FIFO empty */
#define CISR_EOL	(1 << 8)	/* End of line */
#define CISR_PAR_ERR	(1 << 7)	/* Parity error */
#define CISR_CQD	(1 << 6)	/* Camera interface quick disable */
#define CISR_CDD	(1 << 5)	/* Camera interface disable done */
#define CISR_SOF	(1 << 4)	/* Start of frame */
#define CISR_EOF	(1 << 3)	/* End of frame */
#define CISR_IFO_2	(1 << 2)	/* FIFO overrun for Channel 2 */
#define CISR_IFO_1	(1 << 1)	/* FIFO overrun for Channel 1 */
#define CISR_IFO_0	(1 << 0)	/* FIFO overrun for Channel 0 */

#define CIFR_FLVL2	(0x7f << 23)	/* FIFO 2 level mask */
#define CIFR_FLVL1	(0x7f << 16)	/* FIFO 1 level mask */
#define CIFR_FLVL0	(0xff << 8)	/* FIFO 0 level mask */
#define CIFR_THL_0	(0x3 << 4)	/* Threshold Level for Channel 0 FIFO */
#define CIFR_RESET_F	(1 << 3)	/* Reset input FIFOs */
#define CIFR_FEN2	(1 << 2)	/* FIFO enable for channel 2 */
#define CIFR_FEN1	(1 << 1)	/* FIFO enable for channel 1 */
#define CIFR_FEN0	(1 << 0)	/* FIFO enable for channel 0 */

140 141 142 143 144 145 146 147
#define CICR0_SIM_MP	(0 << 24)
#define CICR0_SIM_SP	(1 << 24)
#define CICR0_SIM_MS	(2 << 24)
#define CICR0_SIM_EP	(3 << 24)
#define CICR0_SIM_ES	(4 << 24)

#define CICR1_DW_VAL(x)   ((x) & CICR1_DW)	    /* Data bus width */
#define CICR1_PPL_VAL(x)  (((x) << 15) & CICR1_PPL) /* Pixels per line */
148 149 150
#define CICR1_COLOR_SP_VAL(x)	(((x) << 3) & CICR1_COLOR_SP)	/* color space */
#define CICR1_RGB_BPP_VAL(x)	(((x) << 7) & CICR1_RGB_BPP)	/* bpp for rgb */
#define CICR1_RGBT_CONV_VAL(x)	(((x) << 29) & CICR1_RGBT_CONV)	/* rgbt conv */
151 152 153 154 155 156 157 158 159 160 161 162

#define CICR2_BLW_VAL(x)  (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
#define CICR2_ELW_VAL(x)  (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
#define CICR2_HSW_VAL(x)  (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
#define CICR2_FSW_VAL(x)  (((x) << 0) & CICR2_FSW)  /* Frame stabilization wait count */

#define CICR3_BFW_VAL(x)  (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count  */
#define CICR3_EFW_VAL(x)  (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
#define CICR3_VSW_VAL(x)  (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
#define CICR3_LPF_VAL(x)  (((x) << 0) & CICR3_LPF)  /* Lines per frame */

163 164 165 166 167 168 169
#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
			CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
			CICR0_EOFM | CICR0_FOM)

/*
 * Structures
 */
170 171 172 173 174 175 176 177 178 179 180 181 182
enum pxa_camera_active_dma {
	DMA_Y = 0x1,
	DMA_U = 0x2,
	DMA_V = 0x4,
};

/* descriptor needed for the PXA DMA engine */
struct pxa_cam_dma {
	dma_addr_t		sg_dma;
	struct pxa_dma_desc	*sg_cpu;
	size_t			sg_size;
	int			sglen;
};
183 184 185 186

/* buffer for one video frame */
struct pxa_buffer {
	/* common v4l buffer stuff -- must be first */
187 188
	struct videobuf_buffer		vb;
	enum v4l2_mbus_pixelcode	code;
189
	/* our descriptor lists for Y, U and V channels */
190 191 192
	struct pxa_cam_dma		dmas[3];
	int				inwork;
	enum pxa_camera_active_dma	active_dma;
193 194 195
};

struct pxa_camera_dev {
196
	struct soc_camera_host	soc_host;
197 198
	/*
	 * PXA27x is only supposed to handle one camera on its Quick Capture
199
	 * interface. If anyone ever builds hardware to enable more than
200 201
	 * one camera, they will have to modify this driver too
	 */
202 203 204 205 206
	struct soc_camera_device *icd;
	struct clk		*clk;

	unsigned int		irq;
	void __iomem		*base;
207

208
	int			channels;
209
	unsigned int		dma_chans[3];
210 211 212 213

	struct pxacamera_platform_data *pdata;
	struct resource		*res;
	unsigned long		platform_flags;
214 215 216
	unsigned long		ciclk;
	unsigned long		mclk;
	u32			mclk_divisor;
217 218 219 220 221 222

	struct list_head	capture;

	spinlock_t		lock;

	struct pxa_buffer	*active;
223
	struct pxa_dma_desc	*sg_tail[3];
224 225

	u32			save_cicr[5];
226 227
};

228 229 230 231
struct pxa_cam {
	unsigned long flags;
};

232 233 234 235 236 237 238
static const char *pxa_cam_driver_description = "PXA_Camera";

static unsigned int vid_limit = 16;	/* Video memory limit, in Mb */

/*
 *  Videobuf operations
 */
239 240
static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
			      unsigned int *size)
241 242
{
	struct soc_camera_device *icd = vq->priv_data;
243 244 245 246 247
	int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
						icd->current_fmt->host_fmt);

	if (bytes_per_line < 0)
		return bytes_per_line;
248

249
	dev_dbg(icd->dev.parent, "count=%d, size=%d\n", *count, *size);
250

251
	*size = bytes_per_line * icd->user_height;
252 253 254 255 256 257 258 259 260 261 262 263

	if (0 == *count)
		*count = 32;
	while (*size * *count > vid_limit * 1024 * 1024)
		(*count)--;

	return 0;
}

static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
{
	struct soc_camera_device *icd = vq->priv_data;
264
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
265
	struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
266
	int i;
267 268 269

	BUG_ON(in_interrupt());

270
	dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
271 272
		&buf->vb, buf->vb.baddr, buf->vb.bsize);

273 274 275 276
	/*
	 * This waits until this buffer is out of danger, i.e., until it is no
	 * longer in STATE_QUEUED or STATE_ACTIVE
	 */
277 278 279 280
	videobuf_waiton(&buf->vb, 0, 0);
	videobuf_dma_unmap(vq, dma);
	videobuf_dma_free(dma);

281 282
	for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
		if (buf->dmas[i].sg_cpu)
283 284
			dma_free_coherent(ici->v4l2_dev.dev,
					  buf->dmas[i].sg_size,
285 286 287 288
					  buf->dmas[i].sg_cpu,
					  buf->dmas[i].sg_dma);
		buf->dmas[i].sg_cpu = NULL;
	}
289 290 291 292

	buf->vb.state = VIDEOBUF_NEEDS_INIT;
}

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
			       int sg_first_ofs, int size)
{
	int i, offset, dma_len, xfer_len;
	struct scatterlist *sg;

	offset = sg_first_ofs;
	for_each_sg(sglist, sg, sglen, i) {
		dma_len = sg_dma_len(sg);

		/* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
		xfer_len = roundup(min(dma_len - offset, size), 8);

		size = max(0, size - xfer_len);
		offset = 0;
		if (size == 0)
			break;
	}

	BUG_ON(size != 0);
	return i + 1;
}

/**
 * pxa_init_dma_channel - init dma descriptors
 * @pcdev: pxa camera device
 * @buf: pxa buffer to find pxa dma channel
 * @dma: dma video buffer
 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
 * @cibr: camera Receive Buffer Register
 * @size: bytes to transfer
 * @sg_first: first element of sg_list
 * @sg_first_ofs: offset in first element of sg_list
 *
 * Prepares the pxa dma descriptors to transfer one camera channel.
 * Beware sg_first and sg_first_ofs are both input and output parameters.
 *
 * Returns 0 or -ENOMEM if no coherent memory is available
 */
332 333 334
static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
				struct pxa_buffer *buf,
				struct videobuf_dmabuf *dma, int channel,
335 336
				int cibr, int size,
				struct scatterlist **sg_first, int *sg_first_ofs)
337 338
{
	struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
339
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
340 341 342
	struct scatterlist *sg;
	int i, offset, sglen;
	int dma_len = 0, xfer_len = 0;
343 344

	if (pxa_dma->sg_cpu)
345
		dma_free_coherent(dev, pxa_dma->sg_size,
346 347
				  pxa_dma->sg_cpu, pxa_dma->sg_dma);

348 349 350
	sglen = calculate_dma_sglen(*sg_first, dma->sglen,
				    *sg_first_ofs, size);

351
	pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
352
	pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
353 354 355 356 357
					     &pxa_dma->sg_dma, GFP_KERNEL);
	if (!pxa_dma->sg_cpu)
		return -ENOMEM;

	pxa_dma->sglen = sglen;
358
	offset = *sg_first_ofs;
359

360
	dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
361
		*sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
362

363 364 365

	for_each_sg(*sg_first, sg, sglen, i) {
		dma_len = sg_dma_len(sg);
366 367

		/* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
368
		xfer_len = roundup(min(dma_len - offset, size), 8);
369

370 371 372 373
		size = max(0, size - xfer_len);

		pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
		pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
374 375
		pxa_dma->sg_cpu[i].dcmd =
			DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
376 377 378 379
#ifdef DEBUG
		if (!i)
			pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
#endif
380 381
		pxa_dma->sg_cpu[i].ddadr =
			pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
382

383
		dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
384 385 386 387 388 389
			 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
			 sg_dma_address(sg) + offset, xfer_len);
		offset = 0;

		if (size == 0)
			break;
390 391
	}

392 393
	pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
	pxa_dma->sg_cpu[sglen].dcmd  = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
394

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
	/*
	 * Handle 1 special case :
	 *  - in 3 planes (YUV422P format), we might finish with xfer_len equal
	 *    to dma_len (end on PAGE boundary). In this case, the sg element
	 *    for next plane should be the next after the last used to store the
	 *    last scatter gather RAM page
	 */
	if (xfer_len >= dma_len) {
		*sg_first_ofs = xfer_len - dma_len;
		*sg_first = sg_next(sg);
	} else {
		*sg_first_ofs = xfer_len;
		*sg_first = sg;
	}

410 411 412
	return 0;
}

413 414 415 416 417 418 419 420 421 422 423 424 425 426
static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
				    struct pxa_buffer *buf)
{
	buf->active_dma = DMA_Y;
	if (pcdev->channels == 3)
		buf->active_dma |= DMA_U | DMA_V;
}

/*
 * Please check the DMA prepared buffer structure in :
 *   Documentation/video4linux/pxa_camera.txt
 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
 * modification while DMA chain is running will work anyway.
 */
427 428
static int pxa_videobuf_prepare(struct videobuf_queue *vq,
		struct videobuf_buffer *vb, enum v4l2_field field)
429 430
{
	struct soc_camera_device *icd = vq->priv_data;
431
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
432
	struct pxa_camera_dev *pcdev = ici->priv;
433
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
434
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
435 436
	int ret;
	int size_y, size_u = 0, size_v = 0;
437 438 439 440 441
	int bytes_per_line = soc_mbus_bytes_per_line(icd->user_width,
						icd->current_fmt->host_fmt);

	if (bytes_per_line < 0)
		return bytes_per_line;
442

443
	dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
444 445 446 447 448 449
		vb, vb->baddr, vb->bsize);

	/* Added list head initialization on alloc */
	WARN_ON(!list_empty(&vb->queue));

#ifdef DEBUG
450 451 452 453
	/*
	 * This can be useful if you want to see if we actually fill
	 * the buffer with something
	 */
454 455 456 457 458
	memset((void *)vb->baddr, 0xaa, vb->bsize);
#endif

	BUG_ON(NULL == icd->current_fmt);

459 460 461 462
	/*
	 * I think, in buf_prepare you only have to protect global data,
	 * the actual buffer is yours
	 */
463 464
	buf->inwork = 1;

465
	if (buf->code	!= icd->current_fmt->code ||
466 467
	    vb->width	!= icd->user_width ||
	    vb->height	!= icd->user_height ||
468
	    vb->field	!= field) {
469
		buf->code	= icd->current_fmt->code;
470 471
		vb->width	= icd->user_width;
		vb->height	= icd->user_height;
472 473 474 475
		vb->field	= field;
		vb->state	= VIDEOBUF_NEEDS_INIT;
	}

476
	vb->size = bytes_per_line * vb->height;
477 478 479 480 481 482
	if (0 != vb->baddr && vb->bsize < vb->size) {
		ret = -EINVAL;
		goto out;
	}

	if (vb->state == VIDEOBUF_NEEDS_INIT) {
483 484
		int size = vb->size;
		int next_ofs = 0;
485
		struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
486
		struct scatterlist *sg;
487 488 489 490 491

		ret = videobuf_iolock(vq, vb, NULL);
		if (ret)
			goto fail;

492
		if (pcdev->channels == 3) {
493 494 495 496 497 498
			size_y = size / 2;
			size_u = size_v = size / 4;
		} else {
			size_y = size;
		}

499
		sg = dma->sglist;
500

501 502 503
		/* init DMA for Y channel */
		ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
					   &sg, &next_ofs);
504
		if (ret) {
505
			dev_err(dev, "DMA initialization for Y/RGB failed\n");
506 507 508
			goto fail;
		}

509 510 511 512 513
		/* init DMA for U channel */
		if (size_u)
			ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
						   size_u, &sg, &next_ofs);
		if (ret) {
514
			dev_err(dev, "DMA initialization for U failed\n");
515 516 517 518 519 520 521 522
			goto fail_u;
		}

		/* init DMA for V channel */
		if (size_v)
			ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
						   size_v, &sg, &next_ofs);
		if (ret) {
523
			dev_err(dev, "DMA initialization for V failed\n");
524
			goto fail_v;
525 526 527 528 529 530
		}

		vb->state = VIDEOBUF_PREPARED;
	}

	buf->inwork = 0;
531
	pxa_videobuf_set_actdma(pcdev, buf);
532 533 534

	return 0;

535
fail_v:
536
	dma_free_coherent(dev, buf->dmas[1].sg_size,
537 538
			  buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
fail_u:
539
	dma_free_coherent(dev, buf->dmas[0].sg_size,
540
			  buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
541 542 543 544 545 546 547
fail:
	free_buffer(vq, buf);
out:
	buf->inwork = 0;
	return ret;
}

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/**
 * pxa_dma_start_channels - start DMA channel for active buffer
 * @pcdev: pxa camera device
 *
 * Initialize DMA channels to the beginning of the active video buffer, and
 * start these channels.
 */
static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
{
	int i;
	struct pxa_buffer *active;

	active = pcdev->active;

	for (i = 0; i < pcdev->channels; i++) {
563 564
		dev_dbg(pcdev->soc_host.v4l2_dev.dev,
			"%s (channel=%d) ddadr=%08x\n", __func__,
565 566 567 568 569 570 571 572 573 574 575
			i, active->dmas[i].sg_dma);
		DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
		DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
	}
}

static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
{
	int i;

	for (i = 0; i < pcdev->channels; i++) {
576 577
		dev_dbg(pcdev->soc_host.v4l2_dev.dev,
			"%s (channel=%d)\n", __func__, i);
578 579 580 581 582 583 584 585 586 587 588 589 590 591
		DCSR(pcdev->dma_chans[i]) = 0;
	}
}

static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
				 struct pxa_buffer *buf)
{
	int i;
	struct pxa_dma_desc *buf_last_desc;

	for (i = 0; i < pcdev->channels; i++) {
		buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
		buf_last_desc->ddadr = DDADR_STOP;

592 593 594
		if (pcdev->sg_tail[i])
			/* Link the new buffer to the old tail */
			pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
595

596 597 598
		/* Update the channel tail */
		pcdev->sg_tail[i] = buf_last_desc;
	}
599 600 601 602 603 604 605 606 607 608 609 610 611 612
}

/**
 * pxa_camera_start_capture - start video capturing
 * @pcdev: camera device
 *
 * Launch capturing. DMA channels should not be active yet. They should get
 * activated at the end of frame interrupt, to capture only whole frames, and
 * never begin the capture of a partial frame.
 */
static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
{
	unsigned long cicr0, cifr;

613
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	/* Reset the FIFOs */
	cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
	__raw_writel(cifr, pcdev->base + CIFR);
	/* Enable End-Of-Frame Interrupt */
	cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
	cicr0 &= ~CICR0_EOFM;
	__raw_writel(cicr0, pcdev->base + CICR0);
}

static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
{
	unsigned long cicr0;

	pxa_dma_stop_channels(pcdev);

	cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
	__raw_writel(cicr0, pcdev->base + CICR0);

632
	pcdev->active = NULL;
633
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
634 635
}

636
/* Called under spinlock_irqsave(&pcdev->lock, ...) */
637 638
static void pxa_videobuf_queue(struct videobuf_queue *vq,
			       struct videobuf_buffer *vb)
639 640
{
	struct soc_camera_device *icd = vq->priv_data;
641
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
642 643 644
	struct pxa_camera_dev *pcdev = ici->priv;
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);

645 646
	dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
		__func__, vb, vb->baddr, vb->bsize, pcdev->active);
647

648 649 650
	list_add_tail(&vb->queue, &pcdev->capture);

	vb->state = VIDEOBUF_ACTIVE;
651
	pxa_dma_add_tail_buf(pcdev, buf);
652

653 654
	if (!pcdev->active)
		pxa_camera_start_capture(pcdev);
655 656 657 658 659 660 661 662
}

static void pxa_videobuf_release(struct videobuf_queue *vq,
				 struct videobuf_buffer *vb)
{
	struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
#ifdef DEBUG
	struct soc_camera_device *icd = vq->priv_data;
663
	struct device *dev = icd->dev.parent;
664

665
	dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
666 667 668 669
		vb, vb->baddr, vb->bsize);

	switch (vb->state) {
	case VIDEOBUF_ACTIVE:
670
		dev_dbg(dev, "%s (active)\n", __func__);
671 672
		break;
	case VIDEOBUF_QUEUED:
673
		dev_dbg(dev, "%s (queued)\n", __func__);
674 675
		break;
	case VIDEOBUF_PREPARED:
676
		dev_dbg(dev, "%s (prepared)\n", __func__);
677 678
		break;
	default:
679
		dev_dbg(dev, "%s (unknown)\n", __func__);
680 681 682 683 684 685 686
		break;
	}
#endif

	free_buffer(vq, buf);
}

687 688 689 690
static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
			      struct videobuf_buffer *vb,
			      struct pxa_buffer *buf)
{
691
	int i;
692

693 694 695 696 697 698
	/* _init is used to debug races, see comment in pxa_camera_reqbufs() */
	list_del_init(&vb->queue);
	vb->state = VIDEOBUF_DONE;
	do_gettimeofday(&vb->ts);
	vb->field_count++;
	wake_up(&vb->done);
699 700
	dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
		__func__, vb);
701 702

	if (list_empty(&pcdev->capture)) {
703 704 705
		pxa_camera_stop_capture(pcdev);
		for (i = 0; i < pcdev->channels; i++)
			pcdev->sg_tail[i] = NULL;
706 707 708 709 710 711 712
		return;
	}

	pcdev->active = list_entry(pcdev->capture.next,
				   struct pxa_buffer, vb.queue);
}

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735
/**
 * pxa_camera_check_link_miss - check missed DMA linking
 * @pcdev: camera device
 *
 * The DMA chaining is done with DMA running. This means a tiny temporal window
 * remains, where a buffer is queued on the chain, while the chain is already
 * stopped. This means the tailed buffer would never be transfered by DMA.
 * This function restarts the capture for this corner case, where :
 *  - DADR() == DADDR_STOP
 *  - a videobuffer is queued on the pcdev->capture list
 *
 * Please check the "DMA hot chaining timeslice issue" in
 *   Documentation/video4linux/pxa_camera.txt
 *
 * Context: should only be called within the dma irq handler
 */
static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
{
	int i, is_dma_stopped = 1;

	for (i = 0; i < pcdev->channels; i++)
		if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
			is_dma_stopped = 0;
736 737
	dev_dbg(pcdev->soc_host.v4l2_dev.dev,
		"%s : top queued buffer=%p, dma_stopped=%d\n",
738 739 740 741 742
		__func__, pcdev->active, is_dma_stopped);
	if (pcdev->active && is_dma_stopped)
		pxa_camera_start_capture(pcdev);
}

743 744
static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
			       enum pxa_camera_active_dma act_dma)
745
{
746
	struct device *dev = pcdev->soc_host.v4l2_dev.dev;
747 748
	struct pxa_buffer *buf;
	unsigned long flags;
749
	u32 status, camera_status, overrun;
750 751 752 753
	struct videobuf_buffer *vb;

	spin_lock_irqsave(&pcdev->lock, flags);

754
	status = DCSR(channel);
755 756 757 758 759 760
	DCSR(channel) = status;

	camera_status = __raw_readl(pcdev->base + CISR);
	overrun = CISR_IFO_0;
	if (pcdev->channels == 3)
		overrun |= CISR_IFO_1 | CISR_IFO_2;
761

762
	if (status & DCSR_BUSERR) {
763
		dev_err(dev, "DMA Bus Error IRQ!\n");
764 765 766
		goto out;
	}

767
	if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
768 769
		dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
			status);
770 771 772
		goto out;
	}

773 774 775 776 777 778 779 780 781 782 783 784 785
	/*
	 * pcdev->active should not be NULL in DMA irq handler.
	 *
	 * But there is one corner case : if capture was stopped due to an
	 * overrun of channel 1, and at that same channel 2 was completed.
	 *
	 * When handling the overrun in DMA irq for channel 1, we'll stop the
	 * capture and restart it (and thus set pcdev->active to NULL). But the
	 * DMA irq handler will already be pending for channel 2. So on entering
	 * the DMA irq handler for channel 2 there will be no active buffer, yet
	 * that is normal.
	 */
	if (!pcdev->active)
786 787 788 789 790 791
		goto out;

	vb = &pcdev->active->vb;
	buf = container_of(vb, struct pxa_buffer, vb);
	WARN_ON(buf->inwork || list_empty(&vb->queue));

792
	dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
793 794 795 796
		__func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
		status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));

	if (status & DCSR_ENDINTR) {
797 798 799 800 801 802
		/*
		 * It's normal if the last frame creates an overrun, as there
		 * are no more DMA descriptors to fetch from QCI fifos
		 */
		if (camera_status & overrun &&
		    !list_is_last(pcdev->capture.next, &pcdev->capture)) {
803
			dev_dbg(dev, "FIFO overrun! CISR: %x\n",
804 805 806 807 808 809 810 811 812 813 814
				camera_status);
			pxa_camera_stop_capture(pcdev);
			pxa_camera_start_capture(pcdev);
			goto out;
		}
		buf->active_dma &= ~act_dma;
		if (!buf->active_dma) {
			pxa_camera_wakeup(pcdev, vb, buf);
			pxa_camera_check_link_miss(pcdev);
		}
	}
815 816 817 818 819

out:
	spin_unlock_irqrestore(&pcdev->lock, flags);
}

820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
static void pxa_camera_dma_irq_y(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_Y);
}

static void pxa_camera_dma_irq_u(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_U);
}

static void pxa_camera_dma_irq_v(int channel, void *data)
{
	struct pxa_camera_dev *pcdev = data;
	pxa_camera_dma_irq(channel, pcdev, DMA_V);
}

838
static struct videobuf_queue_ops pxa_videobuf_ops = {
839 840 841 842 843 844
	.buf_setup      = pxa_videobuf_setup,
	.buf_prepare    = pxa_videobuf_prepare,
	.buf_queue      = pxa_videobuf_queue,
	.buf_release    = pxa_videobuf_release,
};

845
static void pxa_camera_init_videobuf(struct videobuf_queue *q,
846 847
			      struct soc_camera_device *icd)
{
848 849 850
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

851 852 853 854
	/*
	 * We must pass NULL as dev pointer, then all pci_* dma operations
	 * transform to normal dma_* ones.
	 */
855
	videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
856 857 858 859
				V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
				sizeof(struct pxa_buffer), icd);
}

860 861
static u32 mclk_get_divisor(struct platform_device *pdev,
			    struct pxa_camera_dev *pcdev)
862
{
863
	unsigned long mclk = pcdev->mclk;
864
	struct device *dev = &pdev->dev;
865
	u32 div;
866 867
	unsigned long lcdclk;

868 869
	lcdclk = clk_get_rate(pcdev->clk);
	pcdev->ciclk = lcdclk;
870

871 872 873
	/* mclk <= ciclk / 4 (27.4.2) */
	if (mclk > lcdclk / 4) {
		mclk = lcdclk / 4;
874
		dev_warn(dev, "Limiting master clock to %lu\n", mclk);
875 876 877 878
	}

	/* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
	div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
879

880 881 882
	/* If we're not supplying MCLK, leave it at 0 */
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		pcdev->mclk = lcdclk / (2 * (div + 1));
883

884
	dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
885
		lcdclk, mclk, div);
886 887 888 889

	return div;
}

890 891 892 893 894 895 896 897 898
static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
				     unsigned long pclk)
{
	/* We want a timeout > 1 pixel time, not ">=" */
	u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;

	__raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
}

899
static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
900 901 902
{
	u32 cicr4 = 0;

903 904
	/* disable all interrupts */
	__raw_writel(0x3ff, pcdev->base + CICR0);
905 906 907 908 909 910 911 912 913 914 915 916

	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		cicr4 |= CICR4_PCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		cicr4 |= CICR4_MCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_PCP)
		cicr4 |= CICR4_PCP;
	if (pcdev->platform_flags & PXA_CAMERA_HSP)
		cicr4 |= CICR4_HSP;
	if (pcdev->platform_flags & PXA_CAMERA_VSP)
		cicr4 |= CICR4_VSP;

917 918 919 920 921 922 923 924
	__raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);

	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		/* Initialise the timeout under the assumption pclk = mclk */
		recalculate_fifo_timeout(pcdev, pcdev->mclk);
	else
		/* "Safe default" - 13MHz */
		recalculate_fifo_timeout(pcdev, 13000000);
925 926 927 928

	clk_enable(pcdev->clk);
}

929
static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
930 931 932 933 934 935 936
{
	clk_disable(pcdev->clk);
}

static irqreturn_t pxa_camera_irq(int irq, void *data)
{
	struct pxa_camera_dev *pcdev = data;
937
	unsigned long status, cicr0;
938 939
	struct pxa_buffer *buf;
	struct videobuf_buffer *vb;
940

941
	status = __raw_readl(pcdev->base + CISR);
942 943
	dev_dbg(pcdev->soc_host.v4l2_dev.dev,
		"Camera interrupt status 0x%lx\n", status);
944

945 946 947
	if (!status)
		return IRQ_NONE;

948
	__raw_writel(status, pcdev->base + CISR);
949 950

	if (status & CISR_EOF) {
951 952 953 954 955 956 957 958
		pcdev->active = list_first_entry(&pcdev->capture,
					   struct pxa_buffer, vb.queue);
		vb = &pcdev->active->vb;
		buf = container_of(vb, struct pxa_buffer, vb);
		pxa_videobuf_set_actdma(pcdev, buf);

		pxa_dma_start_channels(pcdev);

959 960
		cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
		__raw_writel(cicr0, pcdev->base + CICR0);
961 962
	}

963 964 965
	return IRQ_HANDLED;
}

966 967 968 969 970
/*
 * The following two functions absolutely depend on the fact, that
 * there can be only one camera on PXA quick capture interface
 * Called with .video_lock held
 */
971
static int pxa_camera_add_device(struct soc_camera_device *icd)
972 973 974 975
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

976 977
	if (pcdev->icd)
		return -EBUSY;
978

979
	pxa_camera_activate(pcdev);
980 981

	pcdev->icd = icd;
982

983
	dev_info(icd->dev.parent, "PXA Camera driver attached to camera %d\n",
984
		 icd->devnum);
985

986
	return 0;
987 988
}

989
/* Called with .video_lock held */
990
static void pxa_camera_remove_device(struct soc_camera_device *icd)
991 992 993 994 995 996
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;

	BUG_ON(icd != pcdev->icd);

997
	dev_info(icd->dev.parent, "PXA Camera driver detached from camera %d\n",
998 999 1000
		 icd->devnum);

	/* disable capture, disable interrupts */
1001
	__raw_writel(0x3ff, pcdev->base + CICR0);
1002

1003
	/* Stop DMA engine */
1004 1005 1006
	DCSR(pcdev->dma_chans[0]) = 0;
	DCSR(pcdev->dma_chans[1]) = 0;
	DCSR(pcdev->dma_chans[2]) = 0;
1007

1008
	pxa_camera_deactivate(pcdev);
1009 1010 1011 1012

	pcdev->icd = NULL;
}

1013 1014
static int test_platform_param(struct pxa_camera_dev *pcdev,
			       unsigned char buswidth, unsigned long *flags)
1015
{
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	/*
	 * Platform specified synchronization and pixel clock polarities are
	 * only a recommendation and are only used during probing. The PXA270
	 * quick capture interface supports both.
	 */
	*flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
		  SOCAM_MASTER : SOCAM_SLAVE) |
		SOCAM_HSYNC_ACTIVE_HIGH |
		SOCAM_HSYNC_ACTIVE_LOW |
		SOCAM_VSYNC_ACTIVE_HIGH |
		SOCAM_VSYNC_ACTIVE_LOW |
1027
		SOCAM_DATA_ACTIVE_HIGH |
1028 1029
		SOCAM_PCLK_SAMPLE_RISING |
		SOCAM_PCLK_SAMPLE_FALLING;
1030 1031

	/* If requested data width is supported by the platform, use it */
1032
	switch (buswidth) {
1033
	case 10:
1034 1035 1036
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_10;
1037 1038
		break;
	case 9:
1039 1040 1041
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_9;
1042 1043
		break;
	case 8:
1044 1045 1046
		if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
			return -EINVAL;
		*flags |= SOCAM_DATAWIDTH_8;
1047 1048 1049
		break;
	default:
		return -EINVAL;
1050
	}
1051 1052 1053 1054

	return 0;
}

1055 1056
static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
				  unsigned long flags, __u32 pixfmt)
1057
{
1058
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1059
	struct pxa_camera_dev *pcdev = ici->priv;
1060
	struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
1061
	unsigned long dw, bpp;
1062 1063 1064 1065 1066
	u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
	int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);

	if (ret < 0)
		y_skip_top = 0;
1067

1068 1069 1070 1071
	/*
	 * Datawidth is now guaranteed to be equal to one of the three values.
	 * We fix bit-per-pixel equal to data-width...
	 */
1072
	switch (flags & SOCAM_DATAWIDTH_MASK) {
1073
	case SOCAM_DATAWIDTH_10:
1074 1075 1076
		dw = 4;
		bpp = 0x40;
		break;
1077
	case SOCAM_DATAWIDTH_9:
1078 1079 1080 1081
		dw = 3;
		bpp = 0x20;
		break;
	default:
1082 1083 1084 1085
		/*
		 * Actually it can only be 8 now,
		 * default is just to silence compiler warnings
		 */
1086
	case SOCAM_DATAWIDTH_8:
1087 1088 1089 1090 1091 1092 1093 1094
		dw = 2;
		bpp = 0;
	}

	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		cicr4 |= CICR4_PCLK_EN;
	if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
		cicr4 |= CICR4_MCLK_EN;
1095
	if (flags & SOCAM_PCLK_SAMPLE_FALLING)
1096
		cicr4 |= CICR4_PCP;
1097
	if (flags & SOCAM_HSYNC_ACTIVE_LOW)
1098
		cicr4 |= CICR4_HSP;
1099
	if (flags & SOCAM_VSYNC_ACTIVE_LOW)
1100 1101
		cicr4 |= CICR4_VSP;

1102
	cicr0 = __raw_readl(pcdev->base + CICR0);
1103
	if (cicr0 & CICR0_ENB)
1104
		__raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1105

1106
	cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
1107 1108 1109

	switch (pixfmt) {
	case V4L2_PIX_FMT_YUV422P:
1110
		pcdev->channels = 3;
1111
		cicr1 |= CICR1_YCBCR_F;
1112 1113 1114 1115 1116 1117 1118 1119 1120
		/*
		 * Normally, pxa bus wants as input UYVY format. We allow all
		 * reorderings of the YUV422 format, as no processing is done,
		 * and the YUV stream is just passed through without any
		 * transformation. Note that UYVY is the only format that
		 * should be used if pxa framebuffer Overlay2 is used.
		 */
	case V4L2_PIX_FMT_UYVY:
	case V4L2_PIX_FMT_VYUY:
1121
	case V4L2_PIX_FMT_YUYV:
1122
	case V4L2_PIX_FMT_YVYU:
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
		cicr1 |= CICR1_COLOR_SP_VAL(2);
		break;
	case V4L2_PIX_FMT_RGB555:
		cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
			CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
		break;
	case V4L2_PIX_FMT_RGB565:
		cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
		break;
	}

1134
	cicr2 = 0;
1135
	cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
1136
		CICR3_BFW_VAL(min((u32)255, y_skip_top));
1137
	cicr4 |= pcdev->mclk_divisor;
1138 1139 1140 1141 1142

	__raw_writel(cicr1, pcdev->base + CICR1);
	__raw_writel(cicr2, pcdev->base + CICR2);
	__raw_writel(cicr3, pcdev->base + CICR3);
	__raw_writel(cicr4, pcdev->base + CICR4);
1143 1144

	/* CIF interrupts are not used, only DMA */
1145 1146 1147 1148
	cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
		CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
	cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
	__raw_writel(cicr0, pcdev->base + CICR0);
1149 1150 1151 1152 1153 1154 1155
}

static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
{
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;
	unsigned long bus_flags, camera_flags, common_flags;
1156 1157
	const struct soc_mbus_pixelfmt *fmt;
	int ret;
1158 1159
	struct pxa_cam *cam = icd->host_priv;

1160 1161 1162 1163 1164
	fmt = soc_mbus_get_fmtdesc(icd->current_fmt->code);
	if (!fmt)
		return -EINVAL;

	ret = test_platform_param(pcdev, fmt->bits_per_sample, &bus_flags);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	if (ret < 0)
		return ret;

	camera_flags = icd->ops->query_bus_param(icd);

	common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
	if (!common_flags)
		return -EINVAL;

	pcdev->channels = 1;

	/* Make choises, based on platform preferences */
	if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
	    (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
		if (pcdev->platform_flags & PXA_CAMERA_HSP)
			common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
		else
			common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
	}

	if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
	    (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
		if (pcdev->platform_flags & PXA_CAMERA_VSP)
			common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
		else
			common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
	}

	if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
	    (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
		if (pcdev->platform_flags & PXA_CAMERA_PCP)
			common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
		else
			common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
	}

	cam->flags = common_flags;

	ret = icd->ops->set_bus_param(icd, common_flags);
	if (ret < 0)
		return ret;

	pxa_camera_setup_cicr(icd, common_flags, pixfmt);
1208 1209 1210 1211

	return 0;
}

1212 1213
static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
				    unsigned char buswidth)
1214
{
1215
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1216 1217
	struct pxa_camera_dev *pcdev = ici->priv;
	unsigned long bus_flags, camera_flags;
1218
	int ret = test_platform_param(pcdev, buswidth, &bus_flags);
1219 1220 1221 1222 1223 1224 1225 1226 1227

	if (ret < 0)
		return ret;

	camera_flags = icd->ops->query_bus_param(icd);

	return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
}

1228
static const struct soc_mbus_pixelfmt pxa_camera_formats[] = {
1229
	{
1230 1231 1232 1233 1234
		.fourcc			= V4L2_PIX_FMT_YUV422P,
		.name			= "Planar YUV422 16 bit",
		.bits_per_sample	= 8,
		.packing		= SOC_MBUS_PACKING_2X8_PADHI,
		.order			= SOC_MBUS_ORDER_LE,
1235 1236 1237
	},
};

1238 1239
/* This will be corrected as we get more formats */
static bool pxa_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
1240
{
1241 1242 1243 1244 1245
	return	fmt->packing == SOC_MBUS_PACKING_NONE ||
		(fmt->bits_per_sample == 8 &&
		 fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
		(fmt->bits_per_sample > 8 &&
		 fmt->packing == SOC_MBUS_PACKING_EXTEND16);
1246 1247 1248 1249 1250
}

static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
				  struct soc_camera_format_xlate *xlate)
{
1251
	struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
1252
	struct device *dev = icd->dev.parent;
1253
	int formats = 0, ret;
1254
	struct pxa_cam *cam;
1255 1256
	enum v4l2_mbus_pixelcode code;
	const struct soc_mbus_pixelfmt *fmt;
1257

1258 1259 1260 1261
	ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
	if (ret < 0)
		/* No more formats */
		return 0;
1262

1263 1264 1265
	fmt = soc_mbus_get_fmtdesc(code);
	if (!fmt) {
		dev_err(dev, "Invalid format code #%d: %d\n", idx, code);
1266
		return 0;
1267
	}
1268

1269 1270
	/* This also checks support for the requested bits-per-sample */
	ret = pxa_camera_try_bus_param(icd, fmt->bits_per_sample);
1271 1272 1273
	if (ret < 0)
		return 0;

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	if (!icd->host_priv) {
		cam = kzalloc(sizeof(*cam), GFP_KERNEL);
		if (!cam)
			return -ENOMEM;

		icd->host_priv = cam;
	} else {
		cam = icd->host_priv;
	}

1284 1285
	switch (code) {
	case V4L2_MBUS_FMT_YUYV8_2X8_BE:
1286 1287
		formats++;
		if (xlate) {
1288 1289
			xlate->host_fmt	= &pxa_camera_formats[0];
			xlate->code	= code;
1290
			xlate++;
1291 1292
			dev_dbg(dev, "Providing format %s using code %d\n",
				pxa_camera_formats[0].name, code);
1293
		}
1294 1295 1296 1297 1298 1299
	case V4L2_MBUS_FMT_YVYU8_2X8_BE:
	case V4L2_MBUS_FMT_YUYV8_2X8_LE:
	case V4L2_MBUS_FMT_YVYU8_2X8_LE:
	case V4L2_MBUS_FMT_RGB565_2X8_LE:
	case V4L2_MBUS_FMT_RGB555_2X8_PADHI_LE:
		if (xlate)
1300
			dev_dbg(dev, "Providing format %s packed\n",
1301
				fmt->name);
1302 1303
		break;
	default:
1304 1305 1306
		if (!pxa_camera_packing_supported(fmt))
			return 0;
		if (xlate)
1307
			dev_dbg(dev,
1308
				"Providing format %s in pass-through mode\n",
1309 1310 1311 1312 1313 1314 1315 1316 1317
				fmt->name);
	}

	/* Generic pass-through */
	formats++;
	if (xlate) {
		xlate->host_fmt	= fmt;
		xlate->code	= code;
		xlate++;
1318 1319 1320 1321 1322
	}

	return formats;
}

1323 1324 1325 1326 1327 1328
static void pxa_camera_put_formats(struct soc_camera_device *icd)
{
	kfree(icd->host_priv);
	icd->host_priv = NULL;
}

1329
static int pxa_camera_check_frame(u32 width, u32 height)
1330 1331
{
	/* limit to pxa hardware capabilities */
1332 1333
	return height < 32 || height > 2048 || width < 48 || width > 2048 ||
		(width & 0x01);
1334 1335
}

1336
static int pxa_camera_set_crop(struct soc_camera_device *icd,
1337
			       struct v4l2_crop *a)
1338
{
1339
	struct v4l2_rect *rect = &a->c;
1340 1341
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
	struct pxa_camera_dev *pcdev = ici->priv;
1342
	struct device *dev = icd->dev.parent;
1343
	struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
1344 1345 1346 1347
	struct soc_camera_sense sense = {
		.master_clock = pcdev->mclk,
		.pixel_clock_max = pcdev->ciclk / 4,
	};
1348
	struct v4l2_mbus_framefmt mf;
1349
	struct pxa_cam *cam = icd->host_priv;
1350
	u32 fourcc = icd->current_fmt->host_fmt->fourcc;
1351 1352 1353 1354 1355 1356
	int ret;

	/* If PCLK is used to latch data from the sensor, check sense */
	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
		icd->sense = &sense;

1357
	ret = v4l2_subdev_call(sd, video, s_crop, a);
1358 1359 1360 1361

	icd->sense = NULL;

	if (ret < 0) {
1362
		dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
1363
			 rect->width, rect->height, rect->left, rect->top);
1364 1365 1366
		return ret;
	}

1367
	ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
1368 1369 1370
	if (ret < 0)
		return ret;

1371
	if (pxa_camera_check_frame(mf.width, mf.height)) {
1372 1373 1374 1375
		/*
		 * Camera cropping produced a frame beyond our capabilities.
		 * FIXME: just extract a subframe, that we can process.
		 */
1376 1377 1378 1379
		v4l_bound_align_image(&mf.width, 48, 2048, 1,
			&mf.height, 32, 2048, 0,
			fourcc == V4L2_PIX_FMT_YUV422P ? 4 : 0);
		ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
1380 1381 1382
		if (ret < 0)
			return ret;

1383
		if (pxa_camera_check_frame(mf.width, mf.height)) {
1384 1385 1386 1387 1388 1389 1390
			dev_warn(icd->dev.parent,
				 "Inconsistent state. Use S_FMT to repair\n");
			return -EINVAL;
		}
	}

	if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1391
		if (sense.pixel_clock > sense.pixel_clock_max) {
1392
			dev_err(dev,
1393 1394 1395 1396 1397 1398 1399
				"pixel clock %lu set by the camera too high!",
				sense.pixel_clock);
			return -EIO;
		}
		recalculate_fifo_timeout(pcdev, sense.pixel_clock);
	}

1400 1401
	icd->user_width		= mf.width;
	icd->user_height	= mf.height;
1402

1403
	pxa_camera_setup_cicr(icd, cam->flags, fourcc);
1404

1405 1406 1407
	return ret;
}

1408
static int pxa_camera_set_fmt(struct soc_camera_device *icd,
1409
			      struct v4l2_format *f)
1410
{
1411
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1412
	struct pxa_camera_dev *pcdev = ici->priv;
1413
	struct device *dev = icd->dev.parent;
1414
	struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
1415
	const struct soc_camera_format_xlate *xlate = NULL;
1416 1417 1418 1419
	struct soc_camera_sense sense = {
		.master_clock = pcdev->mclk,
		.pixel_clock_max = pcdev->ciclk / 4,
	};
1420
	struct v4l2_pix_format *pix = &f->fmt.pix;
1421
	struct v4l2_mbus_framefmt mf;
1422
	int ret;
1423

1424 1425
	xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
	if (!xlate) {
1426
		dev_warn(dev, "Format %x not found\n", pix->pixelformat);
1427
		return -EINVAL;
1428
	}
1429

1430 1431
	/* If PCLK is used to latch data from the sensor, check sense */
	if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1432
		/* The caller holds a mutex. */
1433 1434
		icd->sense = &sense;

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	mf.width	= pix->width;
	mf.height	= pix->height;
	mf.field	= pix->field;
	mf.colorspace	= pix->colorspace;
	mf.code		= xlate->code;

	ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);

	if (mf.code != xlate->code)
		return -EINVAL;
1445

1446 1447 1448
	icd->sense = NULL;

	if (ret < 0) {
1449
		dev_warn(dev, "Failed to configure for format %x\n",
1450
			 pix->pixelformat);
1451
	} else if (pxa_camera_check_frame(mf.width, mf.height)) {
1452 1453
		dev_warn(dev,
			 "Camera driver produced an unsupported frame %dx%d\n",
1454
			 mf.width, mf.height);
1455
		ret = -EINVAL;
1456 1457
	} else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
		if (sense.pixel_clock > sense.pixel_clock_max) {
1458
			dev_err(dev,
1459 1460 1461 1462 1463 1464
				"pixel clock %lu set by the camera too high!",
				sense.pixel_clock);
			return -EIO;
		}
		recalculate_fifo_timeout(pcdev, sense.pixel_clock);
	}
1465

1466 1467 1468 1469 1470 1471 1472 1473
	if (ret < 0)
		return ret;

	pix->width		= mf.width;
	pix->height		= mf.height;
	pix->field		= mf.field;
	pix->colorspace		= mf.colorspace;
	icd->current_fmt	= xlate;
1474 1475

	return ret;
1476 1477
}

1478 1479
static int pxa_camera_try_fmt(struct soc_camera_device *icd,
			      struct v4l2_format *f)
1480
{
1481
	struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
1482 1483
	const struct soc_camera_format_xlate *xlate;
	struct v4l2_pix_format *pix = &f->fmt.pix;
1484
	struct v4l2_mbus_framefmt mf;
1485
	__u32 pixfmt = pix->pixelformat;
1486
	int ret;
1487

1488 1489
	xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
	if (!xlate) {
1490
		dev_warn(icd->dev.parent, "Format %x not found\n", pixfmt);
1491
		return -EINVAL;
1492
	}
1493

1494
	/*
1495 1496 1497 1498
	 * Limit to pxa hardware capabilities.  YUV422P planar format requires
	 * images size to be a multiple of 16 bytes.  If not, zeros will be
	 * inserted between Y and U planes, and U and V planes, which violates
	 * the YUV422P standard.
1499
	 */
1500 1501
	v4l_bound_align_image(&pix->width, 48, 2048, 1,
			      &pix->height, 32, 2048, 0,
1502
			      pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
1503

1504 1505 1506 1507
	pix->bytesperline = soc_mbus_bytes_per_line(pix->width,
						    xlate->host_fmt);
	if (pix->bytesperline < 0)
		return pix->bytesperline;
1508
	pix->sizeimage = pix->height * pix->bytesperline;
1509

1510
	/* limit to sensor capabilities */
1511 1512 1513 1514 1515
	mf.width	= pix->width;
	mf.height	= pix->height;
	mf.field	= pix->field;
	mf.colorspace	= pix->colorspace;
	mf.code		= xlate->code;
1516

1517 1518 1519
	ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
	if (ret < 0)
		return ret;
1520

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	pix->width	= mf.width;
	pix->height	= mf.height;
	pix->colorspace	= mf.colorspace;

	switch (mf.field) {
	case V4L2_FIELD_ANY:
	case V4L2_FIELD_NONE:
		pix->field	= V4L2_FIELD_NONE;
		break;
	default:
		/* TODO: support interlaced at least in pass-through mode */
		dev_err(icd->dev.parent, "Field type %d unsupported.\n",
			mf.field);
1534 1535 1536
		return -EINVAL;
	}

1537
	return ret;
1538 1539
}

1540 1541
static int pxa_camera_reqbufs(struct soc_camera_file *icf,
			      struct v4l2_requestbuffers *p)
1542 1543 1544
{
	int i;

1545 1546
	/*
	 * This is for locking debugging only. I removed spinlocks and now I
1547 1548
	 * check whether .prepare is ever called on a linked buffer, or whether
	 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
1549 1550
	 * it hadn't triggered
	 */
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
	for (i = 0; i < p->count; i++) {
		struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
						      struct pxa_buffer, vb);
		buf->inwork = 0;
		INIT_LIST_HEAD(&buf->vb.queue);
	}

	return 0;
}

1561
static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
{
	struct soc_camera_file *icf = file->private_data;
	struct pxa_buffer *buf;

	buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
			 vb.stream);

	poll_wait(file, &buf->vb.done, pt);

	if (buf->vb.state == VIDEOBUF_DONE ||
	    buf->vb.state == VIDEOBUF_ERROR)
		return POLLIN|POLLRDNORM;

	return 0;
}

1578 1579
static int pxa_camera_querycap(struct soc_camera_host *ici,
			       struct v4l2_capability *cap)
1580 1581 1582 1583 1584 1585 1586 1587 1588
{
	/* cap->name is set by the firendly caller:-> */
	strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
	cap->version = PXA_CAM_VERSION_CODE;
	cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;

	return 0;
}

1589 1590
static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
{
1591
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1592 1593 1594
	struct pxa_camera_dev *pcdev = ici->priv;
	int i = 0, ret = 0;

1595 1596 1597 1598 1599
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
	pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
1600 1601 1602 1603 1604 1605 1606 1607 1608

	if ((pcdev->icd) && (pcdev->icd->ops->suspend))
		ret = pcdev->icd->ops->suspend(pcdev->icd, state);

	return ret;
}

static int pxa_camera_resume(struct soc_camera_device *icd)
{
1609
	struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1610 1611 1612
	struct pxa_camera_dev *pcdev = ici->priv;
	int i = 0, ret = 0;

1613 1614 1615
	DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
	DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
	DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
1616

1617 1618 1619 1620 1621
	__raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
	__raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
1622 1623 1624 1625 1626

	if ((pcdev->icd) && (pcdev->icd->ops->resume))
		ret = pcdev->icd->ops->resume(pcdev->icd);

	/* Restart frame capture if active buffer exists */
1627 1628
	if (!ret && pcdev->active)
		pxa_camera_start_capture(pcdev);
1629 1630 1631 1632

	return ret;
}

1633 1634 1635 1636
static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
	.owner		= THIS_MODULE,
	.add		= pxa_camera_add_device,
	.remove		= pxa_camera_remove_device,
1637 1638
	.suspend	= pxa_camera_suspend,
	.resume		= pxa_camera_resume,
1639
	.set_crop	= pxa_camera_set_crop,
1640
	.get_formats	= pxa_camera_get_formats,
1641
	.put_formats	= pxa_camera_put_formats,
1642 1643
	.set_fmt	= pxa_camera_set_fmt,
	.try_fmt	= pxa_camera_try_fmt,
1644
	.init_videobuf	= pxa_camera_init_videobuf,
1645 1646 1647 1648 1649 1650
	.reqbufs	= pxa_camera_reqbufs,
	.poll		= pxa_camera_poll,
	.querycap	= pxa_camera_querycap,
	.set_bus_param	= pxa_camera_set_bus_param,
};

1651
static int __devinit pxa_camera_probe(struct platform_device *pdev)
1652 1653 1654 1655
{
	struct pxa_camera_dev *pcdev;
	struct resource *res;
	void __iomem *base;
1656
	int irq;
1657 1658 1659 1660
	int err = 0;

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1661
	if (!res || irq < 0) {
1662 1663 1664 1665 1666 1667
		err = -ENODEV;
		goto exit;
	}

	pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
	if (!pcdev) {
1668
		dev_err(&pdev->dev, "Could not allocate pcdev\n");
1669 1670 1671 1672
		err = -ENOMEM;
		goto exit;
	}

1673
	pcdev->clk = clk_get(&pdev->dev, NULL);
1674 1675 1676 1677 1678 1679 1680 1681 1682
	if (IS_ERR(pcdev->clk)) {
		err = PTR_ERR(pcdev->clk);
		goto exit_kfree;
	}

	pcdev->res = res;

	pcdev->pdata = pdev->dev.platform_data;
	pcdev->platform_flags = pcdev->pdata->flags;
1683 1684
	if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
			PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
1685 1686 1687 1688
		/*
		 * Platform hasn't set available data widths. This is bad.
		 * Warn and use a default.
		 */
1689 1690 1691 1692
		dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
			 "data widths, using default 10 bit\n");
		pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
	}
1693 1694
	pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
	if (!pcdev->mclk) {
1695
		dev_warn(&pdev->dev,
1696
			 "mclk == 0! Please, fix your platform data. "
1697
			 "Using default 20MHz\n");
1698
		pcdev->mclk = 20000000;
1699 1700
	}

1701
	pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
1702

1703 1704 1705 1706 1707 1708
	INIT_LIST_HEAD(&pcdev->capture);
	spin_lock_init(&pcdev->lock);

	/*
	 * Request the regions.
	 */
1709
	if (!request_mem_region(res->start, resource_size(res),
1710 1711 1712 1713 1714
				PXA_CAM_DRV_NAME)) {
		err = -EBUSY;
		goto exit_clk;
	}

1715
	base = ioremap(res->start, resource_size(res));
1716 1717 1718 1719 1720 1721 1722 1723
	if (!base) {
		err = -ENOMEM;
		goto exit_release;
	}
	pcdev->irq = irq;
	pcdev->base = base;

	/* request dma */
1724 1725 1726
	err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_y, pcdev);
	if (err < 0) {
1727
		dev_err(&pdev->dev, "Can't request DMA for Y\n");
1728 1729
		goto exit_iounmap;
	}
1730
	pcdev->dma_chans[0] = err;
1731
	dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
1732

1733 1734 1735
	err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_u, pcdev);
	if (err < 0) {
1736
		dev_err(&pdev->dev, "Can't request DMA for U\n");
1737 1738
		goto exit_free_dma_y;
	}
1739
	pcdev->dma_chans[1] = err;
1740
	dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
1741

1742 1743 1744
	err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
			      pxa_camera_dma_irq_v, pcdev);
	if (err < 0) {
1745
		dev_err(&pdev->dev, "Can't request DMA for V\n");
1746 1747
		goto exit_free_dma_u;
	}
1748
	pcdev->dma_chans[2] = err;
1749
	dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
1750

1751 1752 1753
	DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
	DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
	DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
1754 1755 1756 1757 1758

	/* request irq */
	err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
			  pcdev);
	if (err) {
1759
		dev_err(&pdev->dev, "Camera interrupt register failed \n");
1760 1761 1762
		goto exit_free_dma;
	}

1763 1764 1765
	pcdev->soc_host.drv_name	= PXA_CAM_DRV_NAME;
	pcdev->soc_host.ops		= &pxa_soc_camera_host_ops;
	pcdev->soc_host.priv		= pcdev;
1766
	pcdev->soc_host.v4l2_dev.dev	= &pdev->dev;
1767
	pcdev->soc_host.nr		= pdev->id;
1768

1769
	err = soc_camera_host_register(&pcdev->soc_host);
1770 1771 1772 1773 1774 1775 1776 1777
	if (err)
		goto exit_free_irq;

	return 0;

exit_free_irq:
	free_irq(pcdev->irq, pcdev);
exit_free_dma:
1778 1779 1780 1781 1782
	pxa_free_dma(pcdev->dma_chans[2]);
exit_free_dma_u:
	pxa_free_dma(pcdev->dma_chans[1]);
exit_free_dma_y:
	pxa_free_dma(pcdev->dma_chans[0]);
1783 1784 1785
exit_iounmap:
	iounmap(base);
exit_release:
1786
	release_mem_region(res->start, resource_size(res));
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
exit_clk:
	clk_put(pcdev->clk);
exit_kfree:
	kfree(pcdev);
exit:
	return err;
}

static int __devexit pxa_camera_remove(struct platform_device *pdev)
{
1797 1798 1799
	struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
	struct pxa_camera_dev *pcdev = container_of(soc_host,
					struct pxa_camera_dev, soc_host);
1800 1801 1802 1803
	struct resource *res;

	clk_put(pcdev->clk);

1804 1805 1806
	pxa_free_dma(pcdev->dma_chans[0]);
	pxa_free_dma(pcdev->dma_chans[1]);
	pxa_free_dma(pcdev->dma_chans[2]);
1807 1808
	free_irq(pcdev->irq, pcdev);

1809
	soc_camera_host_unregister(soc_host);
1810 1811 1812 1813

	iounmap(pcdev->base);

	res = pcdev->res;
1814
	release_mem_region(res->start, resource_size(res));
1815 1816 1817

	kfree(pcdev);

1818
	dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
1819 1820 1821 1822 1823 1824 1825 1826 1827

	return 0;
}

static struct platform_driver pxa_camera_driver = {
	.driver 	= {
		.name	= PXA_CAM_DRV_NAME,
	},
	.probe		= pxa_camera_probe,
1828
	.remove		= __devexit_p(pxa_camera_remove),
1829 1830 1831
};


1832
static int __init pxa_camera_init(void)
1833 1834 1835 1836 1837 1838
{
	return platform_driver_register(&pxa_camera_driver);
}

static void __exit pxa_camera_exit(void)
{
1839
	platform_driver_unregister(&pxa_camera_driver);
1840 1841 1842 1843 1844 1845 1846 1847
}

module_init(pxa_camera_init);
module_exit(pxa_camera_exit);

MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
MODULE_LICENSE("GPL");
1848
MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);