i915_request.h 15.5 KB
Newer Older
1
/*
2
 * Copyright © 2008-2018 Intel Corporation
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25 26
#ifndef I915_REQUEST_H
#define I915_REQUEST_H
27

28
#include <linux/dma-fence.h>
29
#include <linux/lockdep.h>
30

31
#include "gem/i915_gem_context_types.h"
32
#include "gt/intel_context_types.h"
33
#include "gt/intel_engine_types.h"
34
#include "gt/intel_timeline_types.h"
35

36
#include "i915_gem.h"
37
#include "i915_scheduler.h"
38
#include "i915_selftest.h"
39
#include "i915_sw_fence.h"
40

41 42
#include <uapi/drm/i915_drm.h>

J
Joonas Lahtinen 已提交
43 44
struct drm_file;
struct drm_i915_gem_object;
45
struct i915_request;
J
Joonas Lahtinen 已提交
46

47 48
struct i915_capture_list {
	struct i915_capture_list *next;
49 50 51
	struct i915_vma *vma;
};

52 53 54 55 56 57 58
#define RQ_TRACE(rq, fmt, ...) do {					\
	const struct i915_request *rq__ = (rq);				\
	ENGINE_TRACE(rq__->engine, "fence %llx:%lld, current %d" fmt,	\
		     rq__->fence.context, rq__->fence.seqno,		\
		     hwsp_seqno(rq__), ##__VA_ARGS__);			\
} while (0)

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
enum {
	/*
	 * I915_FENCE_FLAG_ACTIVE - this request is currently submitted to HW.
	 *
	 * Set by __i915_request_submit() on handing over to HW, and cleared
	 * by __i915_request_unsubmit() if we preempt this request.
	 *
	 * Finally cleared for consistency on retiring the request, when
	 * we know the HW is no longer running this request.
	 *
	 * See i915_request_is_active()
	 */
	I915_FENCE_FLAG_ACTIVE = DMA_FENCE_FLAG_USER_BITS,

	/*
	 * I915_FENCE_FLAG_SIGNAL - this request is currently on signal_list
	 *
	 * Internal bookkeeping used by the breadcrumb code to track when
	 * a request is on the various signal_list.
	 */
	I915_FENCE_FLAG_SIGNAL,
};

82 83 84 85 86 87 88 89 90 91 92
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable sequence
 * number comparisons on buffer last_read|write_seqno. It also allows an
 * emission time to be associated with the request for tracking how far ahead
 * of the GPU the submission is.
 *
93 94 95 96 97 98 99
 * When modifying this structure be very aware that we perform a lockless
 * RCU lookup of it that may race against reallocation of the struct
 * from the slab freelist. We intentionally do not zero the structure on
 * allocation so that the lookup can use the dangling pointers (and is
 * cogniscent that those pointers may be wrong). Instead, everything that
 * needs to be initialised must be done so explicitly.
 *
100
 * The requests are reference counted.
101
 */
102
struct i915_request {
103
	struct dma_fence fence;
104
	spinlock_t lock;
105 106 107 108 109 110 111 112 113 114 115

	/** On Which ring this request was generated */
	struct drm_i915_private *i915;

	/**
	 * Context and ring buffer related to this request
	 * Contexts are refcounted, so when this request is associated with a
	 * context, we must increment the context's refcount, to guarantee that
	 * it persists while any request is linked to it. Requests themselves
	 * are also refcounted, so the request will only be freed when the last
	 * reference to it is dismissed, and the code in
116
	 * i915_request_free() will then decrement the refcount on the
117 118 119
	 * context.
	 */
	struct intel_engine_cs *engine;
120
	struct intel_context *context;
121
	struct intel_ring *ring;
122
	struct intel_timeline __rcu *timeline;
123
	struct list_head signal_link;
124

125 126 127 128 129 130 131 132
	/*
	 * The rcu epoch of when this request was allocated. Used to judiciously
	 * apply backpressure on future allocations to ensure that under
	 * mempressure there is sufficient RCU ticks for us to reclaim our
	 * RCU protected slabs.
	 */
	unsigned long rcustate;

133 134 135 136 137 138 139 140 141
	/*
	 * We pin the timeline->mutex while constructing the request to
	 * ensure that no caller accidentally drops it during construction.
	 * The timeline->mutex must be held to ensure that only this caller
	 * can use the ring and manipulate the associated timeline during
	 * construction.
	 */
	struct pin_cookie cookie;

142 143
	/*
	 * Fences for the various phases in the request's lifetime.
144 145 146 147 148
	 *
	 * The submit fence is used to await upon all of the request's
	 * dependencies. When it is signaled, the request is ready to run.
	 * It is used by the driver to then queue the request for execution.
	 */
149
	struct i915_sw_fence submit;
150 151 152
	union {
		wait_queue_entry_t submitq;
		struct i915_sw_dma_fence_cb dmaq;
153 154 155 156
		struct i915_request_duration_cb {
			struct dma_fence_cb cb;
			ktime_t emitted;
		} duration;
157
	};
158
	struct list_head execute_cb;
159
	struct i915_sw_fence semaphore;
160

161 162
	/*
	 * A list of everyone we wait upon, and everyone who waits upon us.
163 164 165 166 167 168 169
	 * Even though we will not be submitted to the hardware before the
	 * submit fence is signaled (it waits for all external events as well
	 * as our own requests), the scheduler still needs to know the
	 * dependency tree for the lifetime of the request (from execbuf
	 * to retirement), i.e. bidirectional dependency information for the
	 * request not tied to individual fences.
	 */
170
	struct i915_sched_node sched;
171
	struct i915_dependency dep;
172
	intel_engine_mask_t execution_mask;
173

174 175 176 177 178 179 180
	/*
	 * A convenience pointer to the current breadcrumb value stored in
	 * the HW status page (or our timeline's local equivalent). The full
	 * path would be rq->hw_context->ring->timeline->hwsp_seqno.
	 */
	const u32 *hwsp_seqno;

181 182 183 184 185 186 187 188
	/*
	 * If we need to access the timeline's seqno for this request in
	 * another request, we need to keep a read reference to this associated
	 * cacheline, so that we do not free and recycle it before the foreign
	 * observers have completed. Hence, we keep a pointer to the cacheline
	 * inside the timeline's HWSP vma, but it is only valid while this
	 * request has not completed and guarded by the timeline mutex.
	 */
189
	struct intel_timeline_cacheline __rcu *hwsp_cacheline;
190

191
	/** Position in the ring of the start of the request */
192 193
	u32 head;

194 195 196
	/** Position in the ring of the start of the user packets */
	u32 infix;

197
	/**
198 199 200
	 * Position in the ring of the start of the postfix.
	 * This is required to calculate the maximum available ring space
	 * without overwriting the postfix.
201 202 203
	 */
	u32 postfix;

204
	/** Position in the ring of the end of the whole request */
205 206
	u32 tail;

207 208 209 210
	/** Position in the ring of the end of any workarounds after the tail */
	u32 wa_tail;

	/** Preallocate space in the ring for the emitting the request */
211 212 213 214 215
	u32 reserved_space;

	/** Batch buffer related to this request if any (used for
	 * error state dump only).
	 */
C
Chris Wilson 已提交
216
	struct i915_vma *batch;
217 218
	/**
	 * Additional buffers requested by userspace to be captured upon
219 220 221 222
	 * a GPU hang. The vma/obj on this list are protected by their
	 * active reference - all objects on this list must also be
	 * on the active_list (of their final request).
	 */
223
	struct i915_capture_list *capture_list;
224 225 226 227

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

228
	unsigned long flags;
229 230 231
#define I915_REQUEST_WAITBOOST	BIT(0)
#define I915_REQUEST_NOPREEMPT	BIT(1)
#define I915_REQUEST_SENTINEL	BIT(2)
232

233
	/** timeline->request entry for this request */
234
	struct list_head link;
235 236 237

	struct drm_i915_file_private *file_priv;
	/** file_priv list entry for this request */
238
	struct list_head client_link;
239 240 241 242 243

	I915_SELFTEST_DECLARE(struct {
		struct list_head link;
		unsigned long delay;
	} mock;)
244 245
};

246 247
#define I915_FENCE_GFP (GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN)

248
extern const struct dma_fence_ops i915_fence_ops;
249

250
static inline bool dma_fence_is_i915(const struct dma_fence *fence)
251 252 253 254
{
	return fence->ops == &i915_fence_ops;
}

255 256 257 258 259 260
struct i915_request * __must_check
__i915_request_create(struct intel_context *ce, gfp_t gfp);
struct i915_request * __must_check
i915_request_create(struct intel_context *ce);

struct i915_request *__i915_request_commit(struct i915_request *request);
261 262
void __i915_request_queue(struct i915_request *rq,
			  const struct i915_sched_attr *attr);
263

264
bool i915_request_retire(struct i915_request *rq);
265
void i915_request_retire_upto(struct i915_request *rq);
266

267
static inline struct i915_request *
268
to_request(struct dma_fence *fence)
269 270
{
	/* We assume that NULL fence/request are interoperable */
271
	BUILD_BUG_ON(offsetof(struct i915_request, fence) != 0);
272
	GEM_BUG_ON(fence && !dma_fence_is_i915(fence));
273
	return container_of(fence, struct i915_request, fence);
274 275
}

276 277
static inline struct i915_request *
i915_request_get(struct i915_request *rq)
278
{
279
	return to_request(dma_fence_get(&rq->fence));
280 281
}

282 283
static inline struct i915_request *
i915_request_get_rcu(struct i915_request *rq)
284
{
285
	return to_request(dma_fence_get_rcu(&rq->fence));
286 287
}

288
static inline void
289
i915_request_put(struct i915_request *rq)
290
{
291
	dma_fence_put(&rq->fence);
292 293
}

294
int i915_request_await_object(struct i915_request *to,
295 296
			      struct drm_i915_gem_object *obj,
			      bool write);
297 298
int i915_request_await_dma_fence(struct i915_request *rq,
				 struct dma_fence *fence);
299 300 301 302
int i915_request_await_execution(struct i915_request *rq,
				 struct dma_fence *fence,
				 void (*hook)(struct i915_request *rq,
					      struct dma_fence *signal));
303

304
void i915_request_add(struct i915_request *rq);
305

306
bool __i915_request_submit(struct i915_request *request);
307
void i915_request_submit(struct i915_request *request);
308

309 310
void i915_request_skip(struct i915_request *request, int error);

311 312
void __i915_request_unsubmit(struct i915_request *request);
void i915_request_unsubmit(struct i915_request *request);
313

314 315 316 317
/* Note: part of the intel_breadcrumbs family */
bool i915_request_enable_breadcrumb(struct i915_request *request);
void i915_request_cancel_breadcrumb(struct i915_request *request);

318
long i915_request_wait(struct i915_request *rq,
319 320
		       unsigned int flags,
		       long timeout)
321
	__attribute__((nonnull(1)));
322
#define I915_WAIT_INTERRUPTIBLE	BIT(0)
323 324
#define I915_WAIT_PRIORITY	BIT(1) /* small priority bump for the request */
#define I915_WAIT_ALL		BIT(2) /* used by i915_gem_object_wait() */
325

326 327
static inline bool i915_request_signaled(const struct i915_request *rq)
{
328
	/* The request may live longer than its HWSP, so check flags first! */
329 330 331
	return test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags);
}

332 333 334 335 336
static inline bool i915_request_is_active(const struct i915_request *rq)
{
	return test_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags);
}

337 338 339 340 341 342 343 344
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool i915_seqno_passed(u32 seq1, u32 seq2)
{
	return (s32)(seq1 - seq2) >= 0;
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
static inline u32 __hwsp_seqno(const struct i915_request *rq)
{
	return READ_ONCE(*rq->hwsp_seqno);
}

/**
 * hwsp_seqno - the current breadcrumb value in the HW status page
 * @rq: the request, to chase the relevant HW status page
 *
 * The emphasis in naming here is that hwsp_seqno() is not a property of the
 * request, but an indication of the current HW state (associated with this
 * request). Its value will change as the GPU executes more requests.
 *
 * Returns the current breadcrumb value in the associated HW status page (or
 * the local timeline's equivalent) for this request. The request itself
 * has the associated breadcrumb value of rq->fence.seqno, when the HW
 * status page has that breadcrumb or later, this request is complete.
 */
static inline u32 hwsp_seqno(const struct i915_request *rq)
{
	u32 seqno;

	rcu_read_lock(); /* the HWSP may be freed at runtime */
	seqno = __hwsp_seqno(rq);
	rcu_read_unlock();

	return seqno;
}

374 375 376 377 378
static inline bool __i915_request_has_started(const struct i915_request *rq)
{
	return i915_seqno_passed(hwsp_seqno(rq), rq->fence.seqno - 1);
}

379 380 381 382
/**
 * i915_request_started - check if the request has begun being executed
 * @rq: the request
 *
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
 * If the timeline is not using initial breadcrumbs, a request is
 * considered started if the previous request on its timeline (i.e.
 * context) has been signaled.
 *
 * If the timeline is using semaphores, it will also be emitting an
 * "initial breadcrumb" after the semaphores are complete and just before
 * it began executing the user payload. A request can therefore be active
 * on the HW and not yet started as it is still busywaiting on its
 * dependencies (via HW semaphores).
 *
 * If the request has started, its dependencies will have been signaled
 * (either by fences or by semaphores) and it will have begun processing
 * the user payload.
 *
 * However, even if a request has started, it may have been preempted and
 * so no longer active, or it may have already completed.
 *
 * See also i915_request_is_active().
 *
 * Returns true if the request has begun executing the user payload, or
 * has completed:
404 405 406
 */
static inline bool i915_request_started(const struct i915_request *rq)
{
407 408
	if (i915_request_signaled(rq))
		return true;
409

410
	/* Remember: started but may have since been preempted! */
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	return __i915_request_has_started(rq);
}

/**
 * i915_request_is_running - check if the request may actually be executing
 * @rq: the request
 *
 * Returns true if the request is currently submitted to hardware, has passed
 * its start point (i.e. the context is setup and not busywaiting). Note that
 * it may no longer be running by the time the function returns!
 */
static inline bool i915_request_is_running(const struct i915_request *rq)
{
	if (!i915_request_is_active(rq))
		return false;

	return __i915_request_has_started(rq);
428 429
}

430
static inline bool i915_request_completed(const struct i915_request *rq)
431
{
432 433
	if (i915_request_signaled(rq))
		return true;
434

435 436
	return i915_seqno_passed(hwsp_seqno(rq), rq->fence.seqno);
}
437

438 439 440
static inline void i915_request_mark_complete(struct i915_request *rq)
{
	rq->hwsp_seqno = (u32 *)&rq->fence.seqno; /* decouple from HWSP */
441 442
}

443 444 445 446 447 448 449 450 451 452 453
static inline bool i915_request_has_waitboost(const struct i915_request *rq)
{
	return rq->flags & I915_REQUEST_WAITBOOST;
}

static inline bool i915_request_has_nopreempt(const struct i915_request *rq)
{
	/* Preemption should only be disabled very rarely */
	return unlikely(rq->flags & I915_REQUEST_NOPREEMPT);
}

454 455 456 457 458
static inline bool i915_request_has_sentinel(const struct i915_request *rq)
{
	return unlikely(rq->flags & I915_REQUEST_SENTINEL);
}

459 460 461 462 463 464 465 466
static inline struct intel_timeline *
i915_request_timeline(struct i915_request *rq)
{
	/* Valid only while the request is being constructed (or retired). */
	return rcu_dereference_protected(rq->timeline,
					 lockdep_is_held(&rcu_access_pointer(rq->timeline)->mutex));
}

467 468 469 470 471 472 473
static inline struct i915_gem_context *
i915_request_gem_context(struct i915_request *rq)
{
	/* Valid only while the request is being constructed (or retired). */
	return rcu_dereference_protected(rq->context->gem_context, true);
}

474 475 476 477 478 479 480 481 482 483 484 485
static inline struct intel_timeline *
i915_request_active_timeline(struct i915_request *rq)
{
	/*
	 * When in use during submission, we are protected by a guarantee that
	 * the context/timeline is pinned and must remain pinned until after
	 * this submission.
	 */
	return rcu_dereference_protected(rq->timeline,
					 lockdep_is_held(&rq->engine->active.lock));
}

486
#endif /* I915_REQUEST_H */