hsmmc.c 12.4 KB
Newer Older
1
/*
2
 * linux/arch/arm/mach-omap2/hsmmc.c
3 4 5 6 7 8 9 10 11
 *
 * Copyright (C) 2007-2008 Texas Instruments
 * Copyright (C) 2008 Nokia Corporation
 * Author: Texas Instruments
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
12 13 14
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/string.h>
15
#include <linux/delay.h>
S
Silesh C V 已提交
16
#include <linux/gpio.h>
17
#include <linux/mmc/host.h>
18
#include <linux/platform_data/gpio-omap.h>
19
#include <linux/platform_data/hsmmc-omap.h>
20

21
#include "soc.h"
22
#include "omap_device.h"
23
#include "omap-pm.h"
24

25
#include "mux.h"
26
#include "hsmmc.h"
27
#include "control.h"
28

29
#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
30 31 32 33 34 35

static u16 control_pbias_offset;
static u16 control_devconf1_offset;

#define HSMMC_NAME_LEN	9

36 37
static void omap_hsmmc1_before_set_reg(struct device *dev,
				       int power_on, int vdd)
38
{
39
	u32 reg, prog_io;
40
	struct omap_hsmmc_platform_data *mmc = dev->platform_data;
41

42
	if (mmc->remux)
43
		mmc->remux(dev, power_on);
44

45 46
	/*
	 * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
47
	 * card with Vcc regulator (from twl4030 or whatever).  OMAP has both
48 49 50 51
	 * 1.8V and 3.0V modes, controlled by the PBIAS register.
	 *
	 * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
	 * is most naturally TWL VSIM; those pins also use PBIAS.
52 53
	 *
	 * FIXME handle VMMC1A as needed ...
54
	 */
55 56 57 58 59 60 61 62 63 64
	if (power_on) {
		if (cpu_is_omap2430()) {
			reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
			if ((1 << vdd) >= MMC_VDD_30_31)
				reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
			else
				reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
			omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
		}

65
		if (mmc->internal_clock) {
66 67 68 69 70 71
			reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
			reg |= OMAP2_MMCSDIO1ADPCLKISEL;
			omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
		}

		reg = omap_ctrl_readl(control_pbias_offset);
72
		if (cpu_is_omap3630()) {
73
			/* Set MMC I/O to 52MHz */
74 75 76 77 78 79
			prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
			prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
			omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
		} else {
			reg |= OMAP2_PBIASSPEEDCTRL0;
		}
80 81
		reg &= ~OMAP2_PBIASLITEPWRDNZ0;
		omap_ctrl_writel(reg, control_pbias_offset);
82 83 84 85 86 87 88
	} else {
		reg = omap_ctrl_readl(control_pbias_offset);
		reg &= ~OMAP2_PBIASLITEPWRDNZ0;
		omap_ctrl_writel(reg, control_pbias_offset);
	}
}

89
static void omap_hsmmc1_after_set_reg(struct device *dev, int power_on, int vdd)
90 91
{
	u32 reg;
92

93 94
	/* 100ms delay required for PBIAS configuration */
	msleep(100);
95

96
	if (power_on) {
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111
		reg = omap_ctrl_readl(control_pbias_offset);
		reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
		if ((1 << vdd) <= MMC_VDD_165_195)
			reg &= ~OMAP2_PBIASLITEVMODE0;
		else
			reg |= OMAP2_PBIASLITEVMODE0;
		omap_ctrl_writel(reg, control_pbias_offset);
	} else {
		reg = omap_ctrl_readl(control_pbias_offset);
		reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
			OMAP2_PBIASLITEVMODE0);
		omap_ctrl_writel(reg, control_pbias_offset);
	}
}

112
static void hsmmc2_select_input_clk_src(struct omap_hsmmc_platform_data *mmc)
113 114 115
{
	u32 reg;

116
	reg = omap_ctrl_readl(control_devconf1_offset);
117
	if (mmc->internal_clock)
118
		reg |= OMAP2_MMCSDIO2ADPCLKISEL;
119 120 121
	else
		reg &= ~OMAP2_MMCSDIO2ADPCLKISEL;
	omap_ctrl_writel(reg, control_devconf1_offset);
122 123
}

124
static void hsmmc2_before_set_reg(struct device *dev, int power_on, int vdd)
125
{
126
	struct omap_hsmmc_platform_data *mmc = dev->platform_data;
127

128
	if (mmc->remux)
129
		mmc->remux(dev, power_on);
130

131 132 133
	if (power_on)
		hsmmc2_select_input_clk_src(mmc);
}
134

135
static int am35x_hsmmc2_set_power(struct device *dev, int power_on, int vdd)
136
{
137
	struct omap_hsmmc_platform_data *mmc = dev->platform_data;
138 139 140 141 142

	if (power_on)
		hsmmc2_select_input_clk_src(mmc);

	return 0;
143 144
}

145
static int nop_mmc_set_power(struct device *dev, int power_on, int vdd)
146 147 148 149
{
	return 0;
}

150 151
static inline void omap_hsmmc_mux(struct omap_hsmmc_platform_data
				  *mmc_controller, int controller_nr)
152
{
153 154 155 156 157 158 159
	if (gpio_is_valid(mmc_controller->gpio_cd) &&
	    (mmc_controller->gpio_cd < OMAP_MAX_GPIO_LINES))
		omap_mux_init_gpio(mmc_controller->gpio_cd,
				   OMAP_PIN_INPUT_PULLUP);
	if (gpio_is_valid(mmc_controller->gpio_cod) &&
	    (mmc_controller->gpio_cod < OMAP_MAX_GPIO_LINES))
		omap_mux_init_gpio(mmc_controller->gpio_cod,
160 161 162 163 164
				   OMAP_PIN_INPUT_PULLUP);
	if (gpio_is_valid(mmc_controller->gpio_wp) &&
	    (mmc_controller->gpio_wp < OMAP_MAX_GPIO_LINES))
		omap_mux_init_gpio(mmc_controller->gpio_wp,
				   OMAP_PIN_INPUT_PULLUP);
165 166 167 168 169 170 171 172
	if (cpu_is_omap34xx()) {
		if (controller_nr == 0) {
			omap_mux_init_signal("sdmmc1_clk",
				OMAP_PIN_INPUT_PULLUP);
			omap_mux_init_signal("sdmmc1_cmd",
				OMAP_PIN_INPUT_PULLUP);
			omap_mux_init_signal("sdmmc1_dat0",
				OMAP_PIN_INPUT_PULLUP);
173
			if (mmc_controller->caps &
174 175 176 177 178 179 180 181
				(MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
				omap_mux_init_signal("sdmmc1_dat1",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc1_dat2",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc1_dat3",
					OMAP_PIN_INPUT_PULLUP);
			}
182
			if (mmc_controller->caps &
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
						MMC_CAP_8_BIT_DATA) {
				omap_mux_init_signal("sdmmc1_dat4",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc1_dat5",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc1_dat6",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc1_dat7",
					OMAP_PIN_INPUT_PULLUP);
			}
		}
		if (controller_nr == 1) {
			/* MMC2 */
			omap_mux_init_signal("sdmmc2_clk",
				OMAP_PIN_INPUT_PULLUP);
			omap_mux_init_signal("sdmmc2_cmd",
				OMAP_PIN_INPUT_PULLUP);
			omap_mux_init_signal("sdmmc2_dat0",
				OMAP_PIN_INPUT_PULLUP);

			/*
			 * For 8 wire configurations, Lines DAT4, 5, 6 and 7
			 * need to be muxed in the board-*.c files
			 */
207
			if (mmc_controller->caps &
208 209 210 211 212 213 214 215
				(MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
				omap_mux_init_signal("sdmmc2_dat1",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc2_dat2",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc2_dat3",
					OMAP_PIN_INPUT_PULLUP);
			}
216
			if (mmc_controller->caps &
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
							MMC_CAP_8_BIT_DATA) {
				omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
					OMAP_PIN_INPUT_PULLUP);
				omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
					OMAP_PIN_INPUT_PULLUP);
			}
		}

		/*
		 * For MMC3 the pins need to be muxed in the board-*.c files
		 */
	}
}

235
static int __init omap_hsmmc_pdata_init(struct omap2_hsmmc_info *c,
236
					struct omap_hsmmc_platform_data *mmc)
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
{
	char *hc_name;

	hc_name = kzalloc(sizeof(char) * (HSMMC_NAME_LEN + 1), GFP_KERNEL);
	if (!hc_name) {
		pr_err("Cannot allocate memory for controller slot name\n");
		kfree(hc_name);
		return -ENOMEM;
	}

	if (c->name)
		strncpy(hc_name, c->name, HSMMC_NAME_LEN);
	else
		snprintf(hc_name, (HSMMC_NAME_LEN + 1), "mmc%islot%i",
								c->mmc, 1);
252 253 254
	mmc->name = hc_name;
	mmc->caps = c->caps;
	mmc->internal_clock = !c->ext_clock;
255
	mmc->reg_offset = 0;
256

257 258 259 260 261 262 263 264 265
	if (c->cover_only) {
		/* detect if mobile phone cover removed */
		mmc->gpio_cd = -EINVAL;
		mmc->gpio_cod = c->gpio_cd;
	} else {
		/* card detect pin on the mmc socket itself */
		mmc->gpio_cd = c->gpio_cd;
		mmc->gpio_cod = -EINVAL;
	}
266
	mmc->gpio_wp = c->gpio_wp;
267

268 269
	mmc->remux = c->remux;
	mmc->init_card = c->init_card;
270 271

	if (c->nonremovable)
272
		mmc->nonremovable = 1;
273 274 275 276 277 278 279 280

	/*
	 * NOTE:  MMC slots should have a Vcc regulator set up.
	 * This may be from a TWL4030-family chip, another
	 * controllable regulator, or a fixed supply.
	 *
	 * temporary HACK: ocr_mask instead of fixed supply
	 */
281
	if (soc_is_am35xx())
282
		mmc->ocr_mask = MMC_VDD_165_195 |
283 284 285 286 287 288
					 MMC_VDD_26_27 |
					 MMC_VDD_27_28 |
					 MMC_VDD_29_30 |
					 MMC_VDD_30_31 |
					 MMC_VDD_31_32;
	else
289
		mmc->ocr_mask = c->ocr_mask;
290

291
	if (!soc_is_am35xx())
292
		mmc->features |= HSMMC_HAS_PBIAS;
293 294 295

	switch (c->mmc) {
	case 1:
296
		if (mmc->features & HSMMC_HAS_PBIAS) {
297
			/* on-chip level shifting via PBIAS0/PBIAS1 */
298
			mmc->before_set_reg =
299
					omap_hsmmc1_before_set_reg;
300
			mmc->after_set_reg =
301
					omap_hsmmc1_after_set_reg;
302 303
		}

304
		if (soc_is_am35xx())
305
			mmc->set_power = nop_mmc_set_power;
306

307 308 309 310 311
		/* OMAP3630 HSMMC1 supports only 4-bit */
		if (cpu_is_omap3630() &&
				(c->caps & MMC_CAP_8_BIT_DATA)) {
			c->caps &= ~MMC_CAP_8_BIT_DATA;
			c->caps |= MMC_CAP_4_BIT_DATA;
312
			mmc->caps = c->caps;
313 314 315
		}
		break;
	case 2:
316
		if (soc_is_am35xx())
317
			mmc->set_power = am35x_hsmmc2_set_power;
318

319 320 321 322 323 324
		if (c->ext_clock)
			c->transceiver = 1;
		if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
			c->caps &= ~MMC_CAP_8_BIT_DATA;
			c->caps |= MMC_CAP_4_BIT_DATA;
		}
325
		if (mmc->features & HSMMC_HAS_PBIAS) {
326
			/* off-chip level shifting, or none */
327 328
			mmc->before_set_reg = hsmmc2_before_set_reg;
			mmc->after_set_reg = NULL;
329 330
		}
		break;
331
	case 3:
332 333
	case 4:
	case 5:
334 335
		mmc->before_set_reg = NULL;
		mmc->after_set_reg = NULL;
336 337 338 339 340 341 342 343 344
		break;
	default:
		pr_err("MMC%d configuration not supported!\n", c->mmc);
		kfree(hc_name);
		return -ENODEV;
	}
	return 0;
}

345
static int omap_hsmmc_done;
346 347 348 349

void omap_hsmmc_late_init(struct omap2_hsmmc_info *c)
{
	struct platform_device *pdev;
350
	struct omap_hsmmc_platform_data *mmc_pdata;
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
	int res;

	if (omap_hsmmc_done != 1)
		return;

	omap_hsmmc_done++;

	for (; c->mmc; c++) {
		if (!c->deferred)
			continue;

		pdev = c->pdev;
		if (!pdev)
			continue;

		mmc_pdata = pdev->dev.platform_data;
		if (!mmc_pdata)
			continue;

370 371 372 373 374 375 376 377 378
		if (c->cover_only) {
			/* detect if mobile phone cover removed */
			mmc_pdata->gpio_cd = -EINVAL;
			mmc_pdata->gpio_cod = c->gpio_cd;
		} else {
			/* card detect pin on the mmc socket itself */
			mmc_pdata->gpio_cd = c->gpio_cd;
			mmc_pdata->gpio_cod = -EINVAL;
		}
379
		mmc_pdata->gpio_wp = c->gpio_wp;
380 381 382 383 384 385 386 387

		res = omap_device_register(pdev);
		if (res)
			pr_err("Could not late init MMC %s\n",
			       c->name);
	}
}

388 389
#define MAX_OMAP_MMC_HWMOD_NAME_LEN		16

390
static void __init omap_hsmmc_init_one(struct omap2_hsmmc_info *hsmmcinfo,
391
					int ctrl_nr)
392 393
{
	struct omap_hwmod *oh;
394 395
	struct omap_hwmod *ohs[1];
	struct omap_device *od;
396
	struct platform_device *pdev;
397
	char oh_name[MAX_OMAP_MMC_HWMOD_NAME_LEN];
398 399
	struct omap_hsmmc_platform_data *mmc_data;
	struct omap_hsmmc_dev_attr *mmc_dev_attr;
400
	char *name;
401
	int res;
402

403
	mmc_data = kzalloc(sizeof(*mmc_data), GFP_KERNEL);
404 405
	if (!mmc_data) {
		pr_err("Cannot allocate memory for mmc device!\n");
406
		return;
407 408
	}

409 410 411 412
	res = omap_hsmmc_pdata_init(hsmmcinfo, mmc_data);
	if (res < 0)
		goto free_mmc;

413 414
	omap_hsmmc_mux(mmc_data, (ctrl_nr - 1));

415
	name = "omap_hsmmc";
416
	res = snprintf(oh_name, MAX_OMAP_MMC_HWMOD_NAME_LEN,
417
		     "mmc%d", ctrl_nr);
418
	WARN(res >= MAX_OMAP_MMC_HWMOD_NAME_LEN,
419
	     "String buffer overflow in MMC%d device setup\n", ctrl_nr);
420

421 422 423
	oh = omap_hwmod_lookup(oh_name);
	if (!oh) {
		pr_err("Could not look up %s\n", oh_name);
424
		goto free_name;
425
	}
426
	ohs[0] = oh;
427 428 429
	if (oh->dev_attr != NULL) {
		mmc_dev_attr = oh->dev_attr;
		mmc_data->controller_flags = mmc_dev_attr->flags;
430 431 432 433 434 435 436
		/*
		 * erratum 2.1.1.128 doesn't apply if board has
		 * a transceiver is attached
		 */
		if (hsmmcinfo->transceiver)
			mmc_data->controller_flags &=
				~OMAP_HSMMC_BROKEN_MULTIBLOCK_READ;
437 438
	}

439 440 441 442
	pdev = platform_device_alloc(name, ctrl_nr - 1);
	if (!pdev) {
		pr_err("Could not allocate pdev for %s\n", name);
		goto free_name;
443
	}
444 445
	dev_set_name(&pdev->dev, "%s.%d", pdev->name, pdev->id);

446
	od = omap_device_alloc(pdev, ohs, 1);
447
	if (IS_ERR(od)) {
448 449 450 451 452
		pr_err("Could not allocate od for %s\n", name);
		goto put_pdev;
	}

	res = platform_device_add_data(pdev, mmc_data,
453
			      sizeof(struct omap_hsmmc_platform_data));
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
	if (res) {
		pr_err("Could not add pdata for %s\n", name);
		goto put_pdev;
	}

	hsmmcinfo->pdev = pdev;

	if (hsmmcinfo->deferred)
		goto free_mmc;

	res = omap_device_register(pdev);
	if (res) {
		pr_err("Could not register od for %s\n", name);
		goto free_od;
	}

	goto free_mmc;

free_od:
	omap_device_delete(od);

put_pdev:
	platform_device_put(pdev);

free_name:
479
	kfree(mmc_data->name);
480

481
free_mmc:
482 483
	kfree(mmc_data);
}
484

485
void __init omap_hsmmc_init(struct omap2_hsmmc_info *controllers)
486
{
487 488 489 490 491
	if (omap_hsmmc_done)
		return;

	omap_hsmmc_done = 1;

492 493 494
	if (cpu_is_omap2430()) {
		control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
		control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
495
	} else {
496 497
		control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
		control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
498 499
	}

500
	for (; controllers->mmc; controllers++)
501
		omap_hsmmc_init_one(controllers, controllers->mmc);
502

503 504 505
}

#endif