am33xx-clocks.dtsi 14.8 KB
Newer Older
T
Tero Kristo 已提交
1 2 3 4 5 6 7 8 9
/*
 * Device Tree Source for AM33xx clock data
 *
 * Copyright (C) 2013 Texas Instruments, Inc.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
10
&scm_clocks {
11
	sys_clkin_ck: sys_clkin_ck@40 {
T
Tero Kristo 已提交
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
		ti,bit-shift = <22>;
		reg = <0x0040>;
	};

	adc_tsc_fck: adc_tsc_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	dcan0_fck: dcan0_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	dcan1_fck: dcan1_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	mcasp0_fck: mcasp0_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	mcasp1_fck: mcasp1_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	smartreflex0_fck: smartreflex0_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	smartreflex1_fck: smartreflex1_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	sha0_fck: sha0_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	aes0_fck: aes0_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	rng_fck: rng_fck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&sys_clkin_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

99
	ehrpwm0_tbclk: ehrpwm0_tbclk@44e10664 {
T
Tero Kristo 已提交
100
		#clock-cells = <0>;
101
		compatible = "ti,gate-clock";
102
		clocks = <&l4ls_gclk>;
T
Tero Kristo 已提交
103 104 105 106
		ti,bit-shift = <0>;
		reg = <0x0664>;
	};

107
	ehrpwm1_tbclk: ehrpwm1_tbclk@44e10664 {
T
Tero Kristo 已提交
108
		#clock-cells = <0>;
109
		compatible = "ti,gate-clock";
110
		clocks = <&l4ls_gclk>;
T
Tero Kristo 已提交
111 112 113 114
		ti,bit-shift = <1>;
		reg = <0x0664>;
	};

115
	ehrpwm2_tbclk: ehrpwm2_tbclk@44e10664 {
T
Tero Kristo 已提交
116
		#clock-cells = <0>;
117
		compatible = "ti,gate-clock";
118
		clocks = <&l4ls_gclk>;
T
Tero Kristo 已提交
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165
		ti,bit-shift = <2>;
		reg = <0x0664>;
	};
};
&prcm_clocks {
	clk_32768_ck: clk_32768_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <32768>;
	};

	clk_rc32k_ck: clk_rc32k_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <32000>;
	};

	virt_19200000_ck: virt_19200000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <19200000>;
	};

	virt_24000000_ck: virt_24000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <24000000>;
	};

	virt_25000000_ck: virt_25000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <25000000>;
	};

	virt_26000000_ck: virt_26000000_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <26000000>;
	};

	tclkin_ck: tclkin_ck {
		#clock-cells = <0>;
		compatible = "fixed-clock";
		clock-frequency = <12000000>;
	};

166
	dpll_core_ck: dpll_core_ck@490 {
T
Tero Kristo 已提交
167 168 169 170 171 172 173 174 175 176 177 178
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-core-clock";
		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
		reg = <0x0490>, <0x045c>, <0x0468>;
	};

	dpll_core_x2_ck: dpll_core_x2_ck {
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-x2-clock";
		clocks = <&dpll_core_ck>;
	};

179
	dpll_core_m4_ck: dpll_core_m4_ck@480 {
T
Tero Kristo 已提交
180 181 182 183 184 185 186 187
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <31>;
		reg = <0x0480>;
		ti,index-starts-at-one;
	};

188
	dpll_core_m5_ck: dpll_core_m5_ck@484 {
T
Tero Kristo 已提交
189 190 191 192 193 194 195 196
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <31>;
		reg = <0x0484>;
		ti,index-starts-at-one;
	};

197
	dpll_core_m6_ck: dpll_core_m6_ck@4d8 {
T
Tero Kristo 已提交
198 199 200 201 202 203 204 205
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_core_x2_ck>;
		ti,max-div = <31>;
		reg = <0x04d8>;
		ti,index-starts-at-one;
	};

206
	dpll_mpu_ck: dpll_mpu_ck@488 {
T
Tero Kristo 已提交
207 208 209 210 211 212
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-clock";
		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
		reg = <0x0488>, <0x0420>, <0x042c>;
	};

213
	dpll_mpu_m2_ck: dpll_mpu_m2_ck@4a8 {
T
Tero Kristo 已提交
214 215 216 217 218 219 220 221
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_mpu_ck>;
		ti,max-div = <31>;
		reg = <0x04a8>;
		ti,index-starts-at-one;
	};

222
	dpll_ddr_ck: dpll_ddr_ck@494 {
T
Tero Kristo 已提交
223 224 225 226 227 228
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-no-gate-clock";
		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
		reg = <0x0494>, <0x0434>, <0x0440>;
	};

229
	dpll_ddr_m2_ck: dpll_ddr_m2_ck@4a0 {
T
Tero Kristo 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_ddr_ck>;
		ti,max-div = <31>;
		reg = <0x04a0>;
		ti,index-starts-at-one;
	};

	dpll_ddr_m2_div2_ck: dpll_ddr_m2_div2_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_ddr_m2_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

246
	dpll_disp_ck: dpll_disp_ck@498 {
T
Tero Kristo 已提交
247 248 249 250 251 252
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-no-gate-clock";
		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
		reg = <0x0498>, <0x0448>, <0x0454>;
	};

253
	dpll_disp_m2_ck: dpll_disp_m2_ck@4a4 {
T
Tero Kristo 已提交
254 255 256 257 258 259 260 261 262
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_disp_ck>;
		ti,max-div = <31>;
		reg = <0x04a4>;
		ti,index-starts-at-one;
		ti,set-rate-parent;
	};

263
	dpll_per_ck: dpll_per_ck@48c {
T
Tero Kristo 已提交
264 265 266 267 268 269
		#clock-cells = <0>;
		compatible = "ti,am3-dpll-no-gate-j-type-clock";
		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
		reg = <0x048c>, <0x0470>, <0x049c>;
	};

270
	dpll_per_m2_ck: dpll_per_m2_ck@4ac {
T
Tero Kristo 已提交
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&dpll_per_ck>;
		ti,max-div = <31>;
		reg = <0x04ac>;
		ti,index-starts-at-one;
	};

	dpll_per_m2_div4_wkupdm_ck: dpll_per_m2_div4_wkupdm_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2_ck>;
		clock-mult = <1>;
		clock-div = <4>;
	};

	dpll_per_m2_div4_ck: dpll_per_m2_div4_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2_ck>;
		clock-mult = <1>;
		clock-div = <4>;
	};

	clk_24mhz: clk_24mhz {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2_ck>;
		clock-mult = <1>;
		clock-div = <8>;
	};

	clkdiv32k_ck: clkdiv32k_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&clk_24mhz>;
		clock-mult = <1>;
		clock-div = <732>;
	};

	l3_gclk: l3_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

319
	pruss_ocp_gclk: pruss_ocp_gclk@530 {
T
Tero Kristo 已提交
320 321 322 323 324 325
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&l3_gclk>, <&dpll_disp_m2_ck>;
		reg = <0x0530>;
	};

326
	mmu_fck: mmu_fck@914 {
T
Tero Kristo 已提交
327 328 329 330 331 332 333
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_core_m4_ck>;
		ti,bit-shift = <1>;
		reg = <0x0914>;
	};

334
	timer1_fck: timer1_fck@528 {
T
Tero Kristo 已提交
335 336
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
337
		clocks = <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>;
T
Tero Kristo 已提交
338 339 340
		reg = <0x0528>;
	};

341
	timer2_fck: timer2_fck@508 {
T
Tero Kristo 已提交
342 343
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
344
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
345 346 347
		reg = <0x0508>;
	};

348
	timer3_fck: timer3_fck@50c {
T
Tero Kristo 已提交
349 350
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
351
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
352 353 354
		reg = <0x050c>;
	};

355
	timer4_fck: timer4_fck@510 {
T
Tero Kristo 已提交
356 357
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
358
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
359 360 361
		reg = <0x0510>;
	};

362
	timer5_fck: timer5_fck@518 {
T
Tero Kristo 已提交
363 364
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
365
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
366 367 368
		reg = <0x0518>;
	};

369
	timer6_fck: timer6_fck@51c {
T
Tero Kristo 已提交
370 371
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
372
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
373 374 375
		reg = <0x051c>;
	};

376
	timer7_fck: timer7_fck@504 {
T
Tero Kristo 已提交
377 378
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
379
		clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
380 381 382
		reg = <0x0504>;
	};

383
	usbotg_fck: usbotg_fck@47c {
T
Tero Kristo 已提交
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_per_ck>;
		ti,bit-shift = <8>;
		reg = <0x047c>;
	};

	dpll_core_m4_div2_ck: dpll_core_m4_div2_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

399
	ieee5000_fck: ieee5000_fck@e4 {
T
Tero Kristo 已提交
400 401 402 403 404 405 406
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&dpll_core_m4_div2_ck>;
		ti,bit-shift = <1>;
		reg = <0x00e4>;
	};

407
	wdt1_fck: wdt1_fck@538 {
T
Tero Kristo 已提交
408 409
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
410
		clocks = <&clk_rc32k_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
		reg = <0x0538>;
	};

	l4_rtc_gclk: l4_rtc_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

	l4hs_gclk: l4hs_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	l3s_gclk: l3s_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_div2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	l4fw_gclk: l4fw_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_div2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	l4ls_gclk: l4ls_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_div2_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	sysclk_div_ck: sysclk_div_ck {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m4_ck>;
		clock-mult = <1>;
		clock-div = <1>;
	};

	cpsw_125mhz_gclk: cpsw_125mhz_gclk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_core_m5_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

470
	cpsw_cpts_rft_clk: cpsw_cpts_rft_clk@520 {
T
Tero Kristo 已提交
471 472 473 474 475 476
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dpll_core_m5_ck>, <&dpll_core_m4_ck>;
		reg = <0x0520>;
	};

477
	gpio0_dbclk_mux_ck: gpio0_dbclk_mux_ck@53c {
T
Tero Kristo 已提交
478 479
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
480
		clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
T
Tero Kristo 已提交
481 482 483
		reg = <0x053c>;
	};

484
	lcd_gclk: lcd_gclk@534 {
T
Tero Kristo 已提交
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
		reg = <0x0534>;
		ti,set-rate-parent;
	};

	mmc_clk: mmc_clk {
		#clock-cells = <0>;
		compatible = "fixed-factor-clock";
		clocks = <&dpll_per_m2_ck>;
		clock-mult = <1>;
		clock-div = <2>;
	};

500
	gfx_fclk_clksel_ck: gfx_fclk_clksel_ck@52c {
T
Tero Kristo 已提交
501 502 503 504 505 506 507
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&dpll_core_m4_ck>, <&dpll_per_m2_ck>;
		ti,bit-shift = <1>;
		reg = <0x052c>;
	};

508
	gfx_fck_div_ck: gfx_fck_div_ck@52c {
T
Tero Kristo 已提交
509 510 511 512 513 514 515
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&gfx_fclk_clksel_ck>;
		reg = <0x052c>;
		ti,max-div = <2>;
	};

516
	sysclkout_pre_ck: sysclkout_pre_ck@700 {
T
Tero Kristo 已提交
517 518 519 520 521 522
		#clock-cells = <0>;
		compatible = "ti,mux-clock";
		clocks = <&clk_32768_ck>, <&l3_gclk>, <&dpll_ddr_m2_ck>, <&dpll_per_m2_ck>, <&lcd_gclk>;
		reg = <0x0700>;
	};

523
	clkout2_div_ck: clkout2_div_ck@700 {
T
Tero Kristo 已提交
524 525 526 527 528 529 530 531
		#clock-cells = <0>;
		compatible = "ti,divider-clock";
		clocks = <&sysclkout_pre_ck>;
		ti,bit-shift = <3>;
		ti,max-div = <8>;
		reg = <0x0700>;
	};

532
	clkout2_ck: clkout2_ck@700 {
T
Tero Kristo 已提交
533 534 535 536 537 538 539 540
		#clock-cells = <0>;
		compatible = "ti,gate-clock";
		clocks = <&clkout2_div_ck>;
		ti,bit-shift = <7>;
		reg = <0x0700>;
	};
};

T
Tero Kristo 已提交
541
&prcm {
542
	per_cm: per-cm@0 {
T
Tero Kristo 已提交
543
		compatible = "ti,omap4-cm";
544
		reg = <0x0 0x400>;
T
Tero Kristo 已提交
545 546
		#address-cells = <1>;
		#size-cells = <1>;
547
		ranges = <0 0x0 0x400>;
T
Tero Kristo 已提交
548

549
		l4ls_clkctrl: l4ls-clkctrl@38 {
T
Tero Kristo 已提交
550
			compatible = "ti,clkctrl";
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
			reg = <0x38 0x2c>, <0x6c 0x28>, <0xac 0xc>, <0xc0 0x1c>, <0xec 0xc>, <0x10c 0x8>, <0x130 0x4>;
			#clock-cells = <2>;
		};

		l3s_clkctrl: l3s-clkctrl@1c {
			compatible = "ti,clkctrl";
			reg = <0x1c 0x4>, <0x30 0x8>, <0x68 0x4>, <0xf8 0x4>;
			#clock-cells = <2>;
		};

		l3_clkctrl: l3-clkctrl@24 {
			compatible = "ti,clkctrl";
			reg = <0x24 0xc>, <0x94 0x10>, <0xbc 0x4>, <0xdc 0x8>, <0xfc 0x8>;
			#clock-cells = <2>;
		};

		l4hs_clkctrl: l4hs-clkctrl@120 {
			compatible = "ti,clkctrl";
			reg = <0x120 0x4>;
			#clock-cells = <2>;
		};

		pruss_ocp_clkctrl: pruss-ocp-clkctrl@e8 {
			compatible = "ti,clkctrl";
			reg = <0xe8 0x4>;
			#clock-cells = <2>;
		};

		cpsw_125mhz_clkctrl: cpsw-125mhz-clkctrl@0 {
			compatible = "ti,clkctrl";
			reg = <0x0 0x18>;
			#clock-cells = <2>;
		};

		lcdc_clkctrl: lcdc-clkctrl@18 {
			compatible = "ti,clkctrl";
			reg = <0x18 0x4>;
			#clock-cells = <2>;
		};

		clk_24mhz_clkctrl: clk-24mhz-clkctrl@14c {
			compatible = "ti,clkctrl";
			reg = <0x14c 0x4>;
T
Tero Kristo 已提交
594 595 596 597
			#clock-cells = <2>;
		};
	};

598
	wkup_cm: wkup-cm@400 {
T
Tero Kristo 已提交
599 600 601 602 603 604
		compatible = "ti,omap4-cm";
		reg = <0x400 0x100>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0x400 0x100>;

605 606 607 608 609 610 611 612 613 614 615 616 617
		l4_wkup_clkctrl: l4-wkup-clkctrl@0 {
			compatible = "ti,clkctrl";
			reg = <0x0 0x10>, <0xb4 0x24>;
			#clock-cells = <2>;
		};

		l3_aon_clkctrl: l3-aon-clkctrl@14 {
			compatible = "ti,clkctrl";
			reg = <0x14 0x4>;
			#clock-cells = <2>;
		};

		l4_wkup_aon_clkctrl: l4-wkup-aon-clkctrl@b0 {
T
Tero Kristo 已提交
618
			compatible = "ti,clkctrl";
619
			reg = <0xb0 0x4>;
T
Tero Kristo 已提交
620 621 622 623
			#clock-cells = <2>;
		};
	};

624
	mpu_cm: mpu-cm@600 {
T
Tero Kristo 已提交
625 626 627 628 629 630
		compatible = "ti,omap4-cm";
		reg = <0x600 0x100>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0x600 0x100>;

631
		mpu_clkctrl: mpu-clkctrl@0 {
T
Tero Kristo 已提交
632
			compatible = "ti,clkctrl";
633
			reg = <0x0 0x8>;
T
Tero Kristo 已提交
634 635 636 637
			#clock-cells = <2>;
		};
	};

638
	l4_rtc_cm: l4-rtc-cm@800 {
T
Tero Kristo 已提交
639 640 641 642 643 644
		compatible = "ti,omap4-cm";
		reg = <0x800 0x100>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0x800 0x100>;

645
		l4_rtc_clkctrl: l4-rtc-clkctrl@0 {
T
Tero Kristo 已提交
646 647 648 649 650 651
			compatible = "ti,clkctrl";
			reg = <0x0 0x4>;
			#clock-cells = <2>;
		};
	};

652
	gfx_l3_cm: gfx-l3-cm@900 {
T
Tero Kristo 已提交
653 654 655 656 657 658
		compatible = "ti,omap4-cm";
		reg = <0x900 0x100>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0x900 0x100>;

659
		gfx_l3_clkctrl: gfx-l3-clkctrl@0 {
T
Tero Kristo 已提交
660
			compatible = "ti,clkctrl";
661
			reg = <0x0 0x8>;
T
Tero Kristo 已提交
662 663 664 665
			#clock-cells = <2>;
		};
	};

666
	l4_cefuse_cm: l4-cefuse-cm@a00 {
T
Tero Kristo 已提交
667 668 669 670 671 672
		compatible = "ti,omap4-cm";
		reg = <0xa00 0x100>;
		#address-cells = <1>;
		#size-cells = <1>;
		ranges = <0 0xa00 0x100>;

673
		l4_cefuse_clkctrl: l4-cefuse-clkctrl@0 {
T
Tero Kristo 已提交
674
			compatible = "ti,clkctrl";
675
			reg = <0x0 0x24>;
T
Tero Kristo 已提交
676 677
			#clock-cells = <2>;
		};
T
Tero Kristo 已提交
678 679
	};
};