scheduler.c 41.6 KB
Newer Older
Z
Zhi Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
/*
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *
 * Contributors:
 *    Ping Gao <ping.a.gao@intel.com>
 *    Tina Zhang <tina.zhang@intel.com>
 *    Chanbin Du <changbin.du@intel.com>
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *
 */

#include <linux/kthread.h>

38 39 40 41
#include "gem/i915_gem_context.h"
#include "gem/i915_gem_pm.h"
#include "gt/intel_context.h"

42 43 44
#include "i915_drv.h"
#include "gvt.h"

Z
Zhi Wang 已提交
45 46 47
#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

48 49
static void set_context_pdp_root_pointer(
		struct execlist_ring_context *ring_context,
Z
Zhi Wang 已提交
50 51 52 53 54
		u32 pdp[8])
{
	int i;

	for (i = 0; i < 8; i++)
55
		ring_context->pdps[i].val = pdp[7 - i];
Z
Zhi Wang 已提交
56 57
}

58 59 60
static void update_shadow_pdps(struct intel_vgpu_workload *workload)
{
	struct drm_i915_gem_object *ctx_obj =
61
		workload->req->hw_context->state->obj;
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;

	if (WARN_ON(!workload->shadow_mm))
		return;

	if (WARN_ON(!atomic_read(&workload->shadow_mm->pincount)))
		return;

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
	shadow_ring_context = kmap(page);
	set_context_pdp_root_pointer(shadow_ring_context,
			(void *)workload->shadow_mm->ppgtt_mm.shadow_pdps);
	kunmap(page);
}

78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/*
 * when populating shadow ctx from guest, we should not overrride oa related
 * registers, so that they will not be overlapped by guest oa configs. Thus
 * made it possible to capture oa data from host for both host and guests.
 */
static void sr_oa_regs(struct intel_vgpu_workload *workload,
		u32 *reg_state, bool save)
{
	struct drm_i915_private *dev_priv = workload->vgpu->gvt->dev_priv;
	u32 ctx_oactxctrl = dev_priv->perf.oa.ctx_oactxctrl_offset;
	u32 ctx_flexeu0 = dev_priv->perf.oa.ctx_flexeu0_offset;
	int i = 0;
	u32 flex_mmio[] = {
		i915_mmio_reg_offset(EU_PERF_CNTL0),
		i915_mmio_reg_offset(EU_PERF_CNTL1),
		i915_mmio_reg_offset(EU_PERF_CNTL2),
		i915_mmio_reg_offset(EU_PERF_CNTL3),
		i915_mmio_reg_offset(EU_PERF_CNTL4),
		i915_mmio_reg_offset(EU_PERF_CNTL5),
		i915_mmio_reg_offset(EU_PERF_CNTL6),
	};

100
	if (workload->ring_id != RCS0)
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
		return;

	if (save) {
		workload->oactxctrl = reg_state[ctx_oactxctrl + 1];

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;

			workload->flex_mmio[i] = reg_state[state_offset + 1];
		}
	} else {
		reg_state[ctx_oactxctrl] =
			i915_mmio_reg_offset(GEN8_OACTXCONTROL);
		reg_state[ctx_oactxctrl + 1] = workload->oactxctrl;

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;
			u32 mmio = flex_mmio[i];

			reg_state[state_offset] = mmio;
			reg_state[state_offset + 1] = workload->flex_mmio[i];
		}
	}
}

Z
Zhi Wang 已提交
126 127 128 129 130 131
static int populate_shadow_context(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	int ring_id = workload->ring_id;
	struct drm_i915_gem_object *ctx_obj =
132
		workload->req->hw_context->state->obj;
Z
Zhi Wang 已提交
133 134 135 136 137 138 139
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;
	void *dst;
	unsigned long context_gpa, context_page_num;
	int i;

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
140
	shadow_ring_context = kmap(page);
Z
Zhi Wang 已提交
141

142
	sr_oa_regs(workload, (u32 *)shadow_ring_context, true);
Z
Zhi Wang 已提交
143 144 145
#define COPY_REG(name) \
	intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
		+ RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
146 147 148 149 150 151
#define COPY_REG_MASKED(name) {\
		intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
					      + RING_CTX_OFF(name.val),\
					      &shadow_ring_context->name.val, 4);\
		shadow_ring_context->name.val |= 0xffff << 16;\
	}
Z
Zhi Wang 已提交
152

153
	COPY_REG_MASKED(ctx_ctrl);
Z
Zhi Wang 已提交
154 155
	COPY_REG(ctx_timestamp);

156
	if (ring_id == RCS0) {
Z
Zhi Wang 已提交
157 158 159 160 161
		COPY_REG(bb_per_ctx_ptr);
		COPY_REG(rcs_indirect_ctx);
		COPY_REG(rcs_indirect_ctx_offset);
	}
#undef COPY_REG
162
#undef COPY_REG_MASKED
Z
Zhi Wang 已提交
163 164 165 166 167 168

	intel_gvt_hypervisor_read_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
169
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
170

171
	sr_oa_regs(workload, (u32 *)shadow_ring_context, false);
172
	kunmap(page);
173 174 175 176 177 178 179 180 181 182 183

	if (IS_RESTORE_INHIBIT(shadow_ring_context->ctx_ctrl.val))
		return 0;

	gvt_dbg_sched("ring id %d workload lrca %x", ring_id,
			workload->ctx_desc.lrca);

	context_page_num = gvt->dev_priv->engine[ring_id]->context_size;

	context_page_num = context_page_num >> PAGE_SHIFT;

184
	if (IS_BROADWELL(gvt->dev_priv) && ring_id == RCS0)
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
		context_page_num = 19;

	i = 2;
	while (i < context_page_num) {
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
				I915_GTT_PAGE_SHIFT));
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
			gvt_vgpu_err("Invalid guest context descriptor\n");
			return -EFAULT;
		}

		page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
		dst = kmap(page);
		intel_gvt_hypervisor_read_gpa(vgpu, context_gpa, dst,
				I915_GTT_PAGE_SIZE);
		kunmap(page);
		i++;
	}
Z
Zhi Wang 已提交
204 205 206
	return 0;
}

207
static inline bool is_gvt_request(struct i915_request *req)
208
{
C
Chris Wilson 已提交
209
	return i915_gem_context_force_single_submission(req->gem_context);
210 211
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225
static void save_ring_hw_state(struct intel_vgpu *vgpu, int ring_id)
{
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	u32 ring_base = dev_priv->engine[ring_id]->mmio_base;
	i915_reg_t reg;

	reg = RING_INSTDONE(ring_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
	reg = RING_ACTHD(ring_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
	reg = RING_ACTHD_UDW(ring_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) = I915_READ_FW(reg);
}

Z
Zhi Wang 已提交
226 227 228
static int shadow_context_status_change(struct notifier_block *nb,
		unsigned long action, void *data)
{
229
	struct i915_request *req = data;
230 231 232
	struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
				shadow_ctx_notifier_block[req->engine->id]);
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
233 234
	enum intel_engine_id ring_id = req->engine->id;
	struct intel_vgpu_workload *workload;
235
	unsigned long flags;
236 237

	if (!is_gvt_request(req)) {
238
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
239 240 241 242 243 244 245
		if (action == INTEL_CONTEXT_SCHEDULE_IN &&
		    scheduler->engine_owner[ring_id]) {
			/* Switch ring from vGPU to host. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
					      NULL, ring_id);
			scheduler->engine_owner[ring_id] = NULL;
		}
246
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
247 248 249

		return NOTIFY_OK;
	}
Z
Zhi Wang 已提交
250

251 252
	workload = scheduler->current_workload[ring_id];
	if (unlikely(!workload))
253 254
		return NOTIFY_OK;

Z
Zhi Wang 已提交
255 256
	switch (action) {
	case INTEL_CONTEXT_SCHEDULE_IN:
257
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
258 259 260 261 262 263 264 265
		if (workload->vgpu != scheduler->engine_owner[ring_id]) {
			/* Switch ring from host to vGPU or vGPU to vGPU. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
					      workload->vgpu, ring_id);
			scheduler->engine_owner[ring_id] = workload->vgpu;
		} else
			gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
				      ring_id, workload->vgpu->id);
266
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
Z
Zhi Wang 已提交
267 268 269
		atomic_set(&workload->shadow_ctx_active, 1);
		break;
	case INTEL_CONTEXT_SCHEDULE_OUT:
270
		save_ring_hw_state(workload->vgpu, ring_id);
Z
Zhi Wang 已提交
271 272
		atomic_set(&workload->shadow_ctx_active, 0);
		break;
273 274 275
	case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
		save_ring_hw_state(workload->vgpu, ring_id);
		break;
Z
Zhi Wang 已提交
276 277 278 279 280 281 282 283
	default:
		WARN_ON(1);
		return NOTIFY_OK;
	}
	wake_up(&workload->shadow_ctx_status_wq);
	return NOTIFY_OK;
}

284 285 286
static void
shadow_context_descriptor_update(struct intel_context *ce,
				 struct intel_vgpu_workload *workload)
287
{
288
	u64 desc = ce->lrc_desc;
289

290 291
	/*
	 * Update bits 0-11 of the context descriptor which includes flags
292 293 294
	 * like GEN8_CTX_* cached in desc_template
	 */
	desc &= U64_MAX << 12;
295
	desc |= ce->gem_context->desc_template & ((1ULL << 12) - 1);
296

297 298 299 300
	desc &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
	desc |= workload->ctx_desc.addressing_mode <<
		GEN8_CTX_ADDRESSING_MODE_SHIFT;

301 302 303
	ce->lrc_desc = desc;
}

304 305 306
static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
307
	struct i915_request *req = workload->req;
308 309
	void *shadow_ring_buffer_va;
	u32 *cs;
310
	int err;
311

312
	if (IS_GEN(req->i915, 9) && is_inhibit_context(req->hw_context))
313
		intel_vgpu_restore_inhibit_context(vgpu, req);
314

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332
	/*
	 * To track whether a request has started on HW, we can emit a
	 * breadcrumb at the beginning of the request and check its
	 * timeline's HWSP to see if the breadcrumb has advanced past the
	 * start of this request. Actually, the request must have the
	 * init_breadcrumb if its timeline set has_init_bread_crumb, or the
	 * scheduler might get a wrong state of it during reset. Since the
	 * requests from gvt always set the has_init_breadcrumb flag, here
	 * need to do the emit_init_breadcrumb for all the requests.
	 */
	if (req->engine->emit_init_breadcrumb) {
		err = req->engine->emit_init_breadcrumb(req);
		if (err) {
			gvt_vgpu_err("fail to emit init breadcrumb\n");
			return err;
		}
	}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
	/* allocate shadow ring buffer */
	cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
	if (IS_ERR(cs)) {
		gvt_vgpu_err("fail to alloc size =%ld shadow  ring buffer\n",
			workload->rb_len);
		return PTR_ERR(cs);
	}

	shadow_ring_buffer_va = workload->shadow_ring_buffer_va;

	/* get shadow ring buffer va */
	workload->shadow_ring_buffer_va = cs;

	memcpy(cs, shadow_ring_buffer_va,
			workload->rb_len);

	cs += workload->rb_len / sizeof(u32);
	intel_ring_advance(workload->req, cs);

	return 0;
}

355
static void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
356 357 358 359 360 361
{
	if (!wa_ctx->indirect_ctx.obj)
		return;

	i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
	i915_gem_object_put(wa_ctx->indirect_ctx.obj);
362 363 364

	wa_ctx->indirect_ctx.obj = NULL;
	wa_ctx->indirect_ctx.shadow_va = NULL;
365 366
}

367 368 369 370
static int set_context_ppgtt_from_shadow(struct intel_vgpu_workload *workload,
					 struct i915_gem_context *ctx)
{
	struct intel_vgpu_mm *mm = workload->shadow_mm;
371
	struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(ctx->vm);
372 373 374
	int i = 0;

	if (mm->type != INTEL_GVT_MM_PPGTT || !mm->ppgtt_mm.shadowed)
375
		return -EINVAL;
376 377 378 379 380 381 382 383 384 385 386 387 388

	if (mm->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
		px_dma(&ppgtt->pml4) = mm->ppgtt_mm.shadow_pdps[0];
	} else {
		for (i = 0; i < GVT_RING_CTX_NR_PDPS; i++) {
			px_dma(ppgtt->pdp.page_directory[i]) =
				mm->ppgtt_mm.shadow_pdps[i];
		}
	}

	return 0;
}

389 390 391 392 393 394 395 396 397 398 399
static int
intel_gvt_workload_req_alloc(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	struct i915_request *rq;

	lockdep_assert_held(&dev_priv->drm.struct_mutex);

	if (workload->req)
400
		return 0;
401

402
	rq = i915_request_create(s->shadow[workload->ring_id]);
403 404
	if (IS_ERR(rq)) {
		gvt_vgpu_err("fail to allocate gem request\n");
405
		return PTR_ERR(rq);
406
	}
407

408
	workload->req = i915_request_get(rq);
409
	return 0;
410 411
}

412 413 414 415 416 417 418 419 420
/**
 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
 * shadow it as well, include ringbuffer,wa_ctx and ctx.
 * @workload: an abstract entity for each execlist submission.
 *
 * This function is called before the workload submitting to i915, to make
 * sure the content of the workload is valid.
 */
int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Z
Zhi Wang 已提交
421
{
422 423 424
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
Z
Zhi Wang 已提交
425 426
	int ret;

427 428
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

429
	if (workload->shadow)
430
		return 0;
Z
Zhi Wang 已提交
431

432
	if (!test_and_set_bit(workload->ring_id, s->shadow_ctx_desc_updated))
433 434
		shadow_context_descriptor_update(s->shadow[workload->ring_id],
						 workload);
435

436
	ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Z
Zhi Wang 已提交
437
	if (ret)
438
		return ret;
Z
Zhi Wang 已提交
439

440
	if (workload->ring_id == RCS0 && workload->wa_ctx.indirect_ctx.size) {
441 442
		ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
		if (ret)
443
			goto err_shadow;
444
	}
Z
Zhi Wang 已提交
445

446
	workload->shadow = true;
447
	return 0;
448 449
err_shadow:
	release_shadow_wa_ctx(&workload->wa_ctx);
450 451 452
	return ret;
}

453 454
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload);

455 456 457 458
static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_gvt *gvt = workload->vgpu->gvt;
	const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
459 460 461 462
	struct intel_vgpu_shadow_bb *bb;
	int ret;

	list_for_each_entry(bb, &workload->shadow_bb, list) {
463 464 465 466 467 468 469 470 471 472 473
		/* For privilge batch buffer and not wa_ctx, the bb_start_cmd_va
		 * is only updated into ring_scan_buffer, not real ring address
		 * allocated in later copy_workload_to_ring_buffer. pls be noted
		 * shadow_ring_buffer_va is now pointed to real ring buffer va
		 * in copy_workload_to_ring_buffer.
		 */

		if (bb->bb_offset)
			bb->bb_start_cmd_va = workload->shadow_ring_buffer_va
				+ bb->bb_offset;

474 475 476 477 478 479 480 481 482 483 484 485 486 487
		if (bb->ppgtt) {
			/* for non-priv bb, scan&shadow is only for
			 * debugging purpose, so the content of shadow bb
			 * is the same as original bb. Therefore,
			 * here, rather than switch to shadow bb's gma
			 * address, we directly use original batch buffer's
			 * gma address, and send original bb to hardware
			 * directly
			 */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}
488
			i915_gem_object_finish_access(bb->obj);
489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
			bb->accessing = false;

		} else {
			bb->vma = i915_gem_object_ggtt_pin(bb->obj,
					NULL, 0, 0, 0);
			if (IS_ERR(bb->vma)) {
				ret = PTR_ERR(bb->vma);
				goto err;
			}

			/* relocate shadow batch buffer */
			bb->bb_start_cmd_va[1] = i915_ggtt_offset(bb->vma);
			if (gmadr_bytes == 8)
				bb->bb_start_cmd_va[2] = 0;

			/* No one is going to touch shadow bb from now on. */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}

			ret = i915_gem_object_set_to_gtt_domain(bb->obj,
512
								false);
513 514 515
			if (ret)
				goto err;

516 517 518 519 520
			ret = i915_vma_move_to_active(bb->vma,
						      workload->req,
						      0);
			if (ret)
				goto err;
521 522 523

			i915_gem_object_finish_access(bb->obj);
			bb->accessing = false;
524
		}
525 526
	}
	return 0;
527 528 529
err:
	release_shadow_batch_buffer(workload);
	return ret;
530 531
}

532
static void update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
533
{
534 535 536 537 538
	struct intel_vgpu_workload *workload =
		container_of(wa_ctx, struct intel_vgpu_workload, wa_ctx);
	struct i915_request *rq = workload->req;
	struct execlist_ring_context *shadow_ring_context =
		(struct execlist_ring_context *)rq->hw_context->lrc_reg_state;
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578

	shadow_ring_context->bb_per_ctx_ptr.val =
		(shadow_ring_context->bb_per_ctx_ptr.val &
		(~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
	shadow_ring_context->rcs_indirect_ctx.val =
		(shadow_ring_context->rcs_indirect_ctx.val &
		(~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
}

static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
{
	struct i915_vma *vma;
	unsigned char *per_ctx_va =
		(unsigned char *)wa_ctx->indirect_ctx.shadow_va +
		wa_ctx->indirect_ctx.size;

	if (wa_ctx->indirect_ctx.size == 0)
		return 0;

	vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
				       0, CACHELINE_BYTES, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);

	/* FIXME: we are not tracking our pinned VMA leaving it
	 * up to the core to fix up the stray pin_count upon
	 * free.
	 */

	wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);

	wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
	memset(per_ctx_va, 0, CACHELINE_BYTES);

	update_wa_ctx_2_shadow_ctx(wa_ctx);
	return 0;
}

static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
	struct intel_vgpu *vgpu = workload->vgpu;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	struct intel_vgpu_shadow_bb *bb, *pos;

	if (list_empty(&workload->shadow_bb))
		return;

	bb = list_first_entry(&workload->shadow_bb,
			struct intel_vgpu_shadow_bb, list);

	mutex_lock(&dev_priv->drm.struct_mutex);

	list_for_each_entry_safe(bb, pos, &workload->shadow_bb, list) {
		if (bb->obj) {
			if (bb->accessing)
594
				i915_gem_object_finish_access(bb->obj);
595 596 597 598 599 600 601 602

			if (bb->va && !IS_ERR(bb->va))
				i915_gem_object_unpin_map(bb->obj);

			if (bb->vma && !IS_ERR(bb->vma)) {
				i915_vma_unpin(bb->vma);
				i915_vma_close(bb->vma);
			}
603
			i915_gem_object_put(bb->obj);
604
		}
605 606
		list_del(&bb->list);
		kfree(bb);
607
	}
608 609

	mutex_unlock(&dev_priv->drm.struct_mutex);
610 611
}

612 613
static int prepare_workload(struct intel_vgpu_workload *workload)
{
614
	struct intel_vgpu *vgpu = workload->vgpu;
615 616
	int ret = 0;

617 618 619 620 621 622
	ret = intel_vgpu_pin_mm(workload->shadow_mm);
	if (ret) {
		gvt_vgpu_err("fail to vgpu pin mm\n");
		return ret;
	}

623 624
	update_shadow_pdps(workload);

625 626 627 628 629 630 631 632 633 634 635 636
	ret = intel_vgpu_sync_oos_pages(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to vgpu sync oos pages\n");
		goto err_unpin_mm;
	}

	ret = intel_vgpu_flush_post_shadow(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to flush post shadow\n");
		goto err_unpin_mm;
	}

637
	ret = copy_workload_to_ring_buffer(workload);
638 639 640 641 642
	if (ret) {
		gvt_vgpu_err("fail to generate request\n");
		goto err_unpin_mm;
	}

643 644 645 646 647 648 649 650 651 652 653 654 655
	ret = prepare_shadow_batch_buffer(workload);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
		goto err_unpin_mm;
	}

	ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
		goto err_shadow_batch;
	}

	if (workload->prepare) {
656
		ret = workload->prepare(workload);
657 658 659
		if (ret)
			goto err_shadow_wa_ctx;
	}
660

661 662 663 664 665 666 667
	return 0;
err_shadow_wa_ctx:
	release_shadow_wa_ctx(&workload->wa_ctx);
err_shadow_batch:
	release_shadow_batch_buffer(workload);
err_unpin_mm:
	intel_vgpu_unpin_mm(workload->shadow_mm);
668 669 670
	return ret;
}

671 672
static int dispatch_workload(struct intel_vgpu_workload *workload)
{
673 674
	struct intel_vgpu *vgpu = workload->vgpu;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
675
	struct intel_vgpu_submission *s = &vgpu->submission;
676
	struct i915_request *rq;
677
	int ring_id = workload->ring_id;
678
	int ret;
679 680 681 682

	gvt_dbg_sched("ring id %d prepare to dispatch workload %p\n",
		ring_id, workload);

683
	mutex_lock(&vgpu->vgpu_lock);
684 685
	mutex_lock(&dev_priv->drm.struct_mutex);

686 687
	ret = set_context_ppgtt_from_shadow(workload,
					    s->shadow[ring_id]->gem_context);
688 689 690 691 692
	if (ret < 0) {
		gvt_vgpu_err("workload shadow ppgtt isn't ready\n");
		goto err_req;
	}

693 694 695 696
	ret = intel_gvt_workload_req_alloc(workload);
	if (ret)
		goto err_req;

697
	ret = intel_gvt_scan_and_shadow_workload(workload);
Z
Zhi Wang 已提交
698
	if (ret)
699
		goto out;
Z
Zhi Wang 已提交
700

701 702 703 704 705
	ret = populate_shadow_context(workload);
	if (ret) {
		release_shadow_wa_ctx(&workload->wa_ctx);
		goto out;
	}
Z
Zhi Wang 已提交
706

707
	ret = prepare_workload(workload);
708
out:
709 710 711 712 713 714 715 716
	if (ret) {
		/* We might still need to add request with
		 * clean ctx to retire it properly..
		 */
		rq = fetch_and_zero(&workload->req);
		i915_request_put(rq);
	}

717 718 719
	if (!IS_ERR_OR_NULL(workload->req)) {
		gvt_dbg_sched("ring id %d submit workload to i915 %p\n",
				ring_id, workload->req);
720
		i915_request_add(workload->req);
721 722
		workload->dispatched = true;
	}
723 724 725
err_req:
	if (ret)
		workload->status = ret;
726
	mutex_unlock(&dev_priv->drm.struct_mutex);
727
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
728 729 730 731 732 733 734 735 736
	return ret;
}

static struct intel_vgpu_workload *pick_next_workload(
		struct intel_gvt *gvt, int ring_id)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;

737
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752

	/*
	 * no current vgpu / will be scheduled out / no workload
	 * bail out
	 */
	if (!scheduler->current_vgpu) {
		gvt_dbg_sched("ring id %d stop - no current vgpu\n", ring_id);
		goto out;
	}

	if (scheduler->need_reschedule) {
		gvt_dbg_sched("ring id %d stop - will reschedule\n", ring_id);
		goto out;
	}

753 754
	if (!scheduler->current_vgpu->active ||
	    list_empty(workload_q_head(scheduler->current_vgpu, ring_id)))
Z
Zhi Wang 已提交
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
		goto out;

	/*
	 * still have current workload, maybe the workload disptacher
	 * fail to submit it for some reason, resubmit it.
	 */
	if (scheduler->current_workload[ring_id]) {
		workload = scheduler->current_workload[ring_id];
		gvt_dbg_sched("ring id %d still have current workload %p\n",
				ring_id, workload);
		goto out;
	}

	/*
	 * pick a workload as current workload
	 * once current workload is set, schedule policy routines
	 * will wait the current workload is finished when trying to
	 * schedule out a vgpu.
	 */
	scheduler->current_workload[ring_id] = container_of(
			workload_q_head(scheduler->current_vgpu, ring_id)->next,
			struct intel_vgpu_workload, list);

	workload = scheduler->current_workload[ring_id];

	gvt_dbg_sched("ring id %d pick new workload %p\n", ring_id, workload);

782
	atomic_inc(&workload->vgpu->submission.running_workload_num);
Z
Zhi Wang 已提交
783
out:
784
	mutex_unlock(&gvt->sched_lock);
Z
Zhi Wang 已提交
785 786 787 788 789
	return workload;
}

static void update_guest_context(struct intel_vgpu_workload *workload)
{
790
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
791 792
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
793
	struct drm_i915_gem_object *ctx_obj = rq->hw_context->state->obj;
Z
Zhi Wang 已提交
794 795 796 797 798 799
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;
	void *src;
	unsigned long context_gpa, context_page_num;
	int i;

800 801
	gvt_dbg_sched("ring id %d workload lrca %x\n", rq->engine->id,
		      workload->ctx_desc.lrca);
Z
Zhi Wang 已提交
802

803
	context_page_num = rq->engine->context_size;
Z
Zhi Wang 已提交
804 805
	context_page_num = context_page_num >> PAGE_SHIFT;

806
	if (IS_BROADWELL(gvt->dev_priv) && rq->engine->id == RCS0)
Z
Zhi Wang 已提交
807 808 809 810 811 812 813
		context_page_num = 19;

	i = 2;

	while (i < context_page_num) {
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
Z
Zhi Wang 已提交
814
					I915_GTT_PAGE_SHIFT));
Z
Zhi Wang 已提交
815
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
816
			gvt_vgpu_err("invalid guest context descriptor\n");
Z
Zhi Wang 已提交
817 818 819
			return;
		}

820
		page = i915_gem_object_get_page(ctx_obj, LRC_HEADER_PAGES + i);
821
		src = kmap(page);
Z
Zhi Wang 已提交
822
		intel_gvt_hypervisor_write_gpa(vgpu, context_gpa, src,
Z
Zhi Wang 已提交
823
				I915_GTT_PAGE_SIZE);
824
		kunmap(page);
Z
Zhi Wang 已提交
825 826 827 828 829 830 831
		i++;
	}

	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
		RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
832
	shadow_ring_context = kmap(page);
Z
Zhi Wang 已提交
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847

#define COPY_REG(name) \
	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
		RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)

	COPY_REG(ctx_ctrl);
	COPY_REG(ctx_timestamp);

#undef COPY_REG

	intel_gvt_hypervisor_write_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
848
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
849

850
	kunmap(page);
Z
Zhi Wang 已提交
851 852
}

853
void intel_vgpu_clean_workloads(struct intel_vgpu *vgpu,
854
				intel_engine_mask_t engine_mask)
855 856 857 858 859
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	struct intel_engine_cs *engine;
	struct intel_vgpu_workload *pos, *n;
860
	intel_engine_mask_t tmp;
861 862 863 864 865 866 867 868 869 870 871 872

	/* free the unsubmited workloads in the queues. */
	for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
		list_for_each_entry_safe(pos, n,
			&s->workload_q_head[engine->id], list) {
			list_del_init(&pos->list);
			intel_vgpu_destroy_workload(pos);
		}
		clear_bit(engine->id, s->shadow_ctx_desc_updated);
	}
}

Z
Zhi Wang 已提交
873 874 875
static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
876 877 878 879
	struct intel_vgpu_workload *workload =
		scheduler->current_workload[ring_id];
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
880
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
881
	int event;
Z
Zhi Wang 已提交
882

883
	mutex_lock(&vgpu->vgpu_lock);
884
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
885

886 887 888 889
	/* For the workload w/ request, needs to wait for the context
	 * switch to make sure request is completed.
	 * For the workload w/o request, directly complete the workload.
	 */
890
	if (rq) {
Z
Zhi Wang 已提交
891 892 893
		wait_event(workload->shadow_ctx_status_wq,
			   !atomic_read(&workload->shadow_ctx_active));

894 895 896 897 898 899 900 901 902 903 904 905
		/* If this request caused GPU hang, req->fence.error will
		 * be set to -EIO. Use -EIO to set workload status so
		 * that when this request caused GPU hang, didn't trigger
		 * context switch interrupt to guest.
		 */
		if (likely(workload->status == -EINPROGRESS)) {
			if (workload->req->fence.error == -EIO)
				workload->status = -EIO;
			else
				workload->status = 0;
		}

906 907
		if (!workload->status &&
		    !(vgpu->resetting_eng & BIT(ring_id))) {
908
			update_guest_context(workload);
Z
Zhi Wang 已提交
909

910 911 912 913
			for_each_set_bit(event, workload->pending_events,
					 INTEL_GVT_EVENT_MAX)
				intel_vgpu_trigger_virtual_event(vgpu, event);
		}
914

915
		i915_request_put(fetch_and_zero(&workload->req));
Z
Zhi Wang 已提交
916 917 918 919 920 921 922 923
	}

	gvt_dbg_sched("ring id %d complete workload %p status %d\n",
			ring_id, workload, workload->status);

	scheduler->current_workload[ring_id] = NULL;

	list_del_init(&workload->list);
924

925
	if (workload->status || vgpu->resetting_eng & BIT(ring_id)) {
926 927 928 929 930 931 932 933 934 935 936 937 938
		/* if workload->status is not successful means HW GPU
		 * has occurred GPU hang or something wrong with i915/GVT,
		 * and GVT won't inject context switch interrupt to guest.
		 * So this error is a vGPU hang actually to the guest.
		 * According to this we should emunlate a vGPU hang. If
		 * there are pending workloads which are already submitted
		 * from guest, we should clean them up like HW GPU does.
		 *
		 * if it is in middle of engine resetting, the pending
		 * workloads won't be submitted to HW GPU and will be
		 * cleaned up during the resetting process later, so doing
		 * the workload clean up here doesn't have any impact.
		 **/
939
		intel_vgpu_clean_workloads(vgpu, BIT(ring_id));
940 941
	}

Z
Zhi Wang 已提交
942 943
	workload->complete(workload);

944
	atomic_dec(&s->running_workload_num);
Z
Zhi Wang 已提交
945
	wake_up(&scheduler->workload_complete_wq);
946 947 948 949

	if (gvt->scheduler.need_reschedule)
		intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);

950
	mutex_unlock(&gvt->sched_lock);
951
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965
}

struct workload_thread_param {
	struct intel_gvt *gvt;
	int ring_id;
};

static int workload_thread(void *priv)
{
	struct workload_thread_param *p = (struct workload_thread_param *)priv;
	struct intel_gvt *gvt = p->gvt;
	int ring_id = p->ring_id;
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;
966
	struct intel_vgpu *vgpu = NULL;
Z
Zhi Wang 已提交
967
	int ret;
968
	bool need_force_wake = (INTEL_GEN(gvt->dev_priv) >= 9);
969
	DEFINE_WAIT_FUNC(wait, woken_wake_function);
Z
Zhi Wang 已提交
970 971 972 973 974 975

	kfree(p);

	gvt_dbg_core("workload thread for ring %d started\n", ring_id);

	while (!kthread_should_stop()) {
976 977 978 979 980 981 982 983 984 985 986
		add_wait_queue(&scheduler->waitq[ring_id], &wait);
		do {
			workload = pick_next_workload(gvt, ring_id);
			if (workload)
				break;
			wait_woken(&wait, TASK_INTERRUPTIBLE,
				   MAX_SCHEDULE_TIMEOUT);
		} while (!kthread_should_stop());
		remove_wait_queue(&scheduler->waitq[ring_id], &wait);

		if (!workload)
Z
Zhi Wang 已提交
987 988 989 990 991 992 993 994 995 996
			break;

		gvt_dbg_sched("ring id %d next workload %p vgpu %d\n",
				workload->ring_id, workload,
				workload->vgpu->id);

		gvt_dbg_sched("ring id %d will dispatch workload %p\n",
				workload->ring_id, workload);

		if (need_force_wake)
997
			intel_uncore_forcewake_get(&gvt->dev_priv->uncore,
Z
Zhi Wang 已提交
998 999 1000
					FORCEWAKE_ALL);

		ret = dispatch_workload(workload);
1001

Z
Zhi Wang 已提交
1002
		if (ret) {
1003 1004
			vgpu = workload->vgpu;
			gvt_vgpu_err("fail to dispatch workload, skip\n");
Z
Zhi Wang 已提交
1005 1006 1007 1008 1009
			goto complete;
		}

		gvt_dbg_sched("ring id %d wait workload %p\n",
				workload->ring_id, workload);
1010
		i915_request_wait(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Z
Zhi Wang 已提交
1011 1012

complete:
1013
		gvt_dbg_sched("will complete workload %p, status: %d\n",
Z
Zhi Wang 已提交
1014 1015
				workload, workload->status);

1016 1017
		complete_current_workload(gvt, ring_id);

Z
Zhi Wang 已提交
1018
		if (need_force_wake)
1019
			intel_uncore_forcewake_put(&gvt->dev_priv->uncore,
Z
Zhi Wang 已提交
1020 1021
					FORCEWAKE_ALL);

1022
		if (ret && (vgpu_is_vm_unhealthy(ret)))
1023
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Z
Zhi Wang 已提交
1024 1025 1026 1027 1028 1029
	}
	return 0;
}

void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
{
1030
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
1031 1032 1033
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;

1034
	if (atomic_read(&s->running_workload_num)) {
Z
Zhi Wang 已提交
1035 1036 1037
		gvt_dbg_sched("wait vgpu idle\n");

		wait_event(scheduler->workload_complete_wq,
1038
				!atomic_read(&s->running_workload_num));
Z
Zhi Wang 已提交
1039 1040 1041 1042 1043 1044
	}
}

void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1045 1046
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1047 1048 1049

	gvt_dbg_core("clean workload scheduler\n");

1050 1051 1052 1053 1054
	for_each_engine(engine, gvt->dev_priv, i) {
		atomic_notifier_chain_unregister(
					&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
		kthread_stop(scheduler->thread[i]);
Z
Zhi Wang 已提交
1055 1056 1057 1058 1059 1060 1061
	}
}

int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct workload_thread_param *param = NULL;
1062 1063
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1064 1065 1066 1067 1068 1069
	int ret;

	gvt_dbg_core("init workload scheduler\n");

	init_waitqueue_head(&scheduler->workload_complete_wq);

1070
	for_each_engine(engine, gvt->dev_priv, i) {
Z
Zhi Wang 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
		init_waitqueue_head(&scheduler->waitq[i]);

		param = kzalloc(sizeof(*param), GFP_KERNEL);
		if (!param) {
			ret = -ENOMEM;
			goto err;
		}

		param->gvt = gvt;
		param->ring_id = i;

		scheduler->thread[i] = kthread_run(workload_thread, param,
			"gvt workload %d", i);
		if (IS_ERR(scheduler->thread[i])) {
			gvt_err("fail to create workload thread\n");
			ret = PTR_ERR(scheduler->thread[i]);
			goto err;
		}
1089 1090 1091 1092 1093

		gvt->shadow_ctx_notifier_block[i].notifier_call =
					shadow_context_status_change;
		atomic_notifier_chain_register(&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
Z
Zhi Wang 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102
	}
	return 0;
err:
	intel_gvt_clean_workload_scheduler(gvt);
	kfree(param);
	param = NULL;
	return ret;
}

1103
static void
1104
i915_context_ppgtt_root_restore(struct intel_vgpu_submission *s,
1105
				struct i915_ppgtt *ppgtt)
1106 1107 1108
{
	int i;

1109 1110
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
		px_dma(&ppgtt->pml4) = s->i915_context_pml4;
1111
	} else {
1112
		for (i = 0; i < GEN8_3LVL_PDPES; i++)
1113 1114
			px_dma(ppgtt->pdp.page_directory[i]) =
				s->i915_context_pdps[i];
1115 1116 1117
	}
}

1118 1119 1120 1121 1122 1123 1124 1125
/**
 * intel_vgpu_clean_submission - free submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1126
{
1127
	struct intel_vgpu_submission *s = &vgpu->submission;
1128 1129
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1130

1131
	intel_vgpu_select_submission_ops(vgpu, ALL_ENGINES, 0);
1132

1133
	i915_context_ppgtt_root_restore(s, i915_vm_to_ppgtt(s->shadow[0]->gem_context->vm));
1134 1135 1136
	for_each_engine(engine, vgpu->gvt->dev_priv, id)
		intel_context_unpin(s->shadow[id]);

1137
	kmem_cache_destroy(s->workloads);
Z
Zhi Wang 已提交
1138 1139
}

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

/**
 * intel_vgpu_reset_submission - reset submission-related resource for vGPU
 * @vgpu: a vGPU
 * @engine_mask: engines expected to be reset
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
1150
				 intel_engine_mask_t engine_mask)
1151 1152 1153 1154 1155 1156
{
	struct intel_vgpu_submission *s = &vgpu->submission;

	if (!s->active)
		return;

1157
	intel_vgpu_clean_workloads(vgpu, engine_mask);
1158 1159 1160
	s->ops->reset(vgpu, engine_mask);
}

1161
static void
1162
i915_context_ppgtt_root_save(struct intel_vgpu_submission *s,
1163
			     struct i915_ppgtt *ppgtt)
1164 1165 1166
{
	int i;

1167 1168 1169
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
		s->i915_context_pml4 = px_dma(&ppgtt->pml4);
	} else {
1170 1171
		for (i = 0; i < GEN8_3LVL_PDPES; i++)
			s->i915_context_pdps[i] =
1172
				px_dma(ppgtt->pdp.page_directory[i]);
1173 1174 1175
	}
}

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
/**
 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being created.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1187
{
1188
	struct intel_vgpu_submission *s = &vgpu->submission;
1189
	struct intel_engine_cs *engine;
1190 1191
	struct i915_gem_context *ctx;
	enum intel_engine_id i;
1192
	int ret;
Z
Zhi Wang 已提交
1193

1194 1195 1196 1197
	ctx = i915_gem_context_create_gvt(&vgpu->gvt->dev_priv->drm);
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);

1198
	i915_context_ppgtt_root_save(s, i915_vm_to_ppgtt(ctx->vm));
Z
Zhi Wang 已提交
1199

1200 1201 1202 1203 1204 1205
	for_each_engine(engine, vgpu->gvt->dev_priv, i) {
		struct intel_context *ce;

		INIT_LIST_HEAD(&s->workload_q_head[i]);
		s->shadow[i] = ERR_PTR(-EINVAL);

1206
		ce = i915_gem_context_get_engine(ctx, i);
1207 1208 1209 1210
		if (IS_ERR(ce)) {
			ret = PTR_ERR(ce);
			goto out_shadow_ctx;
		}
Z
Zhi Wang 已提交
1211

1212 1213 1214 1215 1216
		ret = intel_context_pin(ce);
		intel_context_put(ce);
		if (ret)
			goto out_shadow_ctx;

1217 1218
		s->shadow[i] = ce;
	}
1219

1220
	bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
1221

1222 1223 1224 1225 1226 1227
	s->workloads = kmem_cache_create_usercopy("gvt-g_vgpu_workload",
						  sizeof(struct intel_vgpu_workload), 0,
						  SLAB_HWCACHE_ALIGN,
						  offsetof(struct intel_vgpu_workload, rb_tail),
						  sizeof_field(struct intel_vgpu_workload, rb_tail),
						  NULL);
1228

1229
	if (!s->workloads) {
1230 1231 1232 1233
		ret = -ENOMEM;
		goto out_shadow_ctx;
	}

1234
	atomic_set(&s->running_workload_num, 0);
1235
	bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
1236

1237
	i915_gem_context_put(ctx);
Z
Zhi Wang 已提交
1238
	return 0;
1239 1240

out_shadow_ctx:
1241
	i915_context_ppgtt_root_restore(s, i915_vm_to_ppgtt(ctx->vm));
1242 1243 1244 1245 1246 1247 1248
	for_each_engine(engine, vgpu->gvt->dev_priv, i) {
		if (IS_ERR(s->shadow[i]))
			break;

		intel_context_unpin(s->shadow[i]);
	}
	i915_gem_context_put(ctx);
1249
	return ret;
Z
Zhi Wang 已提交
1250
}
1251

1252 1253 1254
/**
 * intel_vgpu_select_submission_ops - select virtual submission interface
 * @vgpu: a vGPU
1255
 * @engine_mask: either ALL_ENGINES or target engine mask
1256 1257 1258 1259 1260 1261 1262 1263 1264
 * @interface: expected vGPU virtual submission interface
 *
 * This function is called when guest configures submission interface.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
1265
				     intel_engine_mask_t engine_mask,
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
				     unsigned int interface)
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	const struct intel_vgpu_submission_ops *ops[] = {
		[INTEL_VGPU_EXECLIST_SUBMISSION] =
			&intel_vgpu_execlist_submission_ops,
	};
	int ret;

	if (WARN_ON(interface >= ARRAY_SIZE(ops)))
		return -EINVAL;

1278 1279 1280 1281
	if (WARN_ON(interface == 0 && engine_mask != ALL_ENGINES))
		return -EINVAL;

	if (s->active)
1282
		s->ops->clean(vgpu, engine_mask);
1283 1284 1285 1286

	if (interface == 0) {
		s->ops = NULL;
		s->virtual_submission_interface = 0;
1287 1288
		s->active = false;
		gvt_dbg_core("vgpu%d: remove submission ops\n", vgpu->id);
1289 1290 1291
		return 0;
	}

1292
	ret = ops[interface]->init(vgpu, engine_mask);
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
	if (ret)
		return ret;

	s->ops = ops[interface];
	s->virtual_submission_interface = interface;
	s->active = true;

	gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
			vgpu->id, s->ops->name);

	return 0;
}

1306 1307
/**
 * intel_vgpu_destroy_workload - destroy a vGPU workload
1308
 * @workload: workload to destroy
1309 1310 1311 1312 1313 1314 1315 1316
 *
 * This function is called when destroy a vGPU workload.
 *
 */
void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_submission *s = &workload->vgpu->submission;

1317 1318 1319
	release_shadow_batch_buffer(workload);
	release_shadow_wa_ctx(&workload->wa_ctx);

1320
	if (workload->shadow_mm)
1321
		intel_vgpu_mm_put(workload->shadow_mm);
1322 1323 1324 1325

	kmem_cache_free(s->workloads, workload);
}

1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
static struct intel_vgpu_workload *
alloc_workload(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct intel_vgpu_workload *workload;

	workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
	if (!workload)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&workload->list);
	INIT_LIST_HEAD(&workload->shadow_bb);

	init_waitqueue_head(&workload->shadow_ctx_status_wq);
	atomic_set(&workload->shadow_ctx_active, 0);

	workload->status = -EINPROGRESS;
	workload->vgpu = vgpu;

	return workload;
}

#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

static void read_guest_pdps(struct intel_vgpu *vgpu,
		u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

1357
	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_read_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

static int prepare_mm(struct intel_vgpu_workload *workload)
{
	struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
	struct intel_vgpu_mm *mm;
	struct intel_vgpu *vgpu = workload->vgpu;
1369
	enum intel_gvt_gtt_type root_entry_type;
1370
	u64 pdps[GVT_RING_CTX_NR_PDPS];
1371

1372 1373 1374 1375 1376 1377 1378 1379
	switch (desc->addressing_mode) {
	case 1: /* legacy 32-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
		break;
	case 3: /* legacy 64-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
		break;
	default:
1380 1381 1382 1383
		gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
		return -EINVAL;
	}

1384
	read_guest_pdps(workload->vgpu, workload->ring_context_gpa, (void *)pdps);
1385

1386 1387 1388 1389
	mm = intel_vgpu_get_ppgtt_mm(workload->vgpu, root_entry_type, pdps);
	if (IS_ERR(mm))
		return PTR_ERR(mm);

1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	workload->shadow_mm = mm;
	return 0;
}

#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
		((a)->lrca == (b)->lrca))

#define get_last_workload(q) \
	(list_empty(q) ? NULL : container_of(q->prev, \
	struct intel_vgpu_workload, list))
1400 1401 1402
/**
 * intel_vgpu_create_workload - create a vGPU workload
 * @vgpu: a vGPU
1403
 * @ring_id: ring index
1404
 * @desc: a guest context descriptor
1405 1406 1407 1408 1409 1410 1411 1412 1413
 *
 * This function is called when creating a vGPU workload.
 *
 * Returns:
 * struct intel_vgpu_workload * on success, negative error code in
 * pointer if failed.
 *
 */
struct intel_vgpu_workload *
1414 1415
intel_vgpu_create_workload(struct intel_vgpu *vgpu, int ring_id,
			   struct execlist_ctx_descriptor_format *desc)
1416 1417
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1418 1419 1420 1421 1422 1423 1424
	struct list_head *q = workload_q_head(vgpu, ring_id);
	struct intel_vgpu_workload *last_workload = get_last_workload(q);
	struct intel_vgpu_workload *workload = NULL;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	u64 ring_context_gpa;
	u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
	int ret;
1425

1426
	ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
Z
Zhi Wang 已提交
1427
			(u32)((desc->lrca + 1) << I915_GTT_PAGE_SHIFT));
1428 1429 1430 1431
	if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
		gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
		return ERR_PTR(-EINVAL);
	}
1432

1433 1434
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_header.val), &head, 4);
1435

1436 1437
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_tail.val), &tail, 4);
1438

1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	head &= RB_HEAD_OFF_MASK;
	tail &= RB_TAIL_OFF_MASK;

	if (last_workload && same_context(&last_workload->ctx_desc, desc)) {
		gvt_dbg_el("ring id %d cur workload == last\n", ring_id);
		gvt_dbg_el("ctx head %x real head %lx\n", head,
				last_workload->rb_tail);
		/*
		 * cannot use guest context head pointer here,
		 * as it might not be updated at this time
		 */
		head = last_workload->rb_tail;
	}

	gvt_dbg_el("ring id %d begin a new workload\n", ring_id);

	/* record some ring buffer register values for scan and shadow */
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_start.val), &start, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);

	workload = alloc_workload(vgpu);
	if (IS_ERR(workload))
		return workload;

	workload->ring_id = ring_id;
	workload->ctx_desc = *desc;
	workload->ring_context_gpa = ring_context_gpa;
	workload->rb_head = head;
	workload->rb_tail = tail;
	workload->rb_start = start;
	workload->rb_ctl = ctl;

1475
	if (ring_id == RCS0) {
1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);

		workload->wa_ctx.indirect_ctx.guest_gma =
			indirect_ctx & INDIRECT_CTX_ADDR_MASK;
		workload->wa_ctx.indirect_ctx.size =
			(indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
			CACHELINE_BYTES;
		workload->wa_ctx.per_ctx.guest_gma =
			per_ctx & PER_CTX_ADDR_MASK;
		workload->wa_ctx.per_ctx.valid = per_ctx & 1;
	}

	gvt_dbg_el("workload %p ring id %d head %x tail %x start %x ctl %x\n",
			workload, ring_id, head, tail, start, ctl);

	ret = prepare_mm(workload);
	if (ret) {
		kmem_cache_free(s->workloads, workload);
		return ERR_PTR(ret);
	}

	/* Only scan and shadow the first workload in the queue
	 * as there is only one pre-allocated buf-obj for shadow.
	 */
	if (list_empty(workload_q_head(vgpu, ring_id))) {
		intel_runtime_pm_get(dev_priv);
		mutex_lock(&dev_priv->drm.struct_mutex);
		ret = intel_gvt_scan_and_shadow_workload(workload);
		mutex_unlock(&dev_priv->drm.struct_mutex);
1508
		intel_runtime_pm_put_unchecked(dev_priv);
1509 1510
	}

1511 1512 1513
	if (ret) {
		if (vgpu_is_vm_unhealthy(ret))
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1514 1515 1516
		intel_vgpu_destroy_workload(workload);
		return ERR_PTR(ret);
	}
1517 1518 1519

	return workload;
}
1520 1521 1522 1523 1524 1525 1526 1527 1528

/**
 * intel_vgpu_queue_workload - Qeue a vGPU workload
 * @workload: the workload to queue in
 */
void intel_vgpu_queue_workload(struct intel_vgpu_workload *workload)
{
	list_add_tail(&workload->list,
		workload_q_head(workload->vgpu, workload->ring_id));
1529
	intel_gvt_kick_schedule(workload->vgpu->gvt);
1530 1531
	wake_up(&workload->vgpu->gvt->scheduler.waitq[workload->ring_id]);
}