id.c 11.8 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * linux/arch/arm/mach-omap2/id.c
 *
 * OMAP2 CPU identification code
 *
 * Copyright (C) 2005 Nokia Corporation
 * Written by Tony Lindgren <tony@atomide.com>
 *
9
 * Copyright (C) 2009-11 Texas Instruments
10 11
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
20
#include <linux/io.h>
21

22
#include <asm/cputype.h>
23

24
#include "common.h"
25
#include <plat/cpu.h>
26

27 28
#include <mach/id.h>

29 30
#include "control.h"

31
static unsigned int omap_revision;
32
static const char *cpu_rev;
33
u32 omap_features;
34 35 36 37 38 39

unsigned int omap_rev(void)
{
	return omap_revision;
}
EXPORT_SYMBOL(omap_rev);
40

41 42 43 44
int omap_type(void)
{
	u32 val = 0;

45
	if (cpu_is_omap24xx()) {
46
		val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
47 48
	} else if (cpu_is_am33xx()) {
		val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
49
	} else if (cpu_is_omap34xx()) {
50
		val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
51
	} else if (cpu_is_omap44xx()) {
52
		val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
53
	} else {
54 55 56 57 58 59 60 61 62 63 64 65 66
		pr_err("Cannot detect omap type!\n");
		goto out;
	}

	val &= OMAP2_DEVICETYPE_MASK;
	val >>= 8;

out:
	return val;
}
EXPORT_SYMBOL(omap_type);


T
Tony Lindgren 已提交
67
/*----------------------------------------------------------------------------*/
68

T
Tony Lindgren 已提交
69 70 71 72 73
#define OMAP_TAP_IDCODE		0x0204
#define OMAP_TAP_DIE_ID_0	0x0218
#define OMAP_TAP_DIE_ID_1	0x021C
#define OMAP_TAP_DIE_ID_2	0x0220
#define OMAP_TAP_DIE_ID_3	0x0224
74

75 76 77 78 79
#define OMAP_TAP_DIE_ID_44XX_0	0x0200
#define OMAP_TAP_DIE_ID_44XX_1	0x0208
#define OMAP_TAP_DIE_ID_44XX_2	0x020c
#define OMAP_TAP_DIE_ID_44XX_3	0x0210

T
Tony Lindgren 已提交
80
#define read_tap_reg(reg)	__raw_readl(tap_base  + (reg))
81

T
Tony Lindgren 已提交
82 83 84
struct omap_id {
	u16	hawkeye;	/* Silicon type (Hawkeye id) */
	u8	dev;		/* Device type from production_id reg */
85
	u32	type;		/* Combined type id copied to omap_revision */
T
Tony Lindgren 已提交
86
};
87

T
Tony Lindgren 已提交
88 89 90 91 92 93 94 95 96
/* Register values to detect the OMAP version */
static struct omap_id omap_ids[] __initdata = {
	{ .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
	{ .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
	{ .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
	{ .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
	{ .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
	{ .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
};
97

T
Tony Lindgren 已提交
98 99
static void __iomem *tap_base;
static u16 tap_prod_id;
100

101 102
void omap_get_die_id(struct omap_die_id *odi)
{
103 104 105 106 107 108 109 110
	if (cpu_is_omap44xx()) {
		odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
		odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
		odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
		odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);

		return;
	}
111 112 113 114 115 116
	odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
	odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
	odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
	odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
}

117
void __init omap2xxx_check_revision(void)
118 119
{
	int i, j;
T
Tony Lindgren 已提交
120
	u32 idcode, prod_id;
121
	u16 hawkeye;
T
Tony Lindgren 已提交
122
	u8  dev_type, rev;
123
	struct omap_die_id odi;
124 125

	idcode = read_tap_reg(OMAP_TAP_IDCODE);
126
	prod_id = read_tap_reg(tap_prod_id);
127 128 129
	hawkeye = (idcode >> 12) & 0xffff;
	rev = (idcode >> 28) & 0x0f;
	dev_type = (prod_id >> 16) & 0x0f;
130
	omap_get_die_id(&odi);
131

132 133
	pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
		 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
134
	pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
135
	pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
136 137 138
		 odi.id_1, (odi.id_1 >> 28) & 0xf);
	pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
	pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
139 140 141
	pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
		 prod_id, dev_type);

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	/* Check hawkeye ids */
	for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
		if (hawkeye == omap_ids[i].hawkeye)
			break;
	}

	if (i == ARRAY_SIZE(omap_ids)) {
		printk(KERN_ERR "Unknown OMAP CPU id\n");
		return;
	}

	for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
		if (dev_type == omap_ids[j].dev)
			break;
	}

	if (j == ARRAY_SIZE(omap_ids)) {
		printk(KERN_ERR "Unknown OMAP device type. "
				"Handling it as OMAP%04x\n",
				omap_ids[i].type >> 16);
		j = i;
	}

165 166 167
	pr_info("OMAP%04x", omap_rev() >> 16);
	if ((omap_rev() >> 8) & 0x0f)
		pr_info("ES%x", (omap_rev() >> 12) & 0xf);
168
	pr_info("\n");
T
Tony Lindgren 已提交
169 170
}

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
#define OMAP3_SHOW_FEATURE(feat)		\
	if (omap3_has_ ##feat())		\
		printk(#feat" ");

static void __init omap3_cpuinfo(void)
{
	const char *cpu_name;

	/*
	 * OMAP3430 and OMAP3530 are assumed to be same.
	 *
	 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
	 * on available features. Upon detection, update the CPU id
	 * and CPU class bits.
	 */
	if (cpu_is_omap3630()) {
		cpu_name = "OMAP3630";
188
	} else if (soc_is_am35xx()) {
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
		cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
	} else if (cpu_is_ti816x()) {
		cpu_name = "TI816X";
	} else if (cpu_is_am335x()) {
		cpu_name =  "AM335X";
	} else if (cpu_is_ti814x()) {
		cpu_name = "TI814X";
	} else if (omap3_has_iva() && omap3_has_sgx()) {
		/* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
		cpu_name = "OMAP3430/3530";
	} else if (omap3_has_iva()) {
		cpu_name = "OMAP3525";
	} else if (omap3_has_sgx()) {
		cpu_name = "OMAP3515";
	} else {
		cpu_name = "OMAP3503";
	}

	/* Print verbose information */
	pr_info("%s ES%s (", cpu_name, cpu_rev);

	OMAP3_SHOW_FEATURE(l2cache);
	OMAP3_SHOW_FEATURE(iva);
	OMAP3_SHOW_FEATURE(sgx);
	OMAP3_SHOW_FEATURE(neon);
	OMAP3_SHOW_FEATURE(isp);
	OMAP3_SHOW_FEATURE(192mhz_clk);

	printk(")\n");
}

220 221 222
#define OMAP3_CHECK_FEATURE(status,feat)				\
	if (((status & OMAP3_ ##feat## _MASK) 				\
		>> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { 	\
223
		omap_features |= OMAP3_HAS_ ##feat;			\
224 225
	}

226
void __init omap3xxx_check_features(void)
227 228 229
{
	u32 status;

230
	omap_features = 0;
231 232 233 234 235 236 237 238

	status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);

	OMAP3_CHECK_FEATURE(status, L2CACHE);
	OMAP3_CHECK_FEATURE(status, IVA);
	OMAP3_CHECK_FEATURE(status, SGX);
	OMAP3_CHECK_FEATURE(status, NEON);
	OMAP3_CHECK_FEATURE(status, ISP);
239
	if (cpu_is_omap3630())
240
		omap_features |= OMAP3_HAS_192MHZ_CLK;
241
	if (cpu_is_omap3430() || cpu_is_omap3630())
242
		omap_features |= OMAP3_HAS_IO_WAKEUP;
243 244 245
	if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
	    omap_rev() == OMAP3430_REV_ES3_1_2)
		omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
246

247
	omap_features |= OMAP3_HAS_SDRC;
248

249 250 251 252
	/*
	 * TODO: Get additional info (where applicable)
	 *       e.g. Size of L2 cache.
	 */
253 254

	omap3_cpuinfo();
255 256
}

257
void __init omap4xxx_check_features(void)
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
{
	u32 si_type;

	if (cpu_is_omap443x())
		omap_features |= OMAP4_HAS_MPU_1GHZ;


	if (cpu_is_omap446x()) {
		si_type =
			read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
		switch ((si_type & (3 << 16)) >> 16) {
		case 2:
			/* High performance device */
			omap_features |= OMAP4_HAS_MPU_1_5GHZ;
			break;
		case 1:
		default:
			/* Standard device */
			omap_features |= OMAP4_HAS_MPU_1_2GHZ;
			break;
		}
	}
}

282
void __init ti81xx_check_features(void)
283
{
284
	omap_features = OMAP3_HAS_NEON;
285
	omap3_cpuinfo();
286 287
}

288
void __init omap3xxx_check_revision(void)
T
Tony Lindgren 已提交
289 290 291 292 293 294 295 296 297 298 299 300
{
	u32 cpuid, idcode;
	u16 hawkeye;
	u8 rev;

	/*
	 * We cannot access revision registers on ES1.0.
	 * If the processor type is Cortex-A8 and the revision is 0x0
	 * it means its Cortex r0p0 which is 3430 ES1.0.
	 */
	cpuid = read_cpuid(CPUID_ID);
	if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
301
		omap_revision = OMAP3430_REV_ES1_0;
302
		cpu_rev = "1.0";
303
		return;
T
Tony Lindgren 已提交
304 305 306 307 308 309 310 311 312 313 314
	}

	/*
	 * Detection for 34xx ES2.0 and above can be done with just
	 * hawkeye and rev. See TRM 1.5.2 Device Identification.
	 * Note that rev does not map directly to our defined processor
	 * revision numbers as ES1.0 uses value 0.
	 */
	idcode = read_tap_reg(OMAP_TAP_IDCODE);
	hawkeye = (idcode >> 12) & 0xffff;
	rev = (idcode >> 28) & 0xff;
315

N
Nishanth Menon 已提交
316 317 318
	switch (hawkeye) {
	case 0xb7ae:
		/* Handle 34xx/35xx devices */
T
Tony Lindgren 已提交
319
		switch (rev) {
320 321
		case 0: /* Take care of early samples */
		case 1:
322
			omap_revision = OMAP3430_REV_ES2_0;
323
			cpu_rev = "2.0";
T
Tony Lindgren 已提交
324 325
			break;
		case 2:
326
			omap_revision = OMAP3430_REV_ES2_1;
327
			cpu_rev = "2.1";
T
Tony Lindgren 已提交
328 329
			break;
		case 3:
330
			omap_revision = OMAP3430_REV_ES3_0;
331
			cpu_rev = "3.0";
T
Tony Lindgren 已提交
332
			break;
333
		case 4:
T
Tony Lindgren 已提交
334
			omap_revision = OMAP3430_REV_ES3_1;
335
			cpu_rev = "3.1";
T
Tony Lindgren 已提交
336 337
			break;
		case 7:
338
		/* FALLTHROUGH */
T
Tony Lindgren 已提交
339 340
		default:
			/* Use the latest known revision as default */
T
Tony Lindgren 已提交
341
			omap_revision = OMAP3430_REV_ES3_1_2;
342
			cpu_rev = "3.1.2";
T
Tony Lindgren 已提交
343
		}
N
Nishanth Menon 已提交
344
		break;
345
	case 0xb868:
346 347
		/*
		 * Handle OMAP/AM 3505/3517 devices
348
		 *
349
		 * Set the device to be OMAP3517 here. Actual device
350 351
		 * is identified later based on the features.
		 */
352 353
		switch (rev) {
		case 0:
354
			omap_revision = AM35XX_REV_ES1_0;
355
			cpu_rev = "1.0";
356 357 358 359
			break;
		case 1:
		/* FALLTHROUGH */
		default:
360
			omap_revision = AM35XX_REV_ES1_1;
361
			cpu_rev = "1.1";
362
		}
363
		break;
364
	case 0xb891:
365 366 367 368 369
		/* Handle 36xx devices */

		switch(rev) {
		case 0: /* Take care of early samples */
			omap_revision = OMAP3630_REV_ES1_0;
370
			cpu_rev = "1.0";
371 372 373
			break;
		case 1:
			omap_revision = OMAP3630_REV_ES1_1;
374
			cpu_rev = "1.1";
375 376
			break;
		case 2:
377
		/* FALLTHROUGH */
378
		default:
379
			omap_revision = OMAP3630_REV_ES1_2;
380
			cpu_rev = "1.2";
381
		}
382
		break;
383 384 385 386
	case 0xb81e:
		switch (rev) {
		case 0:
			omap_revision = TI8168_REV_ES1_0;
387
			cpu_rev = "1.0";
388 389
			break;
		case 1:
390
		/* FALLTHROUGH */
391
		default:
392
			omap_revision = TI8168_REV_ES1_1;
393
			cpu_rev = "1.1";
394
			break;
395 396
		}
		break;
397 398
	case 0xb944:
		omap_revision = AM335X_REV_ES1_0;
399
		cpu_rev = "1.0";
400
		break;
401 402 403 404 405 406
	case 0xb8f2:
		switch (rev) {
		case 0:
		/* FALLTHROUGH */
		case 1:
			omap_revision = TI8148_REV_ES1_0;
407
			cpu_rev = "1.0";
408 409 410
			break;
		case 2:
			omap_revision = TI8148_REV_ES2_0;
411
			cpu_rev = "2.0";
412 413 414 415 416
			break;
		case 3:
		/* FALLTHROUGH */
		default:
			omap_revision = TI8148_REV_ES2_1;
417
			cpu_rev = "2.1";
418 419
			break;
		}
420
		break;
N
Nishanth Menon 已提交
421
	default:
422
		/* Unknown default to latest silicon rev as default */
423
		omap_revision = OMAP3630_REV_ES1_2;
424
		cpu_rev = "1.2";
425
		pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
T
Tony Lindgren 已提交
426
	}
427 428
}

429
void __init omap4xxx_check_revision(void)
S
Santosh Shilimkar 已提交
430 431 432 433 434 435 436 437 438 439 440 441
{
	u32 idcode;
	u16 hawkeye;
	u8 rev;

	/*
	 * The IC rev detection is done with hawkeye and rev.
	 * Note that rev does not map directly to defined processor
	 * revision numbers as ES1.0 uses value 0.
	 */
	idcode = read_tap_reg(OMAP_TAP_IDCODE);
	hawkeye = (idcode >> 12) & 0xffff;
442
	rev = (idcode >> 28) & 0xf;
S
Santosh Shilimkar 已提交
443

444
	/*
445
	 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
446 447
	 * Use ARM register to detect the correct ES version
	 */
448
	if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
449 450 451 452 453 454 455 456 457 458 459
		idcode = read_cpuid(CPUID_ID);
		rev = (idcode & 0xf) - 1;
	}

	switch (hawkeye) {
	case 0xb852:
		switch (rev) {
		case 0:
			omap_revision = OMAP4430_REV_ES1_0;
			break;
		case 1:
460
		default:
461
			omap_revision = OMAP4430_REV_ES2_0;
462 463 464 465 466 467
		}
		break;
	case 0xb95c:
		switch (rev) {
		case 3:
			omap_revision = OMAP4430_REV_ES2_1;
468
			break;
469 470
		case 4:
			omap_revision = OMAP4430_REV_ES2_2;
471 472 473 474
			break;
		case 6:
		default:
			omap_revision = OMAP4430_REV_ES2_3;
475 476
		}
		break;
477 478 479 480 481 482 483 484
	case 0xb94e:
		switch (rev) {
		case 0:
		default:
			omap_revision = OMAP4460_REV_ES1_0;
			break;
		}
		break;
485 486 487 488 489 490 491 492
	case 0xb975:
		switch (rev) {
		case 0:
		default:
			omap_revision = OMAP4470_REV_ES1_0;
			break;
		}
		break;
493
	default:
494
		/* Unknown default to latest silicon rev as default */
495
		omap_revision = OMAP4430_REV_ES2_3;
S
Santosh Shilimkar 已提交
496 497
	}

498 499
	pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
		((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
S
Santosh Shilimkar 已提交
500 501
}

T
Tony Lindgren 已提交
502 503 504 505 506 507 508
/*
 * Set up things for map_io and processor detection later on. Gets called
 * pretty much first thing from board init. For multi-omap, this gets
 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
 * detect the exact revision later on in omap2_detect_revision() once map_io
 * is done.
 */
509 510
void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
{
511
	omap_revision = omap2_globals->class;
512 513
	tap_base = omap2_globals->tap;

T
Tony Lindgren 已提交
514
	if (cpu_is_omap34xx())
515 516 517 518
		tap_prod_id = 0x0210;
	else
		tap_prod_id = 0x0208;
}