omap_hwspinlock.c 4.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
2 3 4
/*
 * OMAP hardware spinlock driver
 *
5
 * Copyright (C) 2010-2015 Texas Instruments Incorporated - http://www.ti.com
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Contact: Simon Que <sque@ti.com>
 *          Hari Kanigeri <h-kanigeri2@ti.com>
 *          Ohad Ben-Cohen <ohad@wizery.com>
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/device.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/bitops.h>
#include <linux/pm_runtime.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/hwspinlock.h>
22
#include <linux/of.h>
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
#include <linux/platform_device.h>

#include "hwspinlock_internal.h"

/* Spinlock register offsets */
#define SYSSTATUS_OFFSET		0x0014
#define LOCK_BASE_OFFSET		0x0800

#define SPINLOCK_NUMLOCKS_BIT_OFFSET	(24)

/* Possible values of SPINLOCK_LOCK_REG */
#define SPINLOCK_NOTTAKEN		(0)	/* free */
#define SPINLOCK_TAKEN			(1)	/* locked */

static int omap_hwspinlock_trylock(struct hwspinlock *lock)
{
39
	void __iomem *lock_addr = lock->priv;
40 41

	/* attempt to acquire the lock by reading its value */
42
	return (SPINLOCK_NOTTAKEN == readl(lock_addr));
43 44 45 46
}

static void omap_hwspinlock_unlock(struct hwspinlock *lock)
{
47
	void __iomem *lock_addr = lock->priv;
48 49

	/* release the lock by writing 0 to it */
50
	writel(SPINLOCK_NOTTAKEN, lock_addr);
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
}

/*
 * relax the OMAP interconnect while spinning on it.
 *
 * The specs recommended that the retry delay time will be
 * just over half of the time that a requester would be
 * expected to hold the lock.
 *
 * The number below is taken from an hardware specs example,
 * obviously it is somewhat arbitrary.
 */
static void omap_hwspinlock_relax(struct hwspinlock *lock)
{
	ndelay(50);
}

static const struct hwspinlock_ops omap_hwspinlock_ops = {
	.trylock = omap_hwspinlock_trylock,
	.unlock = omap_hwspinlock_unlock,
	.relax = omap_hwspinlock_relax,
};

74
static int omap_hwspinlock_probe(struct platform_device *pdev)
75
{
76
	struct device_node *node = pdev->dev.of_node;
77 78
	struct hwspinlock_device *bank;
	struct hwspinlock *hwlock;
79
	void __iomem *io_base;
80
	int num_locks, i, ret;
81 82
	/* Only a single hwspinlock block device is supported */
	int base_id = 0;
83

84
	if (!node)
85 86
		return -ENODEV;

87 88 89
	io_base = devm_platform_ioremap_resource(pdev, 0);
	if (IS_ERR(io_base))
		return PTR_ERR(io_base);
90

91 92 93 94 95 96 97 98
	/*
	 * make sure the module is enabled and clocked before reading
	 * the module SYSSTATUS register
	 */
	pm_runtime_enable(&pdev->dev);
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0) {
		pm_runtime_put_noidle(&pdev->dev);
99
		goto runtime_err;
100 101
	}

102 103 104 105
	/* Determine number of locks */
	i = readl(io_base + SYSSTATUS_OFFSET);
	i >>= SPINLOCK_NUMLOCKS_BIT_OFFSET;

106 107 108 109 110 111
	/*
	 * runtime PM will make sure the clock of this module is
	 * enabled again iff at least one lock is requested
	 */
	ret = pm_runtime_put(&pdev->dev);
	if (ret < 0)
112
		goto runtime_err;
113

114 115 116
	/* one of the four lsb's must be set, and nothing else */
	if (hweight_long(i & 0xf) != 1 || i > 8) {
		ret = -EINVAL;
117
		goto runtime_err;
118 119
	}

120
	num_locks = i * 32; /* actual number of locks in this device */
121

122 123
	bank = devm_kzalloc(&pdev->dev, struct_size(bank, lock, num_locks),
			    GFP_KERNEL);
124
	if (!bank) {
125
		ret = -ENOMEM;
126
		goto runtime_err;
127 128
	}

129
	platform_set_drvdata(pdev, bank);
130

131 132
	for (i = 0, hwlock = &bank->lock[0]; i < num_locks; i++, hwlock++)
		hwlock->priv = io_base + LOCK_BASE_OFFSET + sizeof(u32) * i;
133

134
	ret = hwspin_lock_register(bank, &pdev->dev, &omap_hwspinlock_ops,
135
						base_id, num_locks);
136
	if (ret)
137
		goto runtime_err;
138

139 140 141
	dev_dbg(&pdev->dev, "Registered %d locks with HwSpinlock core\n",
		num_locks);

142 143
	return 0;

144
runtime_err:
145
	pm_runtime_disable(&pdev->dev);
146 147 148
	return ret;
}

149
static int omap_hwspinlock_remove(struct platform_device *pdev)
150
{
151 152 153 154 155 156 157
	struct hwspinlock_device *bank = platform_get_drvdata(pdev);
	int ret;

	ret = hwspin_lock_unregister(bank);
	if (ret) {
		dev_err(&pdev->dev, "%s failed: %d\n", __func__, ret);
		return ret;
158 159 160 161 162 163 164
	}

	pm_runtime_disable(&pdev->dev);

	return 0;
}

165 166
static const struct of_device_id omap_hwspinlock_of_match[] = {
	{ .compatible = "ti,omap4-hwspinlock", },
167
	{ .compatible = "ti,am654-hwspinlock", },
168 169 170 171
	{ /* end */ },
};
MODULE_DEVICE_TABLE(of, omap_hwspinlock_of_match);

172 173
static struct platform_driver omap_hwspinlock_driver = {
	.probe		= omap_hwspinlock_probe,
174
	.remove		= omap_hwspinlock_remove,
175 176
	.driver		= {
		.name	= "omap_hwspinlock",
177
		.of_match_table = of_match_ptr(omap_hwspinlock_of_match),
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
	},
};

static int __init omap_hwspinlock_init(void)
{
	return platform_driver_register(&omap_hwspinlock_driver);
}
/* board init code might need to reserve hwspinlocks for predefined purposes */
postcore_initcall(omap_hwspinlock_init);

static void __exit omap_hwspinlock_exit(void)
{
	platform_driver_unregister(&omap_hwspinlock_driver);
}
module_exit(omap_hwspinlock_exit);

MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("Hardware spinlock driver for OMAP");
MODULE_AUTHOR("Simon Que <sque@ti.com>");
MODULE_AUTHOR("Hari Kanigeri <h-kanigeri2@ti.com>");
MODULE_AUTHOR("Ohad Ben-Cohen <ohad@wizery.com>");