probe.c 51.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11
/*
 * probe.c - PCI detection and setup code
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/pci.h>
#include <linux/slab.h>
#include <linux/module.h>
#include <linux/cpumask.h>
S
Shaohua Li 已提交
12
#include <linux/pci-aspm.h>
13
#include <asm-generic/pci-bridge.h>
14
#include "pci.h"
L
Linus Torvalds 已提交
15 16 17 18

#define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */
#define CARDBUS_RESERVE_BUSNR	3

19
static struct resource busn_resource = {
Y
Yinghai Lu 已提交
20 21 22 23 24 25
	.name	= "PCI busn",
	.start	= 0,
	.end	= 255,
	.flags	= IORESOURCE_BUS,
};

L
Linus Torvalds 已提交
26 27 28 29
/* Ugh.  Need to stop exporting this to modules. */
LIST_HEAD(pci_root_buses);
EXPORT_SYMBOL(pci_root_buses);

30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
static LIST_HEAD(pci_domain_busn_res_list);

struct pci_domain_busn_res {
	struct list_head list;
	struct resource res;
	int domain_nr;
};

static struct resource *get_pci_domain_busn_res(int domain_nr)
{
	struct pci_domain_busn_res *r;

	list_for_each_entry(r, &pci_domain_busn_res_list, list)
		if (r->domain_nr == domain_nr)
			return &r->res;

	r = kzalloc(sizeof(*r), GFP_KERNEL);
	if (!r)
		return NULL;

	r->domain_nr = domain_nr;
	r->res.start = 0;
	r->res.end = 0xff;
	r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;

	list_add_tail(&r->list, &pci_domain_busn_res_list);

	return &r->res;
}

60 61 62 63
static int find_anything(struct device *dev, void *data)
{
	return 1;
}
L
Linus Torvalds 已提交
64

Z
Zhang, Yanmin 已提交
65 66 67
/*
 * Some device drivers need know if pci is initiated.
 * Basically, we think pci is not initiated when there
68
 * is no device to be found on the pci_bus_type.
Z
Zhang, Yanmin 已提交
69 70 71
 */
int no_pci_devices(void)
{
72 73
	struct device *dev;
	int no_devices;
Z
Zhang, Yanmin 已提交
74

75 76 77 78 79
	dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
	no_devices = (dev == NULL);
	put_device(dev);
	return no_devices;
}
Z
Zhang, Yanmin 已提交
80 81
EXPORT_SYMBOL(no_pci_devices);

L
Linus Torvalds 已提交
82 83 84
/*
 * PCI Bus Class
 */
85
static void release_pcibus_dev(struct device *dev)
L
Linus Torvalds 已提交
86
{
87
	struct pci_bus *pci_bus = to_pci_bus(dev);
L
Linus Torvalds 已提交
88 89 90

	if (pci_bus->bridge)
		put_device(pci_bus->bridge);
91
	pci_bus_remove_resources(pci_bus);
92
	pci_release_bus_of_node(pci_bus);
L
Linus Torvalds 已提交
93 94 95 96 97
	kfree(pci_bus);
}

static struct class pcibus_class = {
	.name		= "pci_bus",
98
	.dev_release	= &release_pcibus_dev,
99
	.dev_groups	= pcibus_groups,
L
Linus Torvalds 已提交
100 101 102 103 104 105 106 107
};

static int __init pcibus_class_init(void)
{
	return class_register(&pcibus_class);
}
postcore_initcall(pcibus_class_init);

108
static u64 pci_size(u64 base, u64 maxbase, u64 mask)
L
Linus Torvalds 已提交
109
{
110
	u64 size = mask & maxbase;	/* Find the significant bits */
L
Linus Torvalds 已提交
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
	if (!size)
		return 0;

	/* Get the lowest of them to find the decode size, and
	   from that the extent.  */
	size = (size & ~(size-1)) - 1;

	/* base == maxbase can be valid only if the BAR has
	   already been programmed with all 1s.  */
	if (base == maxbase && ((base | size) & mask) != mask)
		return 0;

	return size;
}

126
static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
127
{
128
	u32 mem_type;
129
	unsigned long flags;
130

131
	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
132 133 134
		flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
		flags |= IORESOURCE_IO;
		return flags;
135
	}
136

137 138 139 140
	flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
	flags |= IORESOURCE_MEM;
	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
		flags |= IORESOURCE_PREFETCH;
141

142 143 144 145 146
	mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
	switch (mem_type) {
	case PCI_BASE_ADDRESS_MEM_TYPE_32:
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_1M:
147
		/* 1M mem BAR treated as 32-bit BAR */
148 149
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_64:
150 151
		flags |= IORESOURCE_MEM_64;
		break;
152
	default:
153
		/* mem unknown type treated as 32-bit BAR */
154 155
		break;
	}
156
	return flags;
157 158
}

159 160
#define PCI_COMMAND_DECODE_ENABLE	(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)

Y
Yu Zhao 已提交
161 162 163 164 165 166 167 168
/**
 * pci_read_base - read a PCI BAR
 * @dev: the PCI device
 * @type: type of the BAR
 * @res: resource buffer to be filled in
 * @pos: BAR position in the config space
 *
 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
169
 */
Y
Yu Zhao 已提交
170
int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
171
			struct resource *res, unsigned int pos)
172
{
173
	u32 l, sz, mask;
J
Jacob Pan 已提交
174
	u16 orig_cmd;
175
	struct pci_bus_region region, inverted_region;
176
	bool bar_too_big = false, bar_disabled = false;
177

178
	mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
179

180
	/* No printks while decoding is disabled! */
J
Jacob Pan 已提交
181 182
	if (!dev->mmio_always_on) {
		pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
183 184 185 186
		if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
			pci_write_config_word(dev, PCI_COMMAND,
				orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
		}
J
Jacob Pan 已提交
187 188
	}

189 190 191
	res->name = pci_name(dev);

	pci_read_config_dword(dev, pos, &l);
192
	pci_write_config_dword(dev, pos, l | mask);
193 194 195 196 197
	pci_read_config_dword(dev, pos, &sz);
	pci_write_config_dword(dev, pos, l);

	/*
	 * All bits set in sz means the device isn't working properly.
198 199 200
	 * If the BAR isn't implemented, all bits must be 0.  If it's a
	 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
	 * 1 must be clear.
201
	 */
202
	if (!sz || sz == 0xffffffff)
203 204 205 206 207 208 209 210 211 212
		goto fail;

	/*
	 * I don't know how l can have all bits set.  Copied from old code.
	 * Maybe it fixes a bug on some ancient platform.
	 */
	if (l == 0xffffffff)
		l = 0;

	if (type == pci_bar_unknown) {
213 214 215
		res->flags = decode_bar(dev, l);
		res->flags |= IORESOURCE_SIZEALIGN;
		if (res->flags & IORESOURCE_IO) {
216
			l &= PCI_BASE_ADDRESS_IO_MASK;
217
			mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
218 219 220 221 222 223 224 225 226 227
		} else {
			l &= PCI_BASE_ADDRESS_MEM_MASK;
			mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
		}
	} else {
		res->flags |= (l & IORESOURCE_ROM_ENABLE);
		l &= PCI_ROM_ADDRESS_MASK;
		mask = (u32)PCI_ROM_ADDRESS_MASK;
	}

228
	if (res->flags & IORESOURCE_MEM_64) {
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
		u64 l64 = l;
		u64 sz64 = sz;
		u64 mask64 = mask | (u64)~0 << 32;

		pci_read_config_dword(dev, pos + 4, &l);
		pci_write_config_dword(dev, pos + 4, ~0);
		pci_read_config_dword(dev, pos + 4, &sz);
		pci_write_config_dword(dev, pos + 4, l);

		l64 |= ((u64)l << 32);
		sz64 |= ((u64)sz << 32);

		sz64 = pci_size(l64, sz64, mask64);

		if (!sz64)
			goto fail;

246
		if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
247
			bar_too_big = true;
248
			goto fail;
249 250 251
		}

		if ((sizeof(resource_size_t) < 8) && l) {
252 253 254
			/* Address above 32-bit boundary; disable the BAR */
			pci_write_config_dword(dev, pos, 0);
			pci_write_config_dword(dev, pos + 4, 0);
255
			res->flags |= IORESOURCE_UNSET;
256 257
			region.start = 0;
			region.end = sz64;
258
			bar_disabled = true;
259
		} else {
260 261
			region.start = l64;
			region.end = l64 + sz64;
262 263
		}
	} else {
264
		sz = pci_size(l, sz, mask);
265

266
		if (!sz)
267 268
			goto fail;

269 270
		region.start = l;
		region.end = l + sz;
271 272
	}

273 274
	pcibios_bus_to_resource(dev->bus, res, &region);
	pcibios_resource_to_bus(dev->bus, &inverted_region, res);
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293

	/*
	 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
	 * the corresponding resource address (the physical address used by
	 * the CPU.  Converting that resource address back to a bus address
	 * should yield the original BAR value:
	 *
	 *     resource_to_bus(bus_to_resource(A)) == A
	 *
	 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
	 * be claimed by the device.
	 */
	if (inverted_region.start != region.start) {
		dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
			 pos, &region.start);
		res->flags |= IORESOURCE_UNSET;
		res->end -= res->start;
		res->start = 0;
	}
294

295 296 297 298 299 300
	goto out;


fail:
	res->flags = 0;
out:
301 302
	if (!dev->mmio_always_on &&
	    (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
303 304
		pci_write_config_word(dev, PCI_COMMAND, orig_cmd);

305
	if (bar_too_big)
306
		dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
307
	if (res->flags && !bar_disabled)
308
		dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
309

310
	return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
311 312
}

L
Linus Torvalds 已提交
313 314
static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
{
315
	unsigned int pos, reg;
316

317 318
	for (pos = 0; pos < howmany; pos++) {
		struct resource *res = &dev->resource[pos];
L
Linus Torvalds 已提交
319
		reg = PCI_BASE_ADDRESS_0 + (pos << 2);
320
		pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
L
Linus Torvalds 已提交
321
	}
322

L
Linus Torvalds 已提交
323
	if (rom) {
324
		struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
L
Linus Torvalds 已提交
325
		dev->rom_base_reg = rom;
326 327 328 329
		res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
				IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
				IORESOURCE_SIZEALIGN;
		__pci_read_base(dev, pci_bar_mem32, res, rom);
L
Linus Torvalds 已提交
330 331 332
	}
}

B
Bill Pemberton 已提交
333
static void pci_read_bridge_io(struct pci_bus *child)
L
Linus Torvalds 已提交
334 335 336
{
	struct pci_dev *dev = child->self;
	u8 io_base_lo, io_limit_lo;
337
	unsigned long io_mask, io_granularity, base, limit;
338
	struct pci_bus_region region;
339 340 341 342 343 344 345 346 347
	struct resource *res;

	io_mask = PCI_IO_RANGE_MASK;
	io_granularity = 0x1000;
	if (dev->io_window_1k) {
		/* Support 1K I/O space granularity */
		io_mask = PCI_IO_1K_RANGE_MASK;
		io_granularity = 0x400;
	}
L
Linus Torvalds 已提交
348 349 350 351

	res = child->resource[0];
	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
352 353
	base = (io_base_lo & io_mask) << 8;
	limit = (io_limit_lo & io_mask) << 8;
L
Linus Torvalds 已提交
354 355 356

	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
		u16 io_base_hi, io_limit_hi;
357

L
Linus Torvalds 已提交
358 359
		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
360 361
		base |= ((unsigned long) io_base_hi << 16);
		limit |= ((unsigned long) io_limit_hi << 16);
L
Linus Torvalds 已提交
362 363
	}

364
	if (base <= limit) {
L
Linus Torvalds 已提交
365
		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
366
		region.start = base;
367
		region.end = limit + io_granularity - 1;
368
		pcibios_bus_to_resource(dev->bus, res, &region);
369
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
370
	}
371 372
}

B
Bill Pemberton 已提交
373
static void pci_read_bridge_mmio(struct pci_bus *child)
374 375 376 377
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
378
	struct pci_bus_region region;
379
	struct resource *res;
L
Linus Torvalds 已提交
380 381 382 383

	res = child->resource[1];
	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
384 385
	base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
	limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
386
	if (base <= limit) {
L
Linus Torvalds 已提交
387
		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
388 389
		region.start = base;
		region.end = limit + 0xfffff;
390
		pcibios_bus_to_resource(dev->bus, res, &region);
391
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
392
	}
393 394
}

B
Bill Pemberton 已提交
395
static void pci_read_bridge_mmio_pref(struct pci_bus *child)
396 397 398 399
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
400
	struct pci_bus_region region;
401
	struct resource *res;
L
Linus Torvalds 已提交
402 403 404 405

	res = child->resource[2];
	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
406 407
	base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
	limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
L
Linus Torvalds 已提交
408 409 410

	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
		u32 mem_base_hi, mem_limit_hi;
411

L
Linus Torvalds 已提交
412 413 414 415 416 417 418 419 420 421
		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);

		/*
		 * Some bridges set the base > limit by default, and some
		 * (broken) BIOSes do not initialize them.  If we find
		 * this, just assume they are not being used.
		 */
		if (mem_base_hi <= mem_limit_hi) {
#if BITS_PER_LONG == 64
422 423
			base |= ((unsigned long) mem_base_hi) << 32;
			limit |= ((unsigned long) mem_limit_hi) << 32;
L
Linus Torvalds 已提交
424 425
#else
			if (mem_base_hi || mem_limit_hi) {
426 427
				dev_err(&dev->dev, "can't handle 64-bit "
					"address space for bridge\n");
L
Linus Torvalds 已提交
428 429 430 431 432
				return;
			}
#endif
		}
	}
433
	if (base <= limit) {
434 435 436 437
		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
					 IORESOURCE_MEM | IORESOURCE_PREFETCH;
		if (res->flags & PCI_PREF_RANGE_TYPE_64)
			res->flags |= IORESOURCE_MEM_64;
438 439
		region.start = base;
		region.end = limit + 0xfffff;
440
		pcibios_bus_to_resource(dev->bus, res, &region);
441
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
L
Linus Torvalds 已提交
442 443 444
	}
}

B
Bill Pemberton 已提交
445
void pci_read_bridge_bases(struct pci_bus *child)
446 447
{
	struct pci_dev *dev = child->self;
448
	struct resource *res;
449 450 451 452 453
	int i;

	if (pci_is_root_bus(child))	/* It's a host bus, nothing to read */
		return;

454 455
	dev_info(&dev->dev, "PCI bridge to %pR%s\n",
		 &child->busn_res,
456 457
		 dev->transparent ? " (subtractive decode)" : "");

458 459 460 461
	pci_bus_remove_resources(child);
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
		child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];

462 463 464
	pci_read_bridge_io(child);
	pci_read_bridge_mmio(child);
	pci_read_bridge_mmio_pref(child);
465 466

	if (dev->transparent) {
467 468 469 470
		pci_bus_for_each_resource(child->parent, res, i) {
			if (res) {
				pci_bus_add_resource(child, res,
						     PCI_SUBTRACTIVE_DECODE);
471 472
				dev_printk(KERN_DEBUG, &dev->dev,
					   "  bridge window %pR (subtractive decode)\n",
473 474
					   res);
			}
475 476
		}
	}
477 478
}

479
static struct pci_bus *pci_alloc_bus(void)
L
Linus Torvalds 已提交
480 481 482
{
	struct pci_bus *b;

483
	b = kzalloc(sizeof(*b), GFP_KERNEL);
484 485 486 487 488 489 490 491 492 493
	if (!b)
		return NULL;

	INIT_LIST_HEAD(&b->node);
	INIT_LIST_HEAD(&b->children);
	INIT_LIST_HEAD(&b->devices);
	INIT_LIST_HEAD(&b->slots);
	INIT_LIST_HEAD(&b->resources);
	b->max_bus_speed = PCI_SPEED_UNKNOWN;
	b->cur_bus_speed = PCI_SPEED_UNKNOWN;
L
Linus Torvalds 已提交
494 495 496
	return b;
}

497 498 499 500 501 502 503 504 505 506 507 508
static void pci_release_host_bridge_dev(struct device *dev)
{
	struct pci_host_bridge *bridge = to_pci_host_bridge(dev);

	if (bridge->release_fn)
		bridge->release_fn(bridge);

	pci_free_resource_list(&bridge->windows);

	kfree(bridge);
}

509 510 511 512 513
static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
{
	struct pci_host_bridge *bridge;

	bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
514 515
	if (!bridge)
		return NULL;
516

517 518
	INIT_LIST_HEAD(&bridge->windows);
	bridge->bus = b;
519 520 521
	return bridge;
}

522
static const unsigned char pcix_bus_speed[] = {
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCI_SPEED_66MHz_PCIX,		/* 1 */
	PCI_SPEED_100MHz_PCIX,		/* 2 */
	PCI_SPEED_133MHz_PCIX,		/* 3 */
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_66MHz_PCIX_ECC,	/* 5 */
	PCI_SPEED_100MHz_PCIX_ECC,	/* 6 */
	PCI_SPEED_133MHz_PCIX_ECC,	/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_66MHz_PCIX_266,	/* 9 */
	PCI_SPEED_100MHz_PCIX_266,	/* A */
	PCI_SPEED_133MHz_PCIX_266,	/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_66MHz_PCIX_533,	/* D */
	PCI_SPEED_100MHz_PCIX_533,	/* E */
	PCI_SPEED_133MHz_PCIX_533	/* F */
};

541
const unsigned char pcie_link_speed[] = {
542 543 544
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCIE_SPEED_2_5GT,		/* 1 */
	PCIE_SPEED_5_0GT,		/* 2 */
545
	PCIE_SPEED_8_0GT,		/* 3 */
546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_UNKNOWN,		/* 5 */
	PCI_SPEED_UNKNOWN,		/* 6 */
	PCI_SPEED_UNKNOWN,		/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_UNKNOWN,		/* 9 */
	PCI_SPEED_UNKNOWN,		/* A */
	PCI_SPEED_UNKNOWN,		/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_UNKNOWN,		/* D */
	PCI_SPEED_UNKNOWN,		/* E */
	PCI_SPEED_UNKNOWN		/* F */
};

void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
{
562
	bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
563 564 565
}
EXPORT_SYMBOL_GPL(pcie_update_link_speed);

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
static unsigned char agp_speeds[] = {
	AGP_UNKNOWN,
	AGP_1X,
	AGP_2X,
	AGP_4X,
	AGP_8X
};

static enum pci_bus_speed agp_speed(int agp3, int agpstat)
{
	int index = 0;

	if (agpstat & 4)
		index = 3;
	else if (agpstat & 2)
		index = 2;
	else if (agpstat & 1)
		index = 1;
	else
		goto out;
586

587 588 589 590 591 592 593 594 595 596 597
	if (agp3) {
		index += 2;
		if (index == 5)
			index = 0;
	}

 out:
	return agp_speeds[index];
}


598 599 600 601 602
static void pci_set_bus_speed(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	int pos;

603 604 605 606 607 608 609 610 611 612 613 614 615
	pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
	if (!pos)
		pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
	if (pos) {
		u32 agpstat, agpcmd;

		pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
		bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);

		pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
		bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
	}

616 617 618 619 620
	pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
	if (pos) {
		u16 status;
		enum pci_bus_speed max;

621 622 623 624
		pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
				     &status);

		if (status & PCI_X_SSTATUS_533MHZ) {
625
			max = PCI_SPEED_133MHz_PCIX_533;
626
		} else if (status & PCI_X_SSTATUS_266MHZ) {
627
			max = PCI_SPEED_133MHz_PCIX_266;
628 629
		} else if (status & PCI_X_SSTATUS_133MHZ) {
			if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
630 631 632 633 634 635 636 637 638
				max = PCI_SPEED_133MHz_PCIX_ECC;
			} else {
				max = PCI_SPEED_133MHz_PCIX;
			}
		} else {
			max = PCI_SPEED_66MHz_PCIX;
		}

		bus->max_bus_speed = max;
639 640
		bus->cur_bus_speed = pcix_bus_speed[
			(status & PCI_X_SSTATUS_FREQ) >> 6];
641 642 643 644

		return;
	}

645
	if (pci_is_pcie(bridge)) {
646 647 648
		u32 linkcap;
		u16 linksta;

649
		pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
650
		bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
651

652
		pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
653 654 655 656 657
		pcie_update_link_speed(bus, linksta);
	}
}


658 659
static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
					   struct pci_dev *bridge, int busnr)
L
Linus Torvalds 已提交
660 661 662
{
	struct pci_bus *child;
	int i;
663
	int ret;
L
Linus Torvalds 已提交
664 665 666 667 668 669 670 671 672 673

	/*
	 * Allocate a new bus, and inherit stuff from the parent..
	 */
	child = pci_alloc_bus();
	if (!child)
		return NULL;

	child->parent = parent;
	child->ops = parent->ops;
674
	child->msi = parent->msi;
L
Linus Torvalds 已提交
675
	child->sysdata = parent->sysdata;
676
	child->bus_flags = parent->bus_flags;
L
Linus Torvalds 已提交
677

678
	/* initialize some portions of the bus device, but don't register it
679
	 * now as the parent is not properly set up yet.
680 681
	 */
	child->dev.class = &pcibus_class;
682
	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
L
Linus Torvalds 已提交
683 684 685 686 687

	/*
	 * Set up the primary, secondary and subordinate
	 * bus numbers.
	 */
688 689 690
	child->number = child->busn_res.start = busnr;
	child->primary = parent->busn_res.start;
	child->busn_res.end = 0xff;
L
Linus Torvalds 已提交
691

692 693 694 695
	if (!bridge) {
		child->dev.parent = parent->bridge;
		goto add_dev;
	}
696 697 698

	child->self = bridge;
	child->bridge = get_device(&bridge->dev);
699
	child->dev.parent = child->bridge;
700
	pci_set_bus_of_node(child);
701 702
	pci_set_bus_speed(child);

L
Linus Torvalds 已提交
703
	/* Set up default resource pointers and names.. */
704
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
L
Linus Torvalds 已提交
705 706 707 708 709
		child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
		child->resource[i]->name = child->name;
	}
	bridge->subordinate = child;

710 711 712 713
add_dev:
	ret = device_register(&child->dev);
	WARN_ON(ret < 0);

714 715
	pcibios_add_bus(child);

716 717 718
	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(child);

L
Linus Torvalds 已提交
719 720 721
	return child;
}

722
struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
L
Linus Torvalds 已提交
723 724 725 726
{
	struct pci_bus *child;

	child = pci_alloc_child_bus(parent, dev, busnr);
727
	if (child) {
728
		down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
729
		list_add_tail(&child->node, &parent->children);
730
		up_write(&pci_bus_sem);
731
	}
L
Linus Torvalds 已提交
732 733 734
	return child;
}

735
static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
736 737
{
	struct pci_bus *parent = child->parent;
738 739 740 741 742 743

	/* Attempts to fix that up are really dangerous unless
	   we're going to re-assign all bus numbers. */
	if (!pcibios_assign_all_busses())
		return;

744 745
	while (parent->parent && parent->busn_res.end < max) {
		parent->busn_res.end = max;
746 747 748 749 750
		pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
		parent = parent->parent;
	}
}

L
Linus Torvalds 已提交
751 752 753 754 755 756 757 758 759 760
/*
 * If it's a bridge, configure it and scan the bus behind it.
 * For CardBus bridges, we don't scan behind as the devices will
 * be handled by the bridge driver itself.
 *
 * We need to process bridges in two passes -- first we scan those
 * already configured by the BIOS and after we are done with all of
 * them, we proceed to assigning numbers to the remaining buses in
 * order to avoid overlaps between old and new bus numbers.
 */
B
Bill Pemberton 已提交
761
int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
L
Linus Torvalds 已提交
762 763 764
{
	struct pci_bus *child;
	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
765
	u32 buses, i, j = 0;
L
Linus Torvalds 已提交
766
	u16 bctl;
767
	u8 primary, secondary, subordinate;
768
	int broken = 0;
L
Linus Torvalds 已提交
769 770

	pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
771 772 773
	primary = buses & 0xFF;
	secondary = (buses >> 8) & 0xFF;
	subordinate = (buses >> 16) & 0xFF;
L
Linus Torvalds 已提交
774

775 776
	dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
		secondary, subordinate, pass);
L
Linus Torvalds 已提交
777

778 779 780 781 782
	if (!primary && (primary != bus->number) && secondary && subordinate) {
		dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
		primary = bus->number;
	}

783 784
	/* Check if setup is sensible at all */
	if (!pass &&
785 786 787 788
	    (primary != bus->number || secondary <= bus->number ||
	     secondary > subordinate)) {
		dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
			 secondary, subordinate);
789 790 791
		broken = 1;
	}

L
Linus Torvalds 已提交
792
	/* Disable MasterAbortMode during probing to avoid reporting
793
	   of bus errors (in some architectures) */
L
Linus Torvalds 已提交
794 795 796 797
	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);

798 799 800
	if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
	    !is_cardbus && !broken) {
		unsigned int cmax;
L
Linus Torvalds 已提交
801 802 803 804 805
		/*
		 * Bus already configured by firmware, process it in the first
		 * pass and just note the configuration.
		 */
		if (pass)
806
			goto out;
L
Linus Torvalds 已提交
807 808 809

		/*
		 * If we already got to this bus through a different bridge,
A
Alex Chiang 已提交
810 811 812 813
		 * don't re-add it. This can happen with the i450NX chipset.
		 *
		 * However, we continue to descend down the hierarchy and
		 * scan remaining child buses.
L
Linus Torvalds 已提交
814
		 */
815
		child = pci_find_bus(pci_domain_nr(bus), secondary);
A
Alex Chiang 已提交
816
		if (!child) {
817
			child = pci_add_new_bus(bus, dev, secondary);
A
Alex Chiang 已提交
818 819
			if (!child)
				goto out;
820
			child->primary = primary;
Y
Yinghai Lu 已提交
821
			pci_bus_insert_busn_res(child, secondary, subordinate);
A
Alex Chiang 已提交
822
			child->bridge_ctl = bctl;
L
Linus Torvalds 已提交
823 824 825 826 827
		}

		cmax = pci_scan_child_bus(child);
		if (cmax > max)
			max = cmax;
828 829
		if (child->busn_res.end > max)
			max = child->busn_res.end;
L
Linus Torvalds 已提交
830 831 832 833 834
	} else {
		/*
		 * We need to assign a number to this bus which we always
		 * do in the second pass.
		 */
835
		if (!pass) {
836
			if (pcibios_assign_all_busses() || broken)
837 838 839 840 841 842 843 844
				/* Temporarily disable forwarding of the
				   configuration cycles on all bridges in
				   this bus segment to avoid possible
				   conflicts in the second pass between two
				   bridges programmed with overlapping
				   bus ranges. */
				pci_write_config_dword(dev, PCI_PRIMARY_BUS,
						       buses & ~0xffffff);
845
			goto out;
846
		}
L
Linus Torvalds 已提交
847 848 849 850

		/* Clear errors */
		pci_write_config_word(dev, PCI_STATUS, 0xffff);

851
		/* Prevent assigning a bus number that already exists.
852 853 854 855 856 857 858
		 * This can happen when a bridge is hot-plugged, so in
		 * this case we only re-scan this bus. */
		child = pci_find_bus(pci_domain_nr(bus), max+1);
		if (!child) {
			child = pci_add_new_bus(bus, dev, ++max);
			if (!child)
				goto out;
Y
Yinghai Lu 已提交
859
			pci_bus_insert_busn_res(child, max, 0xff);
860
		}
L
Linus Torvalds 已提交
861 862
		buses = (buses & 0xff000000)
		      | ((unsigned int)(child->primary)     <<  0)
863 864
		      | ((unsigned int)(child->busn_res.start)   <<  8)
		      | ((unsigned int)(child->busn_res.end) << 16);
L
Linus Torvalds 已提交
865 866 867 868 869 870 871 872 873

		/*
		 * yenta.c forces a secondary latency timer of 176.
		 * Copy that behaviour here.
		 */
		if (is_cardbus) {
			buses &= ~0xff000000;
			buses |= CARDBUS_LATENCY_TIMER << 24;
		}
874

L
Linus Torvalds 已提交
875 876 877 878 879 880
		/*
		 * We need to blast all three values with a single write.
		 */
		pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);

		if (!is_cardbus) {
881
			child->bridge_ctl = bctl;
882 883 884 885 886 887 888
			/*
			 * Adjust subordinate busnr in parent buses.
			 * We do this before scanning for children because
			 * some devices may not be detected if the bios
			 * was lazy.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
889 890
			/* Now we can scan all subordinate buses... */
			max = pci_scan_child_bus(child);
891 892 893 894 895
			/*
			 * now fix it up again since we have found
			 * the real value of max.
			 */
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
896 897 898 899 900 901
		} else {
			/*
			 * For CardBus bridges, we leave 4 bus numbers
			 * as cards with a PCI-to-PCI bridge can be
			 * inserted later.
			 */
902 903
			for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
				struct pci_bus *parent = bus;
904 905 906
				if (pci_find_bus(pci_domain_nr(bus),
							max+i+1))
					break;
907 908
				while (parent->parent) {
					if ((!pcibios_assign_all_busses()) &&
909 910
					    (parent->busn_res.end > max) &&
					    (parent->busn_res.end <= max+i)) {
911 912 913 914 915 916 917 918 919 920 921 922 923 924
						j = 1;
					}
					parent = parent->parent;
				}
				if (j) {
					/*
					 * Often, there are two cardbus bridges
					 * -- try to leave one valid bus number
					 * for each one.
					 */
					i /= 2;
					break;
				}
			}
925
			max += i;
926
			pci_fixup_parent_subordinate_busnr(child, max);
L
Linus Torvalds 已提交
927 928 929 930
		}
		/*
		 * Set the subordinate bus number to its real value.
		 */
Y
Yinghai Lu 已提交
931
		pci_bus_update_busn_res_end(child, max);
L
Linus Torvalds 已提交
932 933 934
		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
	}

935 936 937
	sprintf(child->name,
		(is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
		pci_domain_nr(bus), child->number);
L
Linus Torvalds 已提交
938

939
	/* Has only triggered on CardBus, fixup is in yenta_socket */
940
	while (bus->parent) {
941 942
		if ((child->busn_res.end > bus->busn_res.end) ||
		    (child->number > bus->busn_res.end) ||
943
		    (child->number < bus->number) ||
944 945 946 947 948 949
		    (child->busn_res.end < bus->number)) {
			dev_info(&child->dev, "%pR %s "
				"hidden behind%s bridge %s %pR\n",
				&child->busn_res,
				(bus->number > child->busn_res.end &&
				 bus->busn_res.end < child->number) ?
950 951
					"wholly" : "partially",
				bus->self->transparent ? " transparent" : "",
952
				dev_name(&bus->dev),
953
				&bus->busn_res);
954 955 956 957
		}
		bus = bus->parent;
	}

958 959 960
out:
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);

L
Linus Torvalds 已提交
961 962 963 964 965 966 967 968 969 970 971 972
	return max;
}

/*
 * Read interrupt line and base address registers.
 * The architecture-dependent code can tweak these, of course.
 */
static void pci_read_irq(struct pci_dev *dev)
{
	unsigned char irq;

	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
973
	dev->pin = irq;
L
Linus Torvalds 已提交
974 975 976 977 978
	if (irq)
		pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
	dev->irq = irq;
}

979
void set_pcie_port_type(struct pci_dev *pdev)
Y
Yu Zhao 已提交
980 981 982 983 984 985 986
{
	int pos;
	u16 reg16;

	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (!pos)
		return;
987
	pdev->pcie_cap = pos;
Y
Yu Zhao 已提交
988
	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
989
	pdev->pcie_flags_reg = reg16;
990 991
	pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
	pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Y
Yu Zhao 已提交
992 993
}

994
void set_pcie_hotplug_bridge(struct pci_dev *pdev)
995 996 997
{
	u32 reg32;

998
	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
999 1000 1001 1002
	if (reg32 & PCI_EXP_SLTCAP_HPC)
		pdev->is_hotplug_bridge = 1;
}

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056

/**
 * pci_cfg_space_size - get the configuration space size of the PCI device.
 * @dev: PCI device
 *
 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
 * have 4096 bytes.  Even if the device is capable, that doesn't mean we can
 * access it.  Maybe we don't have a way to generate extended config space
 * accesses, or the device is behind a reverse Express bridge.  So we try
 * reading the dword at 0x100 which must either be 0 or a valid extended
 * capability header.
 */
static int pci_cfg_space_size_ext(struct pci_dev *dev)
{
	u32 status;
	int pos = PCI_CFG_SPACE_SIZE;

	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
		goto fail;
	if (status == 0xffffffff)
		goto fail;

	return PCI_CFG_SPACE_EXP_SIZE;

 fail:
	return PCI_CFG_SPACE_SIZE;
}

int pci_cfg_space_size(struct pci_dev *dev)
{
	int pos;
	u32 status;
	u16 class;

	class = dev->class >> 8;
	if (class == PCI_CLASS_BRIDGE_HOST)
		return pci_cfg_space_size_ext(dev);

	if (!pci_is_pcie(dev)) {
		pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
		if (!pos)
			goto fail;

		pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
		if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
			goto fail;
	}

	return pci_cfg_space_size_ext(dev);

 fail:
	return PCI_CFG_SPACE_SIZE;
}

1057
#define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1058

L
Linus Torvalds 已提交
1059 1060 1061 1062
/**
 * pci_setup_device - fill in class and map information of a device
 * @dev: the device structure to fill
 *
1063
 * Initialize the device structure with information about the device's
L
Linus Torvalds 已提交
1064 1065
 * vendor,class,memory and IO-space addresses,IRQ lines etc.
 * Called at initialisation of the PCI subsystem and by CardBus services.
Y
Yu Zhao 已提交
1066 1067
 * Returns 0 on success and negative if unknown type of device (not normal,
 * bridge or CardBus).
L
Linus Torvalds 已提交
1068
 */
Y
Yu Zhao 已提交
1069
int pci_setup_device(struct pci_dev *dev)
L
Linus Torvalds 已提交
1070 1071
{
	u32 class;
Y
Yu Zhao 已提交
1072 1073
	u8 hdr_type;
	struct pci_slot *slot;
1074
	int pos = 0;
1075 1076
	struct pci_bus_region region;
	struct resource *res;
Y
Yu Zhao 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
		return -EIO;

	dev->sysdata = dev->bus->sysdata;
	dev->dev.parent = dev->bus->bridge;
	dev->dev.bus = &pci_bus_type;
	dev->hdr_type = hdr_type & 0x7f;
	dev->multifunction = !!(hdr_type & 0x80);
	dev->error_state = pci_channel_io_normal;
	set_pcie_port_type(dev);

	list_for_each_entry(slot, &dev->bus->slots, list)
		if (PCI_SLOT(dev->devfn) == slot->number)
			dev->slot = slot;

	/* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
	   set this higher, assuming the system even supports it.  */
	dev->dma_mask = 0xffffffff;
L
Linus Torvalds 已提交
1096

1097 1098 1099
	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
		     dev->bus->number, PCI_SLOT(dev->devfn),
		     PCI_FUNC(dev->devfn));
L
Linus Torvalds 已提交
1100 1101

	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
A
Auke Kok 已提交
1102
	dev->revision = class & 0xff;
Y
Yinghai Lu 已提交
1103
	dev->class = class >> 8;		    /* upper 3 bytes */
L
Linus Torvalds 已提交
1104

Y
Yinghai Lu 已提交
1105 1106
	dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
		   dev->vendor, dev->device, dev->hdr_type, dev->class);
L
Linus Torvalds 已提交
1107

1108 1109 1110
	/* need to have dev->class ready */
	dev->cfg_size = pci_cfg_space_size(dev);

L
Linus Torvalds 已提交
1111
	/* "Unknown power state" */
1112
	dev->current_state = PCI_UNKNOWN;
L
Linus Torvalds 已提交
1113 1114 1115

	/* Early fixups, before probing the BARs */
	pci_fixup_device(pci_fixup_early, dev);
1116 1117
	/* device class may be changed after fixup */
	class = dev->class >> 8;
L
Linus Torvalds 已提交
1118 1119 1120 1121 1122 1123 1124 1125 1126

	switch (dev->hdr_type) {		    /* header type */
	case PCI_HEADER_TYPE_NORMAL:		    /* standard header */
		if (class == PCI_CLASS_BRIDGE_PCI)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
		pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137

		/*
		 *	Do the ugly legacy mode stuff here rather than broken chip
		 *	quirk code. Legacy mode ATA controllers have fixed
		 *	addresses. These are not always echoed in BAR0-3, and
		 *	BAR0-3 in a few cases contain junk!
		 */
		if (class == PCI_CLASS_STORAGE_IDE) {
			u8 progif;
			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
			if ((progif & 1) == 0) {
1138 1139 1140 1141
				region.start = 0x1F0;
				region.end = 0x1F7;
				res = &dev->resource[0];
				res->flags = LEGACY_IO_RESOURCE;
1142
				pcibios_bus_to_resource(dev->bus, res, &region);
1143 1144 1145 1146
				region.start = 0x3F6;
				region.end = 0x3F6;
				res = &dev->resource[1];
				res->flags = LEGACY_IO_RESOURCE;
1147
				pcibios_bus_to_resource(dev->bus, res, &region);
1148 1149
			}
			if ((progif & 4) == 0) {
1150 1151 1152 1153
				region.start = 0x170;
				region.end = 0x177;
				res = &dev->resource[2];
				res->flags = LEGACY_IO_RESOURCE;
1154
				pcibios_bus_to_resource(dev->bus, res, &region);
1155 1156 1157 1158
				region.start = 0x376;
				region.end = 0x376;
				res = &dev->resource[3];
				res->flags = LEGACY_IO_RESOURCE;
1159
				pcibios_bus_to_resource(dev->bus, res, &region);
1160 1161
			}
		}
L
Linus Torvalds 已提交
1162 1163 1164 1165 1166 1167 1168
		break;

	case PCI_HEADER_TYPE_BRIDGE:		    /* bridge header */
		if (class != PCI_CLASS_BRIDGE_PCI)
			goto bad;
		/* The PCI-to-PCI bridge spec requires that subtractive
		   decoding (i.e. transparent) bridge must have programming
1169
		   interface code of 0x01. */
1170
		pci_read_irq(dev);
L
Linus Torvalds 已提交
1171 1172
		dev->transparent = ((dev->class & 0xff) == 1);
		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1173
		set_pcie_hotplug_bridge(dev);
1174 1175 1176 1177 1178
		pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
		if (pos) {
			pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
			pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
		}
L
Linus Torvalds 已提交
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		break;

	case PCI_HEADER_TYPE_CARDBUS:		    /* CardBus bridge header */
		if (class != PCI_CLASS_BRIDGE_CARDBUS)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 1, 0);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
		break;

	default:				    /* unknown header */
1191 1192
		dev_err(&dev->dev, "unknown header type %02x, "
			"ignoring device\n", dev->hdr_type);
Y
Yu Zhao 已提交
1193
		return -EIO;
L
Linus Torvalds 已提交
1194 1195

	bad:
Y
Yinghai Lu 已提交
1196 1197
		dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
			"type %02x)\n", dev->class, dev->hdr_type);
L
Linus Torvalds 已提交
1198 1199 1200 1201 1202 1203 1204
		dev->class = PCI_CLASS_NOT_DEFINED;
	}

	/* We found a fine healthy device, go go go... */
	return 0;
}

1205 1206 1207
static void pci_release_capabilities(struct pci_dev *dev)
{
	pci_vpd_release(dev);
1208
	pci_iov_release(dev);
1209
	pci_free_cap_save_buffers(dev);
1210 1211
}

L
Linus Torvalds 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220
/**
 * pci_release_dev - free a pci device structure when all users of it are finished.
 * @dev: device that's been disconnected
 *
 * Will be called only by the device core when all users of this pci device are
 * done.
 */
static void pci_release_dev(struct device *dev)
{
1221
	struct pci_dev *pci_dev;
L
Linus Torvalds 已提交
1222

1223
	pci_dev = to_pci_dev(dev);
1224
	pci_release_capabilities(pci_dev);
1225
	pci_release_of_node(pci_dev);
1226
	pcibios_release_device(pci_dev);
1227
	pci_bus_put(pci_dev->bus);
L
Linus Torvalds 已提交
1228 1229 1230
	kfree(pci_dev);
}

1231
struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
1232 1233 1234 1235 1236 1237 1238 1239
{
	struct pci_dev *dev;

	dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
	if (!dev)
		return NULL;

	INIT_LIST_HEAD(&dev->bus_list);
1240
	dev->dev.type = &pci_dev_type;
1241
	dev->bus = pci_bus_get(bus);
1242 1243 1244

	return dev;
}
1245 1246
EXPORT_SYMBOL(pci_alloc_dev);

1247 1248
bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
				 int crs_timeout)
L
Linus Torvalds 已提交
1249 1250 1251
{
	int delay = 1;

1252 1253
	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
		return false;
L
Linus Torvalds 已提交
1254 1255

	/* some broken boards return 0 or ~0 if a slot is empty: */
1256 1257 1258
	if (*l == 0xffffffff || *l == 0x00000000 ||
	    *l == 0x0000ffff || *l == 0xffff0000)
		return false;
L
Linus Torvalds 已提交
1259 1260

	/* Configuration request Retry Status */
1261 1262 1263 1264
	while (*l == 0xffff0001) {
		if (!crs_timeout)
			return false;

L
Linus Torvalds 已提交
1265 1266
		msleep(delay);
		delay *= 2;
1267 1268
		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
			return false;
L
Linus Torvalds 已提交
1269
		/* Card hasn't responded in 60 seconds?  Must be stuck. */
1270
		if (delay > crs_timeout) {
1271
			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
L
Linus Torvalds 已提交
1272 1273 1274
					"responding\n", pci_domain_nr(bus),
					bus->number, PCI_SLOT(devfn),
					PCI_FUNC(devfn));
1275
			return false;
L
Linus Torvalds 已提交
1276 1277 1278
		}
	}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	return true;
}
EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);

/*
 * Read the config data for a PCI device, sanity-check it
 * and fill in the dev structure...
 */
static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
{
	struct pci_dev *dev;
	u32 l;

	if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
		return NULL;

1295
	dev = pci_alloc_dev(bus);
L
Linus Torvalds 已提交
1296 1297 1298 1299 1300 1301
	if (!dev)
		return NULL;

	dev->devfn = devfn;
	dev->vendor = l & 0xffff;
	dev->device = (l >> 16) & 0xffff;
1302

1303 1304
	pci_set_of_node(dev);

Y
Yu Zhao 已提交
1305
	if (pci_setup_device(dev)) {
1306
		pci_bus_put(dev->bus);
L
Linus Torvalds 已提交
1307 1308 1309 1310 1311 1312 1313
		kfree(dev);
		return NULL;
	}

	return dev;
}

1314 1315 1316 1317 1318
static void pci_init_capabilities(struct pci_dev *dev)
{
	/* MSI/MSI-X list */
	pci_msi_init_pci_dev(dev);

1319 1320 1321
	/* Buffers for saving PCIe and PCI-X capabilities */
	pci_allocate_cap_save_buffers(dev);

1322 1323 1324 1325 1326
	/* Power Management */
	pci_pm_init(dev);

	/* Vital Product Data */
	pci_vpd_pci22_init(dev);
Y
Yu Zhao 已提交
1327 1328

	/* Alternative Routing-ID Forwarding */
1329
	pci_configure_ari(dev);
1330 1331 1332

	/* Single Root I/O Virtualization */
	pci_iov_init(dev);
1333 1334

	/* Enable ACS P2P upstream forwarding */
C
Chris Wright 已提交
1335
	pci_enable_acs(dev);
1336 1337
}

1338
void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
L
Linus Torvalds 已提交
1339
{
1340 1341
	int ret;

1342 1343
	device_initialize(&dev->dev);
	dev->dev.release = pci_release_dev;
L
Linus Torvalds 已提交
1344

1345
	set_dev_node(&dev->dev, pcibus_to_node(bus));
1346
	dev->dev.dma_mask = &dev->dma_mask;
1347
	dev->dev.dma_parms = &dev->dma_parms;
1348
	dev->dev.coherent_dma_mask = 0xffffffffull;
L
Linus Torvalds 已提交
1349

1350
	pci_set_dma_max_seg_size(dev, 65536);
1351
	pci_set_dma_seg_boundary(dev, 0xffffffff);
1352

L
Linus Torvalds 已提交
1353 1354 1355
	/* Fix up broken headers */
	pci_fixup_device(pci_fixup_header, dev);

1356 1357 1358
	/* moved out from quirk header fixup code */
	pci_reassigndev_resource_alignment(dev);

1359 1360 1361
	/* Clear the state_saved flag. */
	dev->state_saved = false;

1362 1363
	/* Initialize various capabilities */
	pci_init_capabilities(dev);
1364

L
Linus Torvalds 已提交
1365 1366 1367 1368
	/*
	 * Add the device to our list of discovered devices
	 * and the bus list for fixup functions, etc.
	 */
1369
	down_write(&pci_bus_sem);
L
Linus Torvalds 已提交
1370
	list_add_tail(&dev->bus_list, &bus->devices);
1371
	up_write(&pci_bus_sem);
1372 1373 1374 1375 1376 1377 1378 1379

	ret = pcibios_add_device(dev);
	WARN_ON(ret < 0);

	/* Notifier could use PCI capabilities */
	dev->match_driver = false;
	ret = device_add(&dev->dev);
	WARN_ON(ret < 0);
1380 1381
}

1382
struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
1383 1384 1385
{
	struct pci_dev *dev;

T
Trent Piepho 已提交
1386 1387 1388 1389 1390 1391
	dev = pci_get_slot(bus, devfn);
	if (dev) {
		pci_dev_put(dev);
		return dev;
	}

1392 1393 1394 1395 1396
	dev = pci_scan_device(bus, devfn);
	if (!dev)
		return NULL;

	pci_device_add(dev, bus);
L
Linus Torvalds 已提交
1397 1398 1399

	return dev;
}
1400
EXPORT_SYMBOL(pci_scan_single_device);
L
Linus Torvalds 已提交
1401

1402
static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
M
Matthew Wilcox 已提交
1403
{
1404 1405 1406
	int pos;
	u16 cap = 0;
	unsigned next_fn;
1407

1408 1409 1410 1411 1412 1413
	if (pci_ari_enabled(bus)) {
		if (!dev)
			return 0;
		pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
		if (!pos)
			return 0;
1414

1415 1416 1417 1418
		pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
		next_fn = PCI_ARI_CAP_NFN(cap);
		if (next_fn <= fn)
			return 0;	/* protect against malformed list */
M
Matthew Wilcox 已提交
1419

1420 1421 1422 1423 1424 1425
		return next_fn;
	}

	/* dev may be NULL for non-contiguous multifunction devices */
	if (!dev || dev->multifunction)
		return (fn + 1) % 8;
M
Matthew Wilcox 已提交
1426 1427 1428 1429 1430 1431 1432

	return 0;
}

static int only_one_child(struct pci_bus *bus)
{
	struct pci_dev *parent = bus->self;
1433

M
Matthew Wilcox 已提交
1434 1435
	if (!parent || !pci_is_pcie(parent))
		return 0;
1436
	if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
1437
		return 1;
1438
	if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
1439
	    !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
M
Matthew Wilcox 已提交
1440 1441 1442 1443
		return 1;
	return 0;
}

L
Linus Torvalds 已提交
1444 1445 1446 1447 1448 1449 1450
/**
 * pci_scan_slot - scan a PCI slot on a bus for devices.
 * @bus: PCI bus to scan
 * @devfn: slot number to scan (must have zero function.)
 *
 * Scan a PCI slot on the specified PCI bus for devices, adding
 * discovered devices to the @bus->devices list.  New devices
1451
 * will not have is_added set.
1452 1453
 *
 * Returns the number of new devices found.
L
Linus Torvalds 已提交
1454
 */
1455
int pci_scan_slot(struct pci_bus *bus, int devfn)
L
Linus Torvalds 已提交
1456
{
M
Matthew Wilcox 已提交
1457
	unsigned fn, nr = 0;
1458
	struct pci_dev *dev;
M
Matthew Wilcox 已提交
1459 1460 1461

	if (only_one_child(bus) && (devfn > 0))
		return 0; /* Already scanned the entire slot */
L
Linus Torvalds 已提交
1462

1463
	dev = pci_scan_single_device(bus, devfn);
1464 1465 1466
	if (!dev)
		return 0;
	if (!dev->is_added)
1467 1468
		nr++;

1469
	for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
M
Matthew Wilcox 已提交
1470 1471 1472 1473 1474
		dev = pci_scan_single_device(bus, devfn + fn);
		if (dev) {
			if (!dev->is_added)
				nr++;
			dev->multifunction = 1;
L
Linus Torvalds 已提交
1475 1476
		}
	}
S
Shaohua Li 已提交
1477

1478 1479
	/* only one slot has pcie device */
	if (bus->self && nr)
S
Shaohua Li 已提交
1480 1481
		pcie_aspm_init_link_state(bus->self);

L
Linus Torvalds 已提交
1482 1483 1484
	return nr;
}

1485 1486 1487 1488 1489 1490 1491
static int pcie_find_smpss(struct pci_dev *dev, void *data)
{
	u8 *smpss = data;

	if (!pci_is_pcie(dev))
		return 0;

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
	/*
	 * We don't have a way to change MPS settings on devices that have
	 * drivers attached.  A hot-added device might support only the minimum
	 * MPS setting (MPS=128).  Therefore, if the fabric contains a bridge
	 * where devices may be hot-added, we limit the fabric MPS to 128 so
	 * hot-added devices will work correctly.
	 *
	 * However, if we hot-add a device to a slot directly below a Root
	 * Port, it's impossible for there to be other existing devices below
	 * the port.  We don't limit the MPS in this case because we can
	 * reconfigure MPS on both the Root Port and the hot-added device,
	 * and there are no other devices involved.
	 *
	 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
1506
	 */
1507 1508
	if (dev->is_hotplug_bridge &&
	    pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
		*smpss = 0;

	if (*smpss > dev->pcie_mpss)
		*smpss = dev->pcie_mpss;

	return 0;
}

static void pcie_write_mps(struct pci_dev *dev, int mps)
{
1519
	int rc;
1520 1521

	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
1522
		mps = 128 << dev->pcie_mpss;
1523

1524 1525
		if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
		    dev->bus->self)
1526
			/* For "Performance", the assumption is made that
1527 1528 1529 1530 1531
			 * downstream communication will never be larger than
			 * the MRRS.  So, the MPS only needs to be configured
			 * for the upstream communication.  This being the case,
			 * walk from the top down and set the MPS of the child
			 * to that of the parent bus.
1532 1533 1534 1535 1536
			 *
			 * Configure the device MPS with the smaller of the
			 * device MPSS or the bridge MPS (which is assumed to be
			 * properly configured at this point to the largest
			 * allowable MPS based on its parent bus).
1537
			 */
1538
			mps = min(mps, pcie_get_mps(dev->bus->self));
1539 1540 1541 1542 1543 1544 1545
	}

	rc = pcie_set_mps(dev, mps);
	if (rc)
		dev_err(&dev->dev, "Failed attempting to set the MPS\n");
}

1546
static void pcie_write_mrrs(struct pci_dev *dev)
1547
{
1548
	int rc, mrrs;
1549

1550 1551 1552 1553 1554 1555 1556 1557
	/* In the "safe" case, do not configure the MRRS.  There appear to be
	 * issues with setting MRRS to 0 on a number of devices.
	 */
	if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
		return;

	/* For Max performance, the MRRS must be set to the largest supported
	 * value.  However, it cannot be configured larger than the MPS the
1558 1559
	 * device or the bus can support.  This should already be properly
	 * configured by a prior call to pcie_write_mps.
1560
	 */
1561
	mrrs = pcie_get_mps(dev);
1562 1563

	/* MRRS is a R/W register.  Invalid values can be written, but a
1564
	 * subsequent read will verify if the value is acceptable or not.
1565 1566
	 * If the MRRS value provided is not acceptable (e.g., too large),
	 * shrink the value until it is acceptable to the HW.
1567
	 */
1568 1569
	while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
		rc = pcie_set_readrq(dev, mrrs);
1570 1571
		if (!rc)
			break;
1572

1573
		dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
1574 1575
		mrrs /= 2;
	}
1576 1577 1578 1579 1580

	if (mrrs < 128)
		dev_err(&dev->dev, "MRRS was unable to be configured with a "
			"safe value.  If problems are experienced, try running "
			"with pci=pcie_bus_safe.\n");
1581 1582
}

1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
static void pcie_bus_detect_mps(struct pci_dev *dev)
{
	struct pci_dev *bridge = dev->bus->self;
	int mps, p_mps;

	if (!bridge)
		return;

	mps = pcie_get_mps(dev);
	p_mps = pcie_get_mps(bridge);

	if (mps != p_mps)
		dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
			 mps, pci_name(bridge), p_mps);
}

1599 1600
static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
{
J
Jon Mason 已提交
1601
	int mps, orig_mps;
1602 1603 1604 1605

	if (!pci_is_pcie(dev))
		return 0;

1606 1607 1608 1609 1610
	if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
		pcie_bus_detect_mps(dev);
		return 0;
	}

J
Jon Mason 已提交
1611 1612
	mps = 128 << *(u8 *)data;
	orig_mps = pcie_get_mps(dev);
1613 1614

	pcie_write_mps(dev, mps);
1615
	pcie_write_mrrs(dev);
1616

1617
	dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
J
Jon Mason 已提交
1618 1619
		 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
		 orig_mps, pcie_get_readrq(dev));
1620 1621 1622 1623

	return 0;
}

J
Jon Mason 已提交
1624
/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
1625 1626 1627
 * parents then children fashion.  If this changes, then this code will not
 * work as designed.
 */
1628
void pcie_bus_configure_settings(struct pci_bus *bus)
1629
{
1630
	u8 smpss;
1631

1632
	if (!bus->self)
1633 1634 1635
		return;

	if (!pci_is_pcie(bus->self))
1636 1637 1638
		return;

	/* FIXME - Peer to peer DMA is possible, though the endpoint would need
1639
	 * to be aware of the MPS of the destination.  To work around this,
1640 1641 1642 1643 1644
	 * simply force the MPS of the entire system to the smallest possible.
	 */
	if (pcie_bus_config == PCIE_BUS_PEER2PEER)
		smpss = 0;

1645
	if (pcie_bus_config == PCIE_BUS_SAFE) {
1646
		smpss = bus->self->pcie_mpss;
1647

1648 1649 1650 1651 1652 1653 1654
		pcie_find_smpss(bus->self, &smpss);
		pci_walk_bus(bus, pcie_find_smpss, &smpss);
	}

	pcie_bus_configure_set(bus->self, &smpss);
	pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
}
1655
EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
1656

B
Bill Pemberton 已提交
1657
unsigned int pci_scan_child_bus(struct pci_bus *bus)
L
Linus Torvalds 已提交
1658
{
1659
	unsigned int devfn, pass, max = bus->busn_res.start;
L
Linus Torvalds 已提交
1660 1661
	struct pci_dev *dev;

B
Bjorn Helgaas 已提交
1662
	dev_dbg(&bus->dev, "scanning bus\n");
L
Linus Torvalds 已提交
1663 1664 1665 1666 1667

	/* Go find them, Rover! */
	for (devfn = 0; devfn < 0x100; devfn += 8)
		pci_scan_slot(bus, devfn);

1668 1669 1670
	/* Reserve buses for SR-IOV capability. */
	max += pci_iov_bus_range(bus);

L
Linus Torvalds 已提交
1671 1672 1673 1674
	/*
	 * After performing arch-dependent fixup of the bus, look behind
	 * all PCI-to-PCI bridges on this bus.
	 */
A
Alex Chiang 已提交
1675
	if (!bus->is_added) {
B
Bjorn Helgaas 已提交
1676
		dev_dbg(&bus->dev, "fixups for bus\n");
A
Alex Chiang 已提交
1677
		pcibios_fixup_bus(bus);
1678
		bus->is_added = 1;
A
Alex Chiang 已提交
1679 1680
	}

L
Linus Torvalds 已提交
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
	for (pass=0; pass < 2; pass++)
		list_for_each_entry(dev, &bus->devices, bus_list) {
			if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
			    dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
				max = pci_scan_bridge(bus, dev, max, pass);
		}

	/*
	 * We've scanned the bus and so we know all about what's on
	 * the other side of any bridges that may be on this bus plus
	 * any devices.
	 *
	 * Return how far we've got finding sub-buses.
	 */
B
Bjorn Helgaas 已提交
1695
	dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
L
Linus Torvalds 已提交
1696 1697 1698
	return max;
}

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
/**
 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
 * @bridge: Host bridge to set up.
 *
 * Default empty implementation.  Replace with an architecture-specific setup
 * routine, if necessary.
 */
int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
{
	return 0;
}

1711 1712 1713 1714 1715 1716 1717 1718
void __weak pcibios_add_bus(struct pci_bus *bus)
{
}

void __weak pcibios_remove_bus(struct pci_bus *bus)
{
}

1719 1720
struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
L
Linus Torvalds 已提交
1721
{
1722
	int error;
1723
	struct pci_host_bridge *bridge;
B
Bjorn Helgaas 已提交
1724
	struct pci_bus *b, *b2;
1725
	struct pci_host_bridge_window *window, *n;
1726
	struct resource *res;
1727 1728 1729
	resource_size_t offset;
	char bus_addr[64];
	char *fmt;
L
Linus Torvalds 已提交
1730 1731 1732

	b = pci_alloc_bus();
	if (!b)
1733
		return NULL;
L
Linus Torvalds 已提交
1734 1735 1736

	b->sysdata = sysdata;
	b->ops = ops;
1737
	b->number = b->busn_res.start = bus;
B
Bjorn Helgaas 已提交
1738 1739
	b2 = pci_find_bus(pci_domain_nr(b), bus);
	if (b2) {
L
Linus Torvalds 已提交
1740
		/* If we already got to this bus through a different bridge, ignore it */
B
Bjorn Helgaas 已提交
1741
		dev_dbg(&b2->dev, "bus already known\n");
L
Linus Torvalds 已提交
1742 1743
		goto err_out;
	}
1744

1745 1746 1747 1748 1749
	bridge = pci_alloc_host_bridge(b);
	if (!bridge)
		goto err_out;

	bridge->dev.parent = parent;
1750
	bridge->dev.release = pci_release_host_bridge_dev;
1751
	dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1752
	error = pcibios_root_bridge_prepare(bridge);
1753 1754 1755 1756
	if (error) {
		kfree(bridge);
		goto err_out;
	}
1757

1758
	error = device_register(&bridge->dev);
1759 1760 1761 1762
	if (error) {
		put_device(&bridge->dev);
		goto err_out;
	}
1763
	b->bridge = get_device(&bridge->dev);
1764
	device_enable_async_suspend(b->bridge);
1765
	pci_set_bus_of_node(b);
L
Linus Torvalds 已提交
1766

1767 1768 1769
	if (!parent)
		set_dev_node(b->bridge, pcibus_to_node(b));

1770 1771
	b->dev.class = &pcibus_class;
	b->dev.parent = b->bridge;
1772
	dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
1773
	error = device_register(&b->dev);
L
Linus Torvalds 已提交
1774 1775 1776
	if (error)
		goto class_dev_reg_err;

1777 1778
	pcibios_add_bus(b);

L
Linus Torvalds 已提交
1779 1780 1781
	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(b);

1782 1783 1784 1785 1786
	if (parent)
		dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
	else
		printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));

1787 1788 1789 1790 1791
	/* Add initial resources to the bus */
	list_for_each_entry_safe(window, n, resources, list) {
		list_move_tail(&window->list, &bridge->windows);
		res = window->res;
		offset = window->offset;
1792 1793 1794 1795
		if (res->flags & IORESOURCE_BUS)
			pci_bus_insert_busn_res(b, bus, res->end);
		else
			pci_bus_add_resource(b, res, 0);
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		if (offset) {
			if (resource_type(res) == IORESOURCE_IO)
				fmt = " (bus address [%#06llx-%#06llx])";
			else
				fmt = " (bus address [%#010llx-%#010llx])";
			snprintf(bus_addr, sizeof(bus_addr), fmt,
				 (unsigned long long) (res->start - offset),
				 (unsigned long long) (res->end - offset));
		} else
			bus_addr[0] = '\0';
		dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
1807 1808
	}

1809 1810 1811 1812
	down_write(&pci_bus_sem);
	list_add_tail(&b->node, &pci_root_buses);
	up_write(&pci_bus_sem);

L
Linus Torvalds 已提交
1813 1814 1815
	return b;

class_dev_reg_err:
1816 1817
	put_device(&bridge->dev);
	device_unregister(&bridge->dev);
L
Linus Torvalds 已提交
1818 1819 1820 1821
err_out:
	kfree(b);
	return NULL;
}
1822

1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
{
	struct resource *res = &b->busn_res;
	struct resource *parent_res, *conflict;

	res->start = bus;
	res->end = bus_max;
	res->flags = IORESOURCE_BUS;

	if (!pci_is_root_bus(b))
		parent_res = &b->parent->busn_res;
	else {
		parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
		res->flags |= IORESOURCE_PCI_FIXED;
	}

	conflict = insert_resource_conflict(parent_res, res);

	if (conflict)
		dev_printk(KERN_DEBUG, &b->dev,
			   "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
			    res, pci_is_root_bus(b) ? "domain " : "",
			    parent_res, conflict->name, conflict);

	return conflict == NULL;
}

int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
{
	struct resource *res = &b->busn_res;
	struct resource old_res = *res;
	resource_size_t size;
	int ret;

	if (res->start > bus_max)
		return -EINVAL;

	size = bus_max - res->start + 1;
	ret = adjust_resource(res, res->start, size);
	dev_printk(KERN_DEBUG, &b->dev,
			"busn_res: %pR end %s updated to %02x\n",
			&old_res, ret ? "can not be" : "is", bus_max);

	if (!ret && !res->parent)
		pci_bus_insert_busn_res(b, res->start, res->end);

	return ret;
}

void pci_bus_release_busn_res(struct pci_bus *b)
{
	struct resource *res = &b->busn_res;
	int ret;

	if (!res->flags || !res->parent)
		return;

	ret = release_resource(res);
	dev_printk(KERN_DEBUG, &b->dev,
			"busn_res: %pR %s released\n",
			res, ret ? "can not be" : "is");
}

B
Bill Pemberton 已提交
1886
struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
1887 1888
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
{
1889 1890
	struct pci_host_bridge_window *window;
	bool found = false;
1891
	struct pci_bus *b;
1892 1893 1894 1895 1896 1897 1898
	int max;

	list_for_each_entry(window, resources, list)
		if (window->res->flags & IORESOURCE_BUS) {
			found = true;
			break;
		}
1899 1900 1901 1902 1903

	b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
	if (!b)
		return NULL;

1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	if (!found) {
		dev_info(&b->dev,
		 "No busn resource found for root bus, will use [bus %02x-ff]\n",
			bus);
		pci_bus_insert_busn_res(b, bus, 255);
	}

	max = pci_scan_child_bus(b);

	if (!found)
		pci_bus_update_busn_res_end(b, max);

1916 1917 1918 1919 1920
	pci_bus_add_devices(b);
	return b;
}
EXPORT_SYMBOL(pci_scan_root_bus);

1921
/* Deprecated; use pci_scan_root_bus() instead */
B
Bill Pemberton 已提交
1922
struct pci_bus *pci_scan_bus_parented(struct device *parent,
1923 1924
		int bus, struct pci_ops *ops, void *sysdata)
{
1925
	LIST_HEAD(resources);
1926 1927
	struct pci_bus *b;

1928 1929
	pci_add_resource(&resources, &ioport_resource);
	pci_add_resource(&resources, &iomem_resource);
1930
	pci_add_resource(&resources, &busn_resource);
1931
	b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
1932
	if (b)
1933
		pci_scan_child_bus(b);
1934 1935
	else
		pci_free_resource_list(&resources);
1936 1937
	return b;
}
L
Linus Torvalds 已提交
1938 1939
EXPORT_SYMBOL(pci_scan_bus_parented);

B
Bill Pemberton 已提交
1940
struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
1941 1942 1943 1944 1945 1946 1947
					void *sysdata)
{
	LIST_HEAD(resources);
	struct pci_bus *b;

	pci_add_resource(&resources, &ioport_resource);
	pci_add_resource(&resources, &iomem_resource);
1948
	pci_add_resource(&resources, &busn_resource);
1949 1950
	b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
	if (b) {
1951
		pci_scan_child_bus(b);
1952 1953 1954 1955 1956 1957 1958 1959
		pci_bus_add_devices(b);
	} else {
		pci_free_resource_list(&resources);
	}
	return b;
}
EXPORT_SYMBOL(pci_scan_bus);

1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
/**
 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
 * @bridge: PCI bridge for the bus to scan
 *
 * Scan a PCI bus and child buses for new devices, add them,
 * and enable them, resizing bridge mmio/io resource if necessary
 * and possible.  The caller must ensure the child devices are already
 * removed for resizing to occur.
 *
 * Returns the max number of subordinate bus discovered.
 */
unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
{
	unsigned int max;
	struct pci_bus *bus = bridge->subordinate;

	max = pci_scan_child_bus(bus);

	pci_assign_unassigned_bridge_resources(bridge);

	pci_bus_add_devices(bus);

	return max;
}

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
/**
 * pci_rescan_bus - scan a PCI bus for devices.
 * @bus: PCI bus to scan
 *
 * Scan a PCI bus and child buses for new devices, adds them,
 * and enables them.
 *
 * Returns the max number of subordinate bus discovered.
 */
unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
{
	unsigned int max;

	max = pci_scan_child_bus(bus);
	pci_assign_unassigned_bus_resources(bus);
	pci_bus_add_devices(bus);

	return max;
}
EXPORT_SYMBOL_GPL(pci_rescan_bus);

L
Linus Torvalds 已提交
2006 2007 2008 2009
EXPORT_SYMBOL(pci_add_new_bus);
EXPORT_SYMBOL(pci_scan_slot);
EXPORT_SYMBOL(pci_scan_bridge);
EXPORT_SYMBOL_GPL(pci_scan_child_bus);
2010

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
/*
 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
 * routines should always be executed under this mutex.
 */
static DEFINE_MUTEX(pci_rescan_remove_lock);

void pci_lock_rescan_remove(void)
{
	mutex_lock(&pci_rescan_remove_lock);
}
EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);

void pci_unlock_rescan_remove(void)
{
	mutex_unlock(&pci_rescan_remove_lock);
}
EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);

2029
static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
2030
{
2031 2032 2033
	const struct pci_dev *a = to_pci_dev(d_a);
	const struct pci_dev *b = to_pci_dev(d_b);

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
	if      (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
	else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return  1;

	if      (a->bus->number < b->bus->number) return -1;
	else if (a->bus->number > b->bus->number) return  1;

	if      (a->devfn < b->devfn) return -1;
	else if (a->devfn > b->devfn) return  1;

	return 0;
}

2046
void __init pci_sort_breadthfirst(void)
2047
{
2048
	bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
2049
}