intel_overlay.c 40.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
/*
 * Copyright © 2009
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel@ffwll.ch>
 *
 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
 */
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
#include "i915_reg.h"
#include "intel_drv.h"

/* Limits for overlay size. According to intel doc, the real limits are:
 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
 * the mininum of both.  */
#define IMAGE_MAX_WIDTH		2048
#define IMAGE_MAX_HEIGHT	2046 /* 2 * 1023 */
/* on 830 and 845 these large limits result in the card hanging */
#define IMAGE_MAX_WIDTH_LEGACY	1024
#define IMAGE_MAX_HEIGHT_LEGACY	1088

/* overlay register definitions */
/* OCMD register */
#define OCMD_TILED_SURFACE	(0x1<<19)
#define OCMD_MIRROR_MASK	(0x3<<17)
#define OCMD_MIRROR_MODE	(0x3<<17)
#define OCMD_MIRROR_HORIZONTAL	(0x1<<17)
#define OCMD_MIRROR_VERTICAL	(0x2<<17)
#define OCMD_MIRROR_BOTH	(0x3<<17)
#define OCMD_BYTEORDER_MASK	(0x3<<14) /* zero for YUYV or FOURCC YUY2 */
#define OCMD_UV_SWAP		(0x1<<14) /* YVYU */
#define OCMD_Y_SWAP		(0x2<<14) /* UYVY or FOURCC UYVY */
#define OCMD_Y_AND_UV_SWAP	(0x3<<14) /* VYUY */
#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
#define OCMD_RGB_888		(0x1<<10) /* not in i965 Intel docs */
#define OCMD_RGB_555		(0x2<<10) /* not in i965 Intel docs */
#define OCMD_RGB_565		(0x3<<10) /* not in i965 Intel docs */
#define OCMD_YUV_422_PACKED	(0x8<<10)
#define OCMD_YUV_411_PACKED	(0x9<<10) /* not in i965 Intel docs */
#define OCMD_YUV_420_PLANAR	(0xc<<10)
#define OCMD_YUV_422_PLANAR	(0xd<<10)
#define OCMD_YUV_410_PLANAR	(0xe<<10) /* also 411 */
#define OCMD_TVSYNCFLIP_PARITY	(0x1<<9)
#define OCMD_TVSYNCFLIP_ENABLE	(0x1<<7)
68
#define OCMD_BUF_TYPE_MASK	(0x1<<5)
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
#define OCMD_BUF_TYPE_FRAME	(0x0<<5)
#define OCMD_BUF_TYPE_FIELD	(0x1<<5)
#define OCMD_TEST_MODE		(0x1<<4)
#define OCMD_BUFFER_SELECT	(0x3<<2)
#define OCMD_BUFFER0		(0x0<<2)
#define OCMD_BUFFER1		(0x1<<2)
#define OCMD_FIELD_SELECT	(0x1<<2)
#define OCMD_FIELD0		(0x0<<1)
#define OCMD_FIELD1		(0x1<<1)
#define OCMD_ENABLE		(0x1<<0)

/* OCONFIG register */
#define OCONF_PIPE_MASK		(0x1<<18)
#define OCONF_PIPE_A		(0x0<<18)
#define OCONF_PIPE_B		(0x1<<18)
#define OCONF_GAMMA2_ENABLE	(0x1<<16)
#define OCONF_CSC_MODE_BT601	(0x0<<5)
#define OCONF_CSC_MODE_BT709	(0x1<<5)
#define OCONF_CSC_BYPASS	(0x1<<4)
#define OCONF_CC_OUT_8BIT	(0x1<<3)
#define OCONF_TEST_MODE		(0x1<<2)
#define OCONF_THREE_LINE_BUFFER	(0x1<<0)
#define OCONF_TWO_LINE_BUFFER	(0x0<<0)

/* DCLRKM (dst-key) register */
#define DST_KEY_ENABLE		(0x1<<31)
#define CLK_RGB24_MASK		0x0
#define CLK_RGB16_MASK		0x070307
#define CLK_RGB15_MASK		0x070707
#define CLK_RGB8I_MASK		0xffffff

#define RGB16_TO_COLORKEY(c) \
	(((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
#define RGB15_TO_COLORKEY(c) \
	(((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))

/* overlay flip addr flag */
#define OFC_UPDATE		0x1

/* polyphase filter coefficients */
#define N_HORIZ_Y_TAPS          5
#define N_VERT_Y_TAPS           3
#define N_HORIZ_UV_TAPS         3
#define N_VERT_UV_TAPS          3
#define N_PHASES                17
#define MAX_TAPS                5

/* memory bufferd overlay registers */
struct overlay_registers {
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	u32 OBUF_0Y;
	u32 OBUF_1Y;
	u32 OBUF_0U;
	u32 OBUF_0V;
	u32 OBUF_1U;
	u32 OBUF_1V;
	u32 OSTRIDE;
	u32 YRGB_VPH;
	u32 UV_VPH;
	u32 HORZ_PH;
	u32 INIT_PHS;
	u32 DWINPOS;
	u32 DWINSZ;
	u32 SWIDTH;
	u32 SWIDTHSW;
	u32 SHEIGHT;
	u32 YRGBSCALE;
	u32 UVSCALE;
	u32 OCLRC0;
	u32 OCLRC1;
	u32 DCLRKV;
	u32 DCLRKM;
	u32 SCLRKVH;
	u32 SCLRKVL;
	u32 SCLRKEN;
	u32 OCONFIG;
	u32 OCMD;
	u32 RESERVED1; /* 0x6C */
	u32 OSTART_0Y;
	u32 OSTART_1Y;
	u32 OSTART_0U;
	u32 OSTART_0V;
	u32 OSTART_1U;
	u32 OSTART_1V;
	u32 OTILEOFF_0Y;
	u32 OTILEOFF_1Y;
	u32 OTILEOFF_0U;
	u32 OTILEOFF_0V;
	u32 OTILEOFF_1U;
	u32 OTILEOFF_1V;
	u32 FASTHSCALE; /* 0xA0 */
	u32 UVSCALEV; /* 0xA4 */
	u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
	u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
	u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
	u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
	u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
	u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
	u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
	u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
	u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
169 170
};

171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
struct intel_overlay {
	struct drm_device *dev;
	struct intel_crtc *crtc;
	struct drm_i915_gem_object *vid_bo;
	struct drm_i915_gem_object *old_vid_bo;
	int active;
	int pfit_active;
	u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
	u32 color_key;
	u32 brightness, contrast, saturation;
	u32 old_xscale, old_yscale;
	/* register access */
	u32 flip_addr;
	struct drm_i915_gem_object *reg_bo;
	/* flip handling */
	uint32_t last_flip_req;
187
	void (*flip_tail)(struct intel_overlay *);
188
};
189

190
static struct overlay_registers __iomem *
191
intel_overlay_map_regs(struct intel_overlay *overlay)
192
{
193
	drm_i915_private_t *dev_priv = overlay->dev->dev_private;
194
	struct overlay_registers __iomem *regs;
195

196
	if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
197
		regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
198
	else
199 200
		regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
					 overlay->reg_bo->gtt_offset);
201

202
	return regs;
203
}
204

205
static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
206
				     struct overlay_registers __iomem *regs)
207 208
{
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
209
		io_mapping_unmap(regs);
210 211
}

212
static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
C
Chris Wilson 已提交
213
					 struct drm_i915_gem_request *request,
214
					 void (*tail)(struct intel_overlay *))
215 216
{
	struct drm_device *dev = overlay->dev;
217
	drm_i915_private_t *dev_priv = dev->dev_private;
218
	int ret;
219

220
	BUG_ON(overlay->last_flip_req);
C
Chris Wilson 已提交
221
	ret = i915_add_request(LP_RING(dev_priv), NULL, request);
222 223 224 225 226
	if (ret) {
	    kfree(request);
	    return ret;
	}
	overlay->last_flip_req = request->seqno;
227
	overlay->flip_tail = tail;
228
	ret = i915_wait_request(LP_RING(dev_priv), overlay->last_flip_req);
229
	if (ret)
230
		return ret;
231
	i915_gem_retire_requests(dev);
232

233
	overlay->last_flip_req = 0;
234 235 236
	return 0;
}

237 238 239
/* Workaround for i830 bug where pipe a must be enable to change control regs */
static int
i830_activate_pipe_a(struct drm_device *dev)
240
{
241 242 243 244 245 246 247 248 249 250 251 252
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	struct drm_crtc_helper_funcs *crtc_funcs;
	struct drm_display_mode vesa_640x480 = {
		DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
			 752, 800, 0, 480, 489, 492, 525, 0,
			 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
	}, *mode;

	crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
	if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
		return 0;
253

254
	/* most i8xx have pipe a forced on, so don't trust dpms mode */
255
	if (I915_READ(_PIPEACONF) & PIPECONF_ENABLE)
256
		return 0;
257

258 259 260 261 262 263 264
	crtc_funcs = crtc->base.helper_private;
	if (crtc_funcs->dpms == NULL)
		return 0;

	DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");

	mode = drm_mode_duplicate(dev, &vesa_640x480);
265
	drm_mode_set_crtcinfo(mode, 0);
266
	if (!drm_crtc_helper_set_mode(&crtc->base, mode,
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
				       crtc->base.x, crtc->base.y,
				       crtc->base.fb))
		return 0;

	crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
	return 1;
}

static void
i830_deactivate_pipe_a(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
283 284 285 286 287 288
}

/* overlay needs to be disable in OCMD reg */
static int intel_overlay_on(struct intel_overlay *overlay)
{
	struct drm_device *dev = overlay->dev;
289
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
290
	struct drm_i915_gem_request *request;
291
	int pipe_a_quirk = 0;
292 293 294
	int ret;

	BUG_ON(overlay->active);
295
	overlay->active = 1;
296

297 298 299 300 301 302
	if (IS_I830(dev)) {
		pipe_a_quirk = i830_activate_pipe_a(dev);
		if (pipe_a_quirk < 0)
			return pipe_a_quirk;
	}

C
Chris Wilson 已提交
303
	request = kzalloc(sizeof(*request), GFP_KERNEL);
304 305 306 307
	if (request == NULL) {
		ret = -ENOMEM;
		goto out;
	}
308

309 310 311 312 313 314
	ret = BEGIN_LP_RING(4);
	if (ret) {
		kfree(request);
		goto out;
	}

315 316 317 318 319 320
	OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
	OUT_RING(overlay->flip_addr | OFC_UPDATE);
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
	OUT_RING(MI_NOOP);
	ADVANCE_LP_RING();

321
	ret = intel_overlay_do_wait_request(overlay, request, NULL);
322 323 324
out:
	if (pipe_a_quirk)
		i830_deactivate_pipe_a(dev);
325

326
	return ret;
327 328 329
}

/* overlay needs to be enabled in OCMD reg */
C
Chris Wilson 已提交
330 331
static int intel_overlay_continue(struct intel_overlay *overlay,
				  bool load_polyphase_filter)
332 333
{
	struct drm_device *dev = overlay->dev;
334
	drm_i915_private_t *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
335
	struct drm_i915_gem_request *request;
336 337
	u32 flip_addr = overlay->flip_addr;
	u32 tmp;
338
	int ret;
339 340 341

	BUG_ON(!overlay->active);

C
Chris Wilson 已提交
342 343 344 345
	request = kzalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;

346 347 348 349 350 351 352 353
	if (load_polyphase_filter)
		flip_addr |= OFC_UPDATE;

	/* check for underruns */
	tmp = I915_READ(DOVSTA);
	if (tmp & (1 << 17))
		DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);

354 355 356 357 358
	ret = BEGIN_LP_RING(2);
	if (ret) {
		kfree(request);
		return ret;
	}
359 360
	OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	OUT_RING(flip_addr);
361
	ADVANCE_LP_RING();
362

C
Chris Wilson 已提交
363
	ret = i915_add_request(LP_RING(dev_priv), NULL, request);
364 365 366 367 368 369
	if (ret) {
		kfree(request);
		return ret;
	}

	overlay->last_flip_req = request->seqno;
C
Chris Wilson 已提交
370
	return 0;
371 372
}

373
static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
374
{
375
	struct drm_i915_gem_object *obj = overlay->old_vid_bo;
376

377
	i915_gem_object_unpin(obj);
378
	drm_gem_object_unreference(&obj->base);
379

380 381
	overlay->old_vid_bo = NULL;
}
382

383 384
static void intel_overlay_off_tail(struct intel_overlay *overlay)
{
385
	struct drm_i915_gem_object *obj = overlay->vid_bo;
386

387 388
	/* never have the overlay hw on without showing a frame */
	BUG_ON(!overlay->vid_bo);
389

390
	i915_gem_object_unpin(obj);
391
	drm_gem_object_unreference(&obj->base);
392
	overlay->vid_bo = NULL;
393

394 395 396
	overlay->crtc->overlay = NULL;
	overlay->crtc = NULL;
	overlay->active = 0;
397 398 399
}

/* overlay needs to be disabled in OCMD reg */
400
static int intel_overlay_off(struct intel_overlay *overlay)
401 402
{
	struct drm_device *dev = overlay->dev;
403
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
404 405
	u32 flip_addr = overlay->flip_addr;
	struct drm_i915_gem_request *request;
406
	int ret;
407 408 409

	BUG_ON(!overlay->active);

C
Chris Wilson 已提交
410 411 412 413
	request = kzalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;

414 415 416 417 418 419
	/* According to intel docs the overlay hw may hang (when switching
	 * off) without loading the filter coeffs. It is however unclear whether
	 * this applies to the disabling of the overlay or to the switching off
	 * of the hw. Do it in both cases */
	flip_addr |= OFC_UPDATE;

420 421 422 423 424
	ret = BEGIN_LP_RING(6);
	if (ret) {
		kfree(request);
		return ret;
	}
425 426 427
	/* wait for overlay to go idle */
	OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
	OUT_RING(flip_addr);
C
Chris Wilson 已提交
428
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
429
	/* turn overlay off */
C
Chris Wilson 已提交
430
	OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
431
	OUT_RING(flip_addr);
C
Chris Wilson 已提交
432
	OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
433 434
	ADVANCE_LP_RING();

435
	return intel_overlay_do_wait_request(overlay, request,
436
					     intel_overlay_off_tail);
437 438
}

439 440
/* recover from an interruption due to a signal
 * We have to be careful not to repeat work forever an make forward progess. */
441
static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
442 443
{
	struct drm_device *dev = overlay->dev;
444
	drm_i915_private_t *dev_priv = dev->dev_private;
445 446
	int ret;

447 448
	if (overlay->last_flip_req == 0)
		return 0;
449

450
	ret = i915_wait_request(LP_RING(dev_priv), overlay->last_flip_req);
451
	if (ret)
452
		return ret;
453
	i915_gem_retire_requests(dev);
454

455 456
	if (overlay->flip_tail)
		overlay->flip_tail(overlay);
457 458 459 460 461

	overlay->last_flip_req = 0;
	return 0;
}

462 463
/* Wait for pending overlay flip and release old frame.
 * Needs to be called before the overlay register are changed
464 465
 * via intel_overlay_(un)map_regs
 */
466 467
static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
{
468 469
	struct drm_device *dev = overlay->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
470 471
	int ret;

472 473 474
	/* Only wait if there is actually an old frame to release to
	 * guarantee forward progress.
	 */
475 476 477
	if (!overlay->old_vid_bo)
		return 0;

478
	if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
C
Chris Wilson 已提交
479
		struct drm_i915_gem_request *request;
480

481
		/* synchronous slowpath */
C
Chris Wilson 已提交
482 483 484
		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;
485

486 487 488 489 490 491
		ret = BEGIN_LP_RING(2);
		if (ret) {
			kfree(request);
			return ret;
		}

492 493 494 495
		OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
		OUT_RING(MI_NOOP);
		ADVANCE_LP_RING();

496
		ret = intel_overlay_do_wait_request(overlay, request,
497
						    intel_overlay_release_old_vid_tail);
498 499 500
		if (ret)
			return ret;
	}
501

502
	intel_overlay_release_old_vid_tail(overlay);
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
	return 0;
}

struct put_image_params {
	int format;
	short dst_x;
	short dst_y;
	short dst_w;
	short dst_h;
	short src_w;
	short src_scan_h;
	short src_scan_w;
	short src_h;
	short stride_Y;
	short stride_UV;
	int offset_Y;
	int offset_U;
	int offset_V;
};

static int packed_depth_bytes(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
526 527 528 529 530 531
	case I915_OVERLAY_YUV422:
		return 4;
	case I915_OVERLAY_YUV411:
		/* return 6; not implemented */
	default:
		return -EINVAL;
532 533 534 535 536 537
	}
}

static int packed_width_bytes(u32 format, short width)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
538 539 540 541
	case I915_OVERLAY_YUV422:
		return width << 1;
	default:
		return -EINVAL;
542 543 544 545 546 547
	}
}

static int uv_hsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
548 549 550 551 552 553 554 555
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV420:
		return 2;
	case I915_OVERLAY_YUV411:
	case I915_OVERLAY_YUV410:
		return 4;
	default:
		return -EINVAL;
556 557 558 559 560 561
	}
}

static int uv_vsubsampling(u32 format)
{
	switch (format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
562 563 564 565 566 567 568 569
	case I915_OVERLAY_YUV420:
	case I915_OVERLAY_YUV410:
		return 2;
	case I915_OVERLAY_YUV422:
	case I915_OVERLAY_YUV411:
		return 1;
	default:
		return -EINVAL;
570 571 572 573 574 575
	}
}

static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
{
	u32 mask, shift, ret;
576
	if (IS_GEN2(dev)) {
577 578
		mask = 0x1f;
		shift = 5;
579 580 581
	} else {
		mask = 0x3f;
		shift = 6;
582 583
	}
	ret = ((offset + width + mask) >> shift) - (offset >> shift);
584
	if (!IS_GEN2(dev))
585
		ret <<= 1;
586
	ret -= 1;
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
	return ret << 2;
}

static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
	0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
	0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
	0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
	0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
	0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
	0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
	0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
	0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
	0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
	0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
	0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
	0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
	0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
	0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
	0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
	0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
C
Chris Wilson 已提交
607 608 609
	0xb000, 0x3000, 0x0800, 0x3000, 0xb000
};

610 611 612 613 614 615 616 617 618
static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
	0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
	0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
	0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
	0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
	0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
	0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
	0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
	0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
C
Chris Wilson 已提交
619 620
	0x3000, 0x0800, 0x3000
};
621

622
static void update_polyphase_filter(struct overlay_registers __iomem *regs)
623
{
624 625 626
	memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
	memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
		    sizeof(uv_static_hcoeffs));
627 628 629
}

static bool update_scaling_factors(struct intel_overlay *overlay,
630
				   struct overlay_registers __iomem *regs,
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
				   struct put_image_params *params)
{
	/* fixed point with a 12 bit shift */
	u32 xscale, yscale, xscale_UV, yscale_UV;
#define FP_SHIFT 12
#define FRACT_MASK 0xfff
	bool scale_changed = false;
	int uv_hscale = uv_hsubsampling(params->format);
	int uv_vscale = uv_vsubsampling(params->format);

	if (params->dst_w > 1)
		xscale = ((params->src_scan_w - 1) << FP_SHIFT)
			/(params->dst_w);
	else
		xscale = 1 << FP_SHIFT;

	if (params->dst_h > 1)
		yscale = ((params->src_scan_h - 1) << FP_SHIFT)
			/(params->dst_h);
	else
		yscale = 1 << FP_SHIFT;

	/*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
C
Chris Wilson 已提交
654 655 656 657 658
	xscale_UV = xscale/uv_hscale;
	yscale_UV = yscale/uv_vscale;
	/* make the Y scale to UV scale ratio an exact multiply */
	xscale = xscale_UV * uv_hscale;
	yscale = yscale_UV * uv_vscale;
659
	/*} else {
C
Chris Wilson 已提交
660 661 662
	  xscale_UV = 0;
	  yscale_UV = 0;
	  }*/
663 664 665 666 667 668

	if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
		scale_changed = true;
	overlay->old_xscale = xscale;
	overlay->old_yscale = yscale;

669 670 671 672
	iowrite32(((yscale & FRACT_MASK) << 20) |
		  ((xscale >> FP_SHIFT)  << 16) |
		  ((xscale & FRACT_MASK) << 3),
		 &regs->YRGBSCALE);
C
Chris Wilson 已提交
673

674 675 676 677
	iowrite32(((yscale_UV & FRACT_MASK) << 20) |
		  ((xscale_UV >> FP_SHIFT)  << 16) |
		  ((xscale_UV & FRACT_MASK) << 3),
		 &regs->UVSCALE);
C
Chris Wilson 已提交
678

679 680 681
	iowrite32((((yscale    >> FP_SHIFT) << 16) |
		   ((yscale_UV >> FP_SHIFT) << 0)),
		 &regs->UVSCALEV);
682 683 684 685 686 687 688 689

	if (scale_changed)
		update_polyphase_filter(regs);

	return scale_changed;
}

static void update_colorkey(struct intel_overlay *overlay,
690
			    struct overlay_registers __iomem *regs)
691 692
{
	u32 key = overlay->color_key;
693

694
	switch (overlay->crtc->base.fb->bits_per_pixel) {
C
Chris Wilson 已提交
695
	case 8:
696 697
		iowrite32(0, &regs->DCLRKV);
		iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
698 699
		break;

C
Chris Wilson 已提交
700 701
	case 16:
		if (overlay->crtc->base.fb->depth == 15) {
702 703 704
			iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
			iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
				  &regs->DCLRKM);
C
Chris Wilson 已提交
705
		} else {
706 707 708
			iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
			iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
				  &regs->DCLRKM);
C
Chris Wilson 已提交
709
		}
710 711
		break;

C
Chris Wilson 已提交
712 713
	case 24:
	case 32:
714 715
		iowrite32(key, &regs->DCLRKV);
		iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
716
		break;
717 718 719 720 721 722 723 724 725
	}
}

static u32 overlay_cmd_reg(struct put_image_params *params)
{
	u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
726 727 728 729 730 731 732 733 734 735
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PLANAR;
			break;
		case I915_OVERLAY_YUV420:
			cmd |= OCMD_YUV_420_PLANAR;
			break;
		case I915_OVERLAY_YUV411:
		case I915_OVERLAY_YUV410:
			cmd |= OCMD_YUV_410_PLANAR;
			break;
736 737 738
		}
	} else { /* YUV packed */
		switch (params->format & I915_OVERLAY_DEPTH_MASK) {
C
Chris Wilson 已提交
739 740 741 742 743 744
		case I915_OVERLAY_YUV422:
			cmd |= OCMD_YUV_422_PACKED;
			break;
		case I915_OVERLAY_YUV411:
			cmd |= OCMD_YUV_411_PACKED;
			break;
745 746 747
		}

		switch (params->format & I915_OVERLAY_SWAP_MASK) {
C
Chris Wilson 已提交
748 749 750 751 752 753 754 755 756 757 758
		case I915_OVERLAY_NO_SWAP:
			break;
		case I915_OVERLAY_UV_SWAP:
			cmd |= OCMD_UV_SWAP;
			break;
		case I915_OVERLAY_Y_SWAP:
			cmd |= OCMD_Y_SWAP;
			break;
		case I915_OVERLAY_Y_AND_UV_SWAP:
			cmd |= OCMD_Y_AND_UV_SWAP;
			break;
759 760 761 762 763 764
		}
	}

	return cmd;
}

765
static int intel_overlay_do_put_image(struct intel_overlay *overlay,
766
				      struct drm_i915_gem_object *new_bo,
767
				      struct put_image_params *params)
768 769
{
	int ret, tmp_width;
770
	struct overlay_registers __iomem *regs;
771 772
	bool scale_changed = false;
	struct drm_device *dev = overlay->dev;
773
	u32 swidth, swidthsw, sheight, ostride;
774 775 776 777 778 779 780 781 782

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
	BUG_ON(!overlay);

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

783
	ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
784 785 786
	if (ret != 0)
		return ret;

787 788 789 790
	ret = i915_gem_object_put_fence(new_bo);
	if (ret)
		goto out_unpin;

791
	if (!overlay->active) {
792
		u32 oconfig;
793
		regs = intel_overlay_map_regs(overlay);
794 795 796 797
		if (!regs) {
			ret = -ENOMEM;
			goto out_unpin;
		}
798
		oconfig = OCONF_CC_OUT_8BIT;
799
		if (IS_GEN4(overlay->dev))
800 801
			oconfig |= OCONF_CSC_MODE_BT709;
		oconfig |= overlay->crtc->pipe == 0 ?
802
			OCONF_PIPE_A : OCONF_PIPE_B;
803
		iowrite32(oconfig, &regs->OCONFIG);
804
		intel_overlay_unmap_regs(overlay, regs);
805 806 807 808 809 810

		ret = intel_overlay_on(overlay);
		if (ret != 0)
			goto out_unpin;
	}

811
	regs = intel_overlay_map_regs(overlay);
812 813 814 815 816
	if (!regs) {
		ret = -ENOMEM;
		goto out_unpin;
	}

817 818
	iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
	iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
819 820 821 822 823 824

	if (params->format & I915_OVERLAY_YUV_PACKED)
		tmp_width = packed_width_bytes(params->format, params->src_w);
	else
		tmp_width = params->src_w;

825 826 827 828 829
	swidth = params->src_w;
	swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
	sheight = params->src_h;
	iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
	ostride = params->stride_Y;
830 831 832 833 834

	if (params->format & I915_OVERLAY_YUV_PLANAR) {
		int uv_hscale = uv_hsubsampling(params->format);
		int uv_vscale = uv_vsubsampling(params->format);
		u32 tmp_U, tmp_V;
835
		swidth |= (params->src_w/uv_hscale) << 16;
836
		tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
C
Chris Wilson 已提交
837
				      params->src_w/uv_hscale);
838
		tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
C
Chris Wilson 已提交
839
				      params->src_w/uv_hscale);
840 841 842 843 844
		swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
		sheight |= (params->src_h/uv_vscale) << 16;
		iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
		iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
		ostride |= params->stride_UV << 16;
845 846
	}

847 848 849 850 851
	iowrite32(swidth, &regs->SWIDTH);
	iowrite32(swidthsw, &regs->SWIDTHSW);
	iowrite32(sheight, &regs->SHEIGHT);
	iowrite32(ostride, &regs->OSTRIDE);

852 853 854 855
	scale_changed = update_scaling_factors(overlay, regs, params);

	update_colorkey(overlay, regs);

856
	iowrite32(overlay_cmd_reg(params), &regs->OCMD);
857

858
	intel_overlay_unmap_regs(overlay, regs);
859

C
Chris Wilson 已提交
860 861 862
	ret = intel_overlay_continue(overlay, scale_changed);
	if (ret)
		goto out_unpin;
863 864

	overlay->old_vid_bo = overlay->vid_bo;
865
	overlay->vid_bo = new_bo;
866 867 868 869 870 871 872 873

	return 0;

out_unpin:
	i915_gem_object_unpin(new_bo);
	return ret;
}

874
int intel_overlay_switch_off(struct intel_overlay *overlay)
875
{
876
	struct overlay_registers __iomem *regs;
877
	struct drm_device *dev = overlay->dev;
878
	int ret;
879 880 881 882

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));

883
	ret = intel_overlay_recover_from_interrupt(overlay);
884 885
	if (ret != 0)
		return ret;
886

887 888 889 890 891 892 893
	if (!overlay->active)
		return 0;

	ret = intel_overlay_release_old_vid(overlay);
	if (ret != 0)
		return ret;

894
	regs = intel_overlay_map_regs(overlay);
895
	iowrite32(0, &regs->OCMD);
896
	intel_overlay_unmap_regs(overlay, regs);
897

898
	ret = intel_overlay_off(overlay);
899 900 901
	if (ret != 0)
		return ret;

902
	intel_overlay_off_tail(overlay);
903 904 905 906 907 908
	return 0;
}

static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
					  struct intel_crtc *crtc)
{
C
Chris Wilson 已提交
909
	drm_i915_private_t *dev_priv = overlay->dev->dev_private;
910

911
	if (!crtc->active)
912 913 914
		return -EINVAL;

	/* can't use the overlay with double wide pipe */
915
	if (INTEL_INFO(overlay->dev)->gen < 4 &&
916
	    (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
917 918 919 920 921 922 923 924
		return -EINVAL;

	return 0;
}

static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
{
	struct drm_device *dev = overlay->dev;
C
Chris Wilson 已提交
925
	drm_i915_private_t *dev_priv = dev->dev_private;
926
	u32 pfit_control = I915_READ(PFIT_CONTROL);
927
	u32 ratio;
928 929

	/* XXX: This is not the same logic as in the xorg driver, but more in
930 931
	 * line with the intel documentation for the i965
	 */
932
	if (INTEL_INFO(dev)->gen >= 4) {
933
		/* on i965 use the PGM reg to read out the autoscaler values */
934 935
		ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
	} else {
936 937
		if (pfit_control & VERT_AUTO_SCALE)
			ratio = I915_READ(PFIT_AUTO_RATIOS);
938
		else
939 940
			ratio = I915_READ(PFIT_PGM_RATIOS);
		ratio >>= PFIT_VERT_SCALE_SHIFT;
941 942 943 944 945 946 947 948 949 950
	}

	overlay->pfit_vscale_ratio = ratio;
}

static int check_overlay_dst(struct intel_overlay *overlay,
			     struct drm_intel_overlay_put_image *rec)
{
	struct drm_display_mode *mode = &overlay->crtc->base.mode;

951 952 953 954
	if (rec->dst_x < mode->hdisplay &&
	    rec->dst_x + rec->dst_width <= mode->hdisplay &&
	    rec->dst_y < mode->vdisplay &&
	    rec->dst_y + rec->dst_height <= mode->vdisplay)
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
		return 0;
	else
		return -EINVAL;
}

static int check_overlay_scaling(struct put_image_params *rec)
{
	u32 tmp;

	/* downscaling limit is 8.0 */
	tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
	if (tmp > 7)
		return -EINVAL;
	tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
	if (tmp > 7)
		return -EINVAL;

	return 0;
}

static int check_overlay_src(struct drm_device *dev,
			     struct drm_intel_overlay_put_image *rec,
977
			     struct drm_i915_gem_object *new_bo)
978 979 980
{
	int uv_hscale = uv_hsubsampling(rec->flags);
	int uv_vscale = uv_vsubsampling(rec->flags);
981 982 983
	u32 stride_mask;
	int depth;
	u32 tmp;
984 985 986

	/* check src dimensions */
	if (IS_845G(dev) || IS_I830(dev)) {
C
Chris Wilson 已提交
987
		if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
988
		    rec->src_width  > IMAGE_MAX_WIDTH_LEGACY)
989 990
			return -EINVAL;
	} else {
C
Chris Wilson 已提交
991
		if (rec->src_height > IMAGE_MAX_HEIGHT ||
992
		    rec->src_width  > IMAGE_MAX_WIDTH)
993 994
			return -EINVAL;
	}
995

996
	/* better safe than sorry, use 4 as the maximal subsampling ratio */
C
Chris Wilson 已提交
997
	if (rec->src_height < N_VERT_Y_TAPS*4 ||
998
	    rec->src_width  < N_HORIZ_Y_TAPS*4)
999 1000
		return -EINVAL;

1001
	/* check alignment constraints */
1002
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1003 1004 1005
	case I915_OVERLAY_RGB:
		/* not implemented */
		return -EINVAL;
1006

C
Chris Wilson 已提交
1007 1008
	case I915_OVERLAY_YUV_PACKED:
		if (uv_vscale != 1)
1009
			return -EINVAL;
1010 1011

		depth = packed_depth_bytes(rec->flags);
C
Chris Wilson 已提交
1012 1013
		if (depth < 0)
			return depth;
1014

C
Chris Wilson 已提交
1015 1016 1017 1018 1019 1020 1021 1022
		/* ignore UV planes */
		rec->stride_UV = 0;
		rec->offset_U = 0;
		rec->offset_V = 0;
		/* check pixel alignment */
		if (rec->offset_Y % depth)
			return -EINVAL;
		break;
1023

C
Chris Wilson 已提交
1024 1025
	case I915_OVERLAY_YUV_PLANAR:
		if (uv_vscale < 0 || uv_hscale < 0)
1026
			return -EINVAL;
C
Chris Wilson 已提交
1027 1028
		/* no offset restrictions for planar formats */
		break;
1029

C
Chris Wilson 已提交
1030 1031
	default:
		return -EINVAL;
1032 1033 1034 1035 1036 1037
	}

	if (rec->src_width % uv_hscale)
		return -EINVAL;

	/* stride checking */
1038 1039 1040 1041
	if (IS_I830(dev) || IS_845G(dev))
		stride_mask = 255;
	else
		stride_mask = 63;
1042 1043 1044

	if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
		return -EINVAL;
1045
	if (IS_GEN4(dev) && rec->stride_Y < 512)
1046 1047 1048
		return -EINVAL;

	tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
1049 1050
		4096 : 8192;
	if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
1051 1052 1053 1054
		return -EINVAL;

	/* check buffer dimensions */
	switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
C
Chris Wilson 已提交
1055 1056 1057 1058 1059 1060 1061
	case I915_OVERLAY_RGB:
	case I915_OVERLAY_YUV_PACKED:
		/* always 4 Y values per depth pixels */
		if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
			return -EINVAL;

		tmp = rec->stride_Y*rec->src_height;
1062
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1063 1064 1065 1066 1067 1068 1069 1070 1071
			return -EINVAL;
		break;

	case I915_OVERLAY_YUV_PLANAR:
		if (rec->src_width > rec->stride_Y)
			return -EINVAL;
		if (rec->src_width/uv_hscale > rec->stride_UV)
			return -EINVAL;

1072
		tmp = rec->stride_Y * rec->src_height;
1073
		if (rec->offset_Y + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1074
			return -EINVAL;
1075 1076

		tmp = rec->stride_UV * (rec->src_height / uv_vscale);
1077 1078
		if (rec->offset_U + tmp > new_bo->base.size ||
		    rec->offset_V + tmp > new_bo->base.size)
C
Chris Wilson 已提交
1079 1080
			return -EINVAL;
		break;
1081 1082 1083 1084 1085
	}

	return 0;
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
/**
 * Return the pipe currently connected to the panel fitter,
 * or -1 if the panel fitter is not present or not in use
 */
static int intel_panel_fitter_pipe(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32  pfit_control;

	/* i830 doesn't have a panel fitter */
	if (IS_I830(dev))
		return -1;

	pfit_control = I915_READ(PFIT_CONTROL);

	/* See if the panel fitter is in use */
	if ((pfit_control & PFIT_ENABLE) == 0)
		return -1;

	/* 965 can place panel fitter on either pipe */
1106
	if (IS_GEN4(dev))
1107 1108 1109 1110 1111 1112
		return (pfit_control >> 29) & 0x3;

	/* older chips can only use pipe 1 */
	return 1;
}

1113
int intel_overlay_put_image(struct drm_device *dev, void *data,
1114
			    struct drm_file *file_priv)
1115 1116 1117 1118 1119 1120
{
	struct drm_intel_overlay_put_image *put_image_rec = data;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_overlay *overlay;
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
1121
	struct drm_i915_gem_object *new_bo;
1122 1123 1124
	struct put_image_params *params;
	int ret;

1125
	/* No need to check for DRIVER_MODESET - we don't set it up then. */
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

	if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
		mutex_lock(&dev->mode_config.mutex);
		mutex_lock(&dev->struct_mutex);

1136
		ret = intel_overlay_switch_off(overlay);
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148

		mutex_unlock(&dev->struct_mutex);
		mutex_unlock(&dev->mode_config.mutex);

		return ret;
	}

	params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
	if (!params)
		return -ENOMEM;

	drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
C
Chris Wilson 已提交
1149
					   DRM_MODE_OBJECT_CRTC);
1150 1151 1152 1153
	if (!drmmode_obj) {
		ret = -ENOENT;
		goto out_free;
	}
1154 1155
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));

1156 1157
	new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
						   put_image_rec->bo_handle));
1158
	if (&new_bo->base == NULL) {
1159 1160 1161
		ret = -ENOENT;
		goto out_free;
	}
1162 1163 1164 1165

	mutex_lock(&dev->mode_config.mutex);
	mutex_lock(&dev->struct_mutex);

1166 1167 1168 1169 1170 1171
	if (new_bo->tiling_mode) {
		DRM_ERROR("buffer used for overlay image can not be tiled\n");
		ret = -EINVAL;
		goto out_unlock;
	}

1172
	ret = intel_overlay_recover_from_interrupt(overlay);
1173 1174
	if (ret != 0)
		goto out_unlock;
1175

1176 1177
	if (overlay->crtc != crtc) {
		struct drm_display_mode *mode = &crtc->base.mode;
1178
		ret = intel_overlay_switch_off(overlay);
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
		if (ret != 0)
			goto out_unlock;

		ret = check_overlay_possible_on_crtc(overlay, crtc);
		if (ret != 0)
			goto out_unlock;

		overlay->crtc = crtc;
		crtc->overlay = overlay;

1189 1190 1191
		/* line too wide, i.e. one-line-mode */
		if (mode->hdisplay > 1024 &&
		    intel_panel_fitter_pipe(dev) == crtc->pipe) {
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
			overlay->pfit_active = 1;
			update_pfit_vscale_ratio(overlay);
		} else
			overlay->pfit_active = 0;
	}

	ret = check_overlay_dst(overlay, put_image_rec);
	if (ret != 0)
		goto out_unlock;

	if (overlay->pfit_active) {
		params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
C
Chris Wilson 已提交
1204
				 overlay->pfit_vscale_ratio);
1205 1206
		/* shifting right rounds downwards, so add 1 */
		params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
C
Chris Wilson 已提交
1207
				 overlay->pfit_vscale_ratio) + 1;
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	} else {
		params->dst_y = put_image_rec->dst_y;
		params->dst_h = put_image_rec->dst_height;
	}
	params->dst_x = put_image_rec->dst_x;
	params->dst_w = put_image_rec->dst_width;

	params->src_w = put_image_rec->src_width;
	params->src_h = put_image_rec->src_height;
	params->src_scan_w = put_image_rec->src_scan_width;
	params->src_scan_h = put_image_rec->src_scan_height;
C
Chris Wilson 已提交
1219 1220
	if (params->src_scan_h > params->src_h ||
	    params->src_scan_w > params->src_w) {
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
		ret = -EINVAL;
		goto out_unlock;
	}

	ret = check_overlay_src(dev, put_image_rec, new_bo);
	if (ret != 0)
		goto out_unlock;
	params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
	params->stride_Y = put_image_rec->stride_Y;
	params->stride_UV = put_image_rec->stride_UV;
	params->offset_Y = put_image_rec->offset_Y;
	params->offset_U = put_image_rec->offset_U;
	params->offset_V = put_image_rec->offset_V;

	/* Check scaling after src size to prevent a divide-by-zero. */
	ret = check_overlay_scaling(params);
	if (ret != 0)
		goto out_unlock;

	ret = intel_overlay_do_put_image(overlay, new_bo, params);
	if (ret != 0)
		goto out_unlock;

	mutex_unlock(&dev->struct_mutex);
	mutex_unlock(&dev->mode_config.mutex);

	kfree(params);

	return 0;

out_unlock:
	mutex_unlock(&dev->struct_mutex);
	mutex_unlock(&dev->mode_config.mutex);
1254
	drm_gem_object_unreference_unlocked(&new_bo->base);
1255
out_free:
1256 1257 1258 1259 1260 1261
	kfree(params);

	return ret;
}

static void update_reg_attrs(struct intel_overlay *overlay,
1262
			     struct overlay_registers __iomem *regs)
1263
{
1264 1265 1266
	iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
		  &regs->OCLRC0);
	iowrite32(overlay->saturation, &regs->OCLRC1);
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
}

static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
{
	int i;

	if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
		return false;

	for (i = 0; i < 3; i++) {
C
Chris Wilson 已提交
1277
		if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
			return false;
	}

	return true;
}

static bool check_gamma5_errata(u32 gamma5)
{
	int i;

	for (i = 0; i < 3; i++) {
		if (((gamma5 >> i*8) & 0xff) == 0x80)
			return false;
	}

	return true;
}

static int check_gamma(struct drm_intel_overlay_attrs *attrs)
{
C
Chris Wilson 已提交
1298 1299 1300 1301 1302 1303 1304
	if (!check_gamma_bounds(0, attrs->gamma0) ||
	    !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
	    !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
	    !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
	    !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
	    !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
	    !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
1305
		return -EINVAL;
C
Chris Wilson 已提交
1306

1307 1308
	if (!check_gamma5_errata(attrs->gamma5))
		return -EINVAL;
C
Chris Wilson 已提交
1309

1310 1311 1312 1313
	return 0;
}

int intel_overlay_attrs(struct drm_device *dev, void *data,
1314
			struct drm_file *file_priv)
1315 1316
{
	struct drm_intel_overlay_attrs *attrs = data;
1317
	drm_i915_private_t *dev_priv = dev->dev_private;
1318
	struct intel_overlay *overlay;
1319
	struct overlay_registers __iomem *regs;
1320 1321
	int ret;

1322
	/* No need to check for DRIVER_MODESET - we don't set it up then. */
1323 1324 1325 1326 1327 1328 1329 1330 1331
	overlay = dev_priv->overlay;
	if (!overlay) {
		DRM_DEBUG("userspace bug: no overlay\n");
		return -ENODEV;
	}

	mutex_lock(&dev->mode_config.mutex);
	mutex_lock(&dev->struct_mutex);

1332
	ret = -EINVAL;
1333
	if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
1334
		attrs->color_key  = overlay->color_key;
1335
		attrs->brightness = overlay->brightness;
1336
		attrs->contrast   = overlay->contrast;
1337 1338
		attrs->saturation = overlay->saturation;

1339
		if (!IS_GEN2(dev)) {
1340 1341 1342 1343 1344 1345 1346 1347
			attrs->gamma0 = I915_READ(OGAMC0);
			attrs->gamma1 = I915_READ(OGAMC1);
			attrs->gamma2 = I915_READ(OGAMC2);
			attrs->gamma3 = I915_READ(OGAMC3);
			attrs->gamma4 = I915_READ(OGAMC4);
			attrs->gamma5 = I915_READ(OGAMC5);
		}
	} else {
1348
		if (attrs->brightness < -128 || attrs->brightness > 127)
1349
			goto out_unlock;
1350
		if (attrs->contrast > 255)
1351
			goto out_unlock;
1352
		if (attrs->saturation > 1023)
1353 1354
			goto out_unlock;

1355 1356 1357 1358
		overlay->color_key  = attrs->color_key;
		overlay->brightness = attrs->brightness;
		overlay->contrast   = attrs->contrast;
		overlay->saturation = attrs->saturation;
1359

1360
		regs = intel_overlay_map_regs(overlay);
1361 1362 1363 1364 1365 1366 1367
		if (!regs) {
			ret = -ENOMEM;
			goto out_unlock;
		}

		update_reg_attrs(overlay, regs);

1368
		intel_overlay_unmap_regs(overlay, regs);
1369 1370

		if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
1371
			if (IS_GEN2(dev))
1372 1373 1374 1375 1376 1377 1378 1379
				goto out_unlock;

			if (overlay->active) {
				ret = -EBUSY;
				goto out_unlock;
			}

			ret = check_gamma(attrs);
1380
			if (ret)
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
				goto out_unlock;

			I915_WRITE(OGAMC0, attrs->gamma0);
			I915_WRITE(OGAMC1, attrs->gamma1);
			I915_WRITE(OGAMC2, attrs->gamma2);
			I915_WRITE(OGAMC3, attrs->gamma3);
			I915_WRITE(OGAMC4, attrs->gamma4);
			I915_WRITE(OGAMC5, attrs->gamma5);
		}
	}

1392
	ret = 0;
1393 1394 1395 1396 1397 1398 1399 1400 1401
out_unlock:
	mutex_unlock(&dev->struct_mutex);
	mutex_unlock(&dev->mode_config.mutex);

	return ret;
}

void intel_setup_overlay(struct drm_device *dev)
{
1402
	drm_i915_private_t *dev_priv = dev->dev_private;
1403
	struct intel_overlay *overlay;
1404
	struct drm_i915_gem_object *reg_bo;
1405
	struct overlay_registers __iomem *regs;
1406 1407
	int ret;

1408
	if (!HAS_OVERLAY(dev))
1409 1410 1411 1412 1413
		return;

	overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
	if (!overlay)
		return;
1414 1415 1416 1417 1418

	mutex_lock(&dev->struct_mutex);
	if (WARN_ON(dev_priv->overlay))
		goto out_free;

1419 1420
	overlay->dev = dev;

1421
	reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
1422 1423
	if (!reg_bo)
		goto out_free;
1424
	overlay->reg_bo = reg_bo;
1425

1426
	if (OVERLAY_NEEDS_PHYSICAL(dev)) {
1427
		ret = i915_gem_attach_phys_object(dev, reg_bo,
1428
						  I915_GEM_PHYS_OVERLAY_REGS,
1429
						  PAGE_SIZE);
1430 1431 1432 1433
		if (ret) {
			DRM_ERROR("failed to attach phys overlay regs\n");
			goto out_free_bo;
		}
1434
		overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
1435
	} else {
1436
		ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true);
1437
		if (ret) {
1438 1439 1440
			DRM_ERROR("failed to pin overlay register bo\n");
			goto out_free_bo;
		}
1441
		overlay->flip_addr = reg_bo->gtt_offset;
1442 1443 1444

		ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
		if (ret) {
1445 1446 1447
			DRM_ERROR("failed to move overlay register bo into the GTT\n");
			goto out_unpin_bo;
		}
1448 1449 1450 1451 1452 1453 1454 1455
	}

	/* init all values */
	overlay->color_key = 0x0101fe;
	overlay->brightness = -19;
	overlay->contrast = 75;
	overlay->saturation = 146;

1456
	regs = intel_overlay_map_regs(overlay);
1457
	if (!regs)
1458
		goto out_unpin_bo;
1459

1460
	memset_io(regs, 0, sizeof(struct overlay_registers));
1461 1462 1463
	update_polyphase_filter(regs);
	update_reg_attrs(overlay, regs);

1464
	intel_overlay_unmap_regs(overlay, regs);
1465 1466

	dev_priv->overlay = overlay;
1467
	mutex_unlock(&dev->struct_mutex);
1468 1469 1470
	DRM_INFO("initialized overlay support\n");
	return;

1471
out_unpin_bo:
1472 1473
	if (!OVERLAY_NEEDS_PHYSICAL(dev))
		i915_gem_object_unpin(reg_bo);
1474
out_free_bo:
1475
	drm_gem_object_unreference(&reg_bo->base);
1476
out_free:
1477
	mutex_unlock(&dev->struct_mutex);
1478 1479 1480 1481 1482 1483
	kfree(overlay);
	return;
}

void intel_cleanup_overlay(struct drm_device *dev)
{
C
Chris Wilson 已提交
1484
	drm_i915_private_t *dev_priv = dev->dev_private;
1485

1486 1487
	if (!dev_priv->overlay)
		return;
1488

1489 1490 1491 1492 1493 1494 1495
	/* The bo's should be free'd by the generic code already.
	 * Furthermore modesetting teardown happens beforehand so the
	 * hardware should be off already */
	BUG_ON(dev_priv->overlay->active);

	drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
	kfree(dev_priv->overlay);
1496
}
1497

1498 1499 1500
#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

1501 1502 1503 1504 1505 1506 1507
struct intel_overlay_error_state {
	struct overlay_registers regs;
	unsigned long base;
	u32 dovsta;
	u32 isr;
};

1508
static struct overlay_registers __iomem *
1509
intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
1510
{
1511
	drm_i915_private_t *dev_priv = overlay->dev->dev_private;
1512
	struct overlay_registers __iomem *regs;
1513 1514

	if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1515 1516 1517 1518
		/* Cast to make sparse happy, but it's wc memory anyway, so
		 * equivalent to the wc io mapping on X86. */
		regs = (struct overlay_registers __iomem *)
			overlay->reg_bo->phys_obj->handle->vaddr;
1519 1520
	else
		regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
1521
						overlay->reg_bo->gtt_offset);
1522 1523 1524 1525 1526

	return regs;
}

static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
1527
					struct overlay_registers __iomem *regs)
1528 1529
{
	if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1530
		io_mapping_unmap_atomic(regs);
1531 1532 1533
}


1534 1535 1536
struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_device *dev)
{
1537
	drm_i915_private_t *dev_priv = dev->dev_private;
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
	struct intel_overlay *overlay = dev_priv->overlay;
	struct intel_overlay_error_state *error;
	struct overlay_registers __iomem *regs;

	if (!overlay || !overlay->active)
		return NULL;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	error->dovsta = I915_READ(DOVSTA);
	error->isr = I915_READ(ISR);
1551
	if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
1552
		error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
1553
	else
1554
		error->base = overlay->reg_bo->gtt_offset;
1555 1556 1557 1558 1559 1560

	regs = intel_overlay_map_regs_atomic(overlay);
	if (!regs)
		goto err;

	memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
1561
	intel_overlay_unmap_regs_atomic(overlay, regs);
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621

	return error;

err:
	kfree(error);
	return NULL;
}

void
intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
{
	seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
		   error->dovsta, error->isr);
	seq_printf(m, "  Register file at 0x%08lx:\n",
		   error->base);

#define P(x) seq_printf(m, "    " #x ":	0x%08x\n", error->regs.x)
	P(OBUF_0Y);
	P(OBUF_1Y);
	P(OBUF_0U);
	P(OBUF_0V);
	P(OBUF_1U);
	P(OBUF_1V);
	P(OSTRIDE);
	P(YRGB_VPH);
	P(UV_VPH);
	P(HORZ_PH);
	P(INIT_PHS);
	P(DWINPOS);
	P(DWINSZ);
	P(SWIDTH);
	P(SWIDTHSW);
	P(SHEIGHT);
	P(YRGBSCALE);
	P(UVSCALE);
	P(OCLRC0);
	P(OCLRC1);
	P(DCLRKV);
	P(DCLRKM);
	P(SCLRKVH);
	P(SCLRKVL);
	P(SCLRKEN);
	P(OCONFIG);
	P(OCMD);
	P(OSTART_0Y);
	P(OSTART_1Y);
	P(OSTART_0U);
	P(OSTART_0V);
	P(OSTART_1U);
	P(OSTART_1V);
	P(OTILEOFF_0Y);
	P(OTILEOFF_1Y);
	P(OTILEOFF_0U);
	P(OTILEOFF_0V);
	P(OTILEOFF_1U);
	P(OTILEOFF_1V);
	P(FASTHSCALE);
	P(UVSCALEV);
#undef P
}
1622
#endif