adv7604.c 89.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * adv7604 - Analog Devices ADV7604 video decoder driver
 *
 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
 *
 * This program is free software; you may redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

/*
 * References (c = chapter, p = page):
 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
 *		Revision 2.5, June 2010
 * REF_02 - Analog devices, Register map documentation, Documentation of
 *		the register maps, Software manual, Rev. F, June 2010
 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
 */

30
#include <linux/delay.h>
31
#include <linux/gpio/consumer.h>
H
Hans Verkuil 已提交
32
#include <linux/hdmi.h>
33
#include <linux/i2c.h>
34 35 36
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/slab.h>
37
#include <linux/v4l2-dv-timings.h>
38 39
#include <linux/videodev2.h>
#include <linux/workqueue.h>
40 41

#include <media/adv7604.h>
42
#include <media/v4l2-ctrls.h>
43
#include <media/v4l2-device.h>
44
#include <media/v4l2-dv-timings.h>
45
#include <media/v4l2-of.h>
46 47 48 49 50 51 52 53 54 55 56

static int debug;
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "debug level (0-2)");

MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
MODULE_LICENSE("GPL");

/* ADV7604 system clock frequency */
57
#define ADV76XX_FSC (28636360)
58

59
#define ADV76XX_RGB_OUT					(1 << 1)
60

61
#define ADV76XX_OP_FORMAT_SEL_8BIT			(0 << 0)
62
#define ADV7604_OP_FORMAT_SEL_10BIT			(1 << 0)
63
#define ADV76XX_OP_FORMAT_SEL_12BIT			(2 << 0)
64

65
#define ADV76XX_OP_MODE_SEL_SDR_422			(0 << 5)
66
#define ADV7604_OP_MODE_SEL_DDR_422			(1 << 5)
67
#define ADV76XX_OP_MODE_SEL_SDR_444			(2 << 5)
68
#define ADV7604_OP_MODE_SEL_DDR_444			(3 << 5)
69
#define ADV76XX_OP_MODE_SEL_SDR_422_2X			(4 << 5)
70 71
#define ADV7604_OP_MODE_SEL_ADI_CM			(5 << 5)

72 73 74 75 76 77
#define ADV76XX_OP_CH_SEL_GBR				(0 << 5)
#define ADV76XX_OP_CH_SEL_GRB				(1 << 5)
#define ADV76XX_OP_CH_SEL_BGR				(2 << 5)
#define ADV76XX_OP_CH_SEL_RGB				(3 << 5)
#define ADV76XX_OP_CH_SEL_BRG				(4 << 5)
#define ADV76XX_OP_CH_SEL_RBG				(5 << 5)
78

79
#define ADV76XX_OP_SWAP_CB_CR				(1 << 0)
80

81
enum adv76xx_type {
82 83 84 85
	ADV7604,
	ADV7611,
};

86
struct adv76xx_reg_seq {
87 88 89 90
	unsigned int reg;
	u8 val;
};

91
struct adv76xx_format_info {
92
	u32 code;
93 94 95 96 97 98
	u8 op_ch_sel;
	bool rgb_out;
	bool swap_cb_cr;
	u8 op_format_sel;
};

H
Hans Verkuil 已提交
99 100 101 102 103 104 105
struct adv76xx_cfg_read_infoframe {
	const char *desc;
	u8 present_mask;
	u8 head_addr;
	u8 payload_addr;
};

106 107
struct adv76xx_chip_info {
	enum adv76xx_type type;
108 109 110 111 112 113 114 115 116 117 118 119

	bool has_afe;
	unsigned int max_port;
	unsigned int num_dv_ports;

	unsigned int edid_enable_reg;
	unsigned int edid_status_reg;
	unsigned int lcf_reg;

	unsigned int cable_det_mask;
	unsigned int tdms_lock_mask;
	unsigned int fmt_change_digital_mask;
120
	unsigned int cp_csc;
121

122
	const struct adv76xx_format_info *formats;
123 124
	unsigned int nformats;

125 126 127 128 129 130
	void (*set_termination)(struct v4l2_subdev *sd, bool enable);
	void (*setup_irqs)(struct v4l2_subdev *sd);
	unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
	unsigned int (*read_cable_det)(struct v4l2_subdev *sd);

	/* 0 = AFE, 1 = HDMI */
131
	const struct adv76xx_reg_seq *recommended_settings[2];
132 133 134
	unsigned int num_recommended_settings[2];

	unsigned long page_mask;
135 136 137 138 139 140 141 142 143 144 145 146 147 148

	/* Masks for timings */
	unsigned int linewidth_mask;
	unsigned int field0_height_mask;
	unsigned int field1_height_mask;
	unsigned int hfrontporch_mask;
	unsigned int hsync_mask;
	unsigned int hbackporch_mask;
	unsigned int field0_vfrontporch_mask;
	unsigned int field1_vfrontporch_mask;
	unsigned int field0_vsync_mask;
	unsigned int field1_vsync_mask;
	unsigned int field0_vbackporch_mask;
	unsigned int field1_vbackporch_mask;
149 150
};

151 152 153 154 155 156 157
/*
 **********************************************************************
 *
 *  Arrays with configuration parameters for the ADV7604
 *
 **********************************************************************
 */
158

159 160 161
struct adv76xx_state {
	const struct adv76xx_chip_info *info;
	struct adv76xx_platform_data pdata;
162

163 164
	struct gpio_desc *hpd_gpio[4];

165
	struct v4l2_subdev sd;
166
	struct media_pad pads[ADV76XX_PAD_MAX];
167
	unsigned int source_pad;
168

169
	struct v4l2_ctrl_handler hdl;
170

171
	enum adv76xx_pad selected_input;
172

173
	struct v4l2_dv_timings timings;
174
	const struct adv76xx_format_info *format;
175

176 177 178 179 180
	struct {
		u8 edid[256];
		u32 present;
		unsigned blocks;
	} edid;
181
	u16 spa_port_a[2];
182 183 184 185
	struct v4l2_fract aspect_ratio;
	u32 rgb_quantization_range;
	struct workqueue_struct *work_queues;
	struct delayed_work delayed_work_enable_hotplug;
186
	bool restart_stdi_once;
187 188

	/* i2c clients */
189
	struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
190 191 192 193 194 195 196 197 198

	/* controls */
	struct v4l2_ctrl *detect_tx_5v_ctrl;
	struct v4l2_ctrl *analog_sampling_phase_ctrl;
	struct v4l2_ctrl *free_run_color_manual_ctrl;
	struct v4l2_ctrl *free_run_color_ctrl;
	struct v4l2_ctrl *rgb_quantization_range_ctrl;
};

199
static bool adv76xx_has_afe(struct adv76xx_state *state)
200 201 202 203
{
	return state->info->has_afe;
}

204
/* Supported CEA and DMT timings */
205
static const struct v4l2_dv_timings adv76xx_timings[] = {
206 207 208 209 210 211 212 213 214 215 216 217
	V4L2_DV_BT_CEA_720X480P59_94,
	V4L2_DV_BT_CEA_720X576P50,
	V4L2_DV_BT_CEA_1280X720P24,
	V4L2_DV_BT_CEA_1280X720P25,
	V4L2_DV_BT_CEA_1280X720P50,
	V4L2_DV_BT_CEA_1280X720P60,
	V4L2_DV_BT_CEA_1920X1080P24,
	V4L2_DV_BT_CEA_1920X1080P25,
	V4L2_DV_BT_CEA_1920X1080P30,
	V4L2_DV_BT_CEA_1920X1080P50,
	V4L2_DV_BT_CEA_1920X1080P60,

218
	/* sorted by DMT ID */
219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
	V4L2_DV_BT_DMT_640X350P85,
	V4L2_DV_BT_DMT_640X400P85,
	V4L2_DV_BT_DMT_720X400P85,
	V4L2_DV_BT_DMT_640X480P60,
	V4L2_DV_BT_DMT_640X480P72,
	V4L2_DV_BT_DMT_640X480P75,
	V4L2_DV_BT_DMT_640X480P85,
	V4L2_DV_BT_DMT_800X600P56,
	V4L2_DV_BT_DMT_800X600P60,
	V4L2_DV_BT_DMT_800X600P72,
	V4L2_DV_BT_DMT_800X600P75,
	V4L2_DV_BT_DMT_800X600P85,
	V4L2_DV_BT_DMT_848X480P60,
	V4L2_DV_BT_DMT_1024X768P60,
	V4L2_DV_BT_DMT_1024X768P70,
	V4L2_DV_BT_DMT_1024X768P75,
	V4L2_DV_BT_DMT_1024X768P85,
	V4L2_DV_BT_DMT_1152X864P75,
	V4L2_DV_BT_DMT_1280X768P60_RB,
	V4L2_DV_BT_DMT_1280X768P60,
	V4L2_DV_BT_DMT_1280X768P75,
	V4L2_DV_BT_DMT_1280X768P85,
	V4L2_DV_BT_DMT_1280X800P60_RB,
	V4L2_DV_BT_DMT_1280X800P60,
	V4L2_DV_BT_DMT_1280X800P75,
	V4L2_DV_BT_DMT_1280X800P85,
	V4L2_DV_BT_DMT_1280X960P60,
	V4L2_DV_BT_DMT_1280X960P85,
	V4L2_DV_BT_DMT_1280X1024P60,
	V4L2_DV_BT_DMT_1280X1024P75,
	V4L2_DV_BT_DMT_1280X1024P85,
	V4L2_DV_BT_DMT_1360X768P60,
	V4L2_DV_BT_DMT_1400X1050P60_RB,
	V4L2_DV_BT_DMT_1400X1050P60,
	V4L2_DV_BT_DMT_1400X1050P75,
	V4L2_DV_BT_DMT_1400X1050P85,
	V4L2_DV_BT_DMT_1440X900P60_RB,
	V4L2_DV_BT_DMT_1440X900P60,
	V4L2_DV_BT_DMT_1600X1200P60,
	V4L2_DV_BT_DMT_1680X1050P60_RB,
	V4L2_DV_BT_DMT_1680X1050P60,
	V4L2_DV_BT_DMT_1792X1344P60,
	V4L2_DV_BT_DMT_1856X1392P60,
	V4L2_DV_BT_DMT_1920X1200P60_RB,
263
	V4L2_DV_BT_DMT_1366X768P60_RB,
264 265 266 267 268
	V4L2_DV_BT_DMT_1366X768P60,
	V4L2_DV_BT_DMT_1920X1080P60,
	{ },
};

269
struct adv76xx_video_standards {
270 271 272 273 274 275
	struct v4l2_dv_timings timings;
	u8 vid_std;
	u8 v_freq;
};

/* sorted by number of lines */
276
static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
277 278 279 280 281 282 283 284 285 286 287 288 289 290
	/* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	/* TODO add 1920x1080P60_RB (CVT timing) */
	{ },
};

/* sorted by number of lines */
291
static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
	{ V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
	{ V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
	/* TODO add 1600X1200P60_RB (not a DMT timing) */
	{ V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
	{ V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
	{ },
};

/* sorted by number of lines */
319
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
320 321 322 323 324 325 326 327 328 329 330 331 332
	{ V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	{ },
};

/* sorted by number of lines */
333
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ },
};

352 353 354 355 356
static const struct v4l2_event adv76xx_ev_fmt = {
	.type = V4L2_EVENT_SOURCE_CHANGE,
	.u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
};

357 358
/* ----------------------------------------------------------------------- */

359
static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
360
{
361
	return container_of(sd, struct adv76xx_state, sd);
362 363 364 365
}

static inline unsigned htotal(const struct v4l2_bt_timings *t)
{
366
	return V4L2_DV_BT_FRAME_WIDTH(t);
367 368 369 370
}

static inline unsigned vtotal(const struct v4l2_bt_timings *t)
{
371
	return V4L2_DV_BT_FRAME_HEIGHT(t);
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
}

/* ----------------------------------------------------------------------- */

static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
		u8 command, bool check)
{
	union i2c_smbus_data data;

	if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			I2C_SMBUS_READ, command,
			I2C_SMBUS_BYTE_DATA, &data))
		return data.byte;
	if (check)
		v4l_err(client, "error reading %02x, %02x\n",
				client->addr, command);
	return -EIO;
}

391 392
static s32 adv_smbus_read_byte_data(struct adv76xx_state *state,
				    enum adv76xx_page page, u8 command)
393
{
394 395
	return adv_smbus_read_byte_data_check(state->i2c_clients[page],
					      command, true);
396 397
}

398 399
static s32 adv_smbus_write_byte_data(struct adv76xx_state *state,
				     enum adv76xx_page page, u8 command,
400
				     u8 value)
401
{
402
	struct i2c_client *client = state->i2c_clients[page];
403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
	union i2c_smbus_data data;
	int err;
	int i;

	data.byte = value;
	for (i = 0; i < 3; i++) {
		err = i2c_smbus_xfer(client->adapter, client->addr,
				client->flags,
				I2C_SMBUS_WRITE, command,
				I2C_SMBUS_BYTE_DATA, &data);
		if (!err)
			break;
	}
	if (err < 0)
		v4l_err(client, "error writing %02x, %02x, %02x\n",
				client->addr, command, value);
	return err;
}

422 423
static s32 adv_smbus_write_i2c_block_data(struct adv76xx_state *state,
					  enum adv76xx_page page, u8 command,
424
					  unsigned length, const u8 *values)
425
{
426
	struct i2c_client *client = state->i2c_clients[page];
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	union i2c_smbus_data data;

	if (length > I2C_SMBUS_BLOCK_MAX)
		length = I2C_SMBUS_BLOCK_MAX;
	data.block[0] = length;
	memcpy(data.block + 1, values, length);
	return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			      I2C_SMBUS_WRITE, command,
			      I2C_SMBUS_I2C_BLOCK_DATA, &data);
}

/* ----------------------------------------------------------------------- */

static inline int io_read(struct v4l2_subdev *sd, u8 reg)
{
442
	struct adv76xx_state *state = to_state(sd);
443

444
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_IO, reg);
445 446 447 448
}

static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
449
	struct adv76xx_state *state = to_state(sd);
450

451
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_IO, reg, val);
452 453
}

454
static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
455
{
456
	return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
457 458 459 460
}

static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
{
461
	struct adv76xx_state *state = to_state(sd);
462

463
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_AVLINK, reg);
464 465 466 467
}

static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
468
	struct adv76xx_state *state = to_state(sd);
469

470
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_AVLINK, reg, val);
471 472 473 474
}

static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
{
475
	struct adv76xx_state *state = to_state(sd);
476

477
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CEC, reg);
478 479 480 481
}

static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
482
	struct adv76xx_state *state = to_state(sd);
483

484
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CEC, reg, val);
485 486 487 488
}

static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
{
489
	struct adv76xx_state *state = to_state(sd);
490

491
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_INFOFRAME, reg);
492 493 494 495
}

static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
496
	struct adv76xx_state *state = to_state(sd);
497

498
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_INFOFRAME,
499
					 reg, val);
500 501 502 503
}

static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
{
504
	struct adv76xx_state *state = to_state(sd);
505

506
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_AFE, reg);
507 508 509 510
}

static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
511
	struct adv76xx_state *state = to_state(sd);
512

513
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_AFE, reg, val);
514 515 516 517
}

static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
{
518
	struct adv76xx_state *state = to_state(sd);
519

520
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_REP, reg);
521 522 523 524
}

static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
525
	struct adv76xx_state *state = to_state(sd);
526

527
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_REP, reg, val);
528 529
}

530
static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
531
{
532
	return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
533 534 535 536
}

static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
{
537
	struct adv76xx_state *state = to_state(sd);
538

539
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_EDID, reg);
540 541 542 543
}

static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
544
	struct adv76xx_state *state = to_state(sd);
545

546
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_EDID, reg, val);
547 548 549 550 551
}

static inline int edid_write_block(struct v4l2_subdev *sd,
					unsigned len, const u8 *val)
{
552
	struct adv76xx_state *state = to_state(sd);
553 554 555 556 557 558
	int err = 0;
	int i;

	v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n", __func__, len);

	for (i = 0; !err && i < len; i += I2C_SMBUS_BLOCK_MAX)
559
		err = adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_EDID,
560
				i, I2C_SMBUS_BLOCK_MAX, val + i);
561 562
	return err;
}
563

564
static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
565 566 567
{
	unsigned int i;

568
	for (i = 0; i < state->info->num_dv_ports; ++i)
569 570
		gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));

571
	v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
572 573
}

574
static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
575 576
{
	struct delayed_work *dwork = to_delayed_work(work);
577
	struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
578 579
						delayed_work_enable_hotplug);
	struct v4l2_subdev *sd = &state->sd;
580

581
	v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
582

583
	adv76xx_set_hpd(state, state->edid.present);
584 585 586 587
}

static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
{
588
	struct adv76xx_state *state = to_state(sd);
589

590
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_HDMI, reg);
591 592
}

593 594 595 596 597
static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
}

598 599
static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
600
	struct adv76xx_state *state = to_state(sd);
601

602
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_HDMI, reg, val);
603 604
}

605
static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
606
{
607
	return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
608 609
}

610 611
static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
612
	struct adv76xx_state *state = to_state(sd);
613

614
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_TEST, reg, val);
615 616 617 618
}

static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
{
619
	struct adv76xx_state *state = to_state(sd);
620

621
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CP, reg);
622 623
}

624 625 626 627 628
static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
}

629 630
static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
631
	struct adv76xx_state *state = to_state(sd);
632

633
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CP, reg, val);
634 635
}

636
static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
637
{
638
	return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
639 640 641 642
}

static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
{
643
	struct adv76xx_state *state = to_state(sd);
644

645
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_VDP, reg);
646 647 648 649
}

static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
650
	struct adv76xx_state *state = to_state(sd);
651

652 653
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_VDP, reg, val);
}
654

655 656
#define ADV76XX_REG(page, offset)	(((page) << 8) | (offset))
#define ADV76XX_REG_SEQ_TERM		0xffff
657 658

#ifdef CONFIG_VIDEO_ADV_DEBUG
659
static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
660
{
661
	struct adv76xx_state *state = to_state(sd);
662 663 664 665 666 667 668
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

669
	return adv_smbus_read_byte_data(state, page, reg);
670 671 672
}
#endif

673
static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
674
{
675
	struct adv76xx_state *state = to_state(sd);
676 677 678 679 680 681 682
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

683
	return adv_smbus_write_byte_data(state, page, reg, val);
684 685
}

686 687
static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
				  const struct adv76xx_reg_seq *reg_seq)
688 689 690
{
	unsigned int i;

691 692
	for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
		adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
693 694
}

695 696 697 698
/* -----------------------------------------------------------------------------
 * Format helpers
 */

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
static const struct adv76xx_format_info adv7604_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
738 739
};

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
static const struct adv76xx_format_info adv7611_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
767 768
};

769 770
static const struct adv76xx_format_info *
adv76xx_format_info(struct adv76xx_state *state, u32 code)
771 772 773 774 775 776 777 778 779 780 781
{
	unsigned int i;

	for (i = 0; i < state->info->nformats; ++i) {
		if (state->info->formats[i].code == code)
			return &state->info->formats[i];
	}

	return NULL;
}

782 783
/* ----------------------------------------------------------------------- */

784 785
static inline bool is_analog_input(struct v4l2_subdev *sd)
{
786
	struct adv76xx_state *state = to_state(sd);
787

788 789
	return state->selected_input == ADV7604_PAD_VGA_RGB ||
	       state->selected_input == ADV7604_PAD_VGA_COMP;
790 791 792 793
}

static inline bool is_digital_input(struct v4l2_subdev *sd)
{
794
	struct adv76xx_state *state = to_state(sd);
795

796
	return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
797 798 799
	       state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_D;
800 801 802 803
}

/* ----------------------------------------------------------------------- */

804
#ifdef CONFIG_VIDEO_ADV_DEBUG
805
static void adv76xx_inv_register(struct v4l2_subdev *sd)
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
{
	v4l2_info(sd, "0x000-0x0ff: IO Map\n");
	v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
	v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
	v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
	v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
	v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
	v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
	v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
	v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
	v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
	v4l2_info(sd, "0xa00-0xaff: Test Map\n");
	v4l2_info(sd, "0xb00-0xbff: CP Map\n");
	v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
}

822
static int adv76xx_g_register(struct v4l2_subdev *sd,
823 824
					struct v4l2_dbg_register *reg)
{
825 826
	int ret;

827
	ret = adv76xx_read_reg(sd, reg->reg);
828
	if (ret < 0) {
829
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
830
		adv76xx_inv_register(sd);
831
		return ret;
832
	}
833 834 835 836

	reg->size = 1;
	reg->val = ret;

837 838 839
	return 0;
}

840
static int adv76xx_s_register(struct v4l2_subdev *sd,
841
					const struct v4l2_dbg_register *reg)
842
{
843
	int ret;
844

845
	ret = adv76xx_write_reg(sd, reg->reg, reg->val);
846
	if (ret < 0) {
847
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
848
		adv76xx_inv_register(sd);
849
		return ret;
850
	}
851

852 853 854 855
	return 0;
}
#endif

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return ((value & 0x10) >> 4)
	     | ((value & 0x08) >> 2)
	     | ((value & 0x04) << 0)
	     | ((value & 0x02) << 2);
}

static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return value & 1;
}

873
static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
874
{
875 876
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
877 878

	return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
879
				info->read_cable_det(sd));
880 881
}

882 883
static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
		u8 prim_mode,
884
		const struct adv76xx_video_standards *predef_vid_timings,
885 886 887 888 889
		const struct v4l2_dv_timings *timings)
{
	int i;

	for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
890
		if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
891
					is_digital_input(sd) ? 250000 : 1000000))
892 893 894 895 896 897 898 899 900 901 902 903
			continue;
		io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
		io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
				prim_mode); /* v_freq and prim mode */
		return 0;
	}

	return -1;
}

static int configure_predefined_video_timings(struct v4l2_subdev *sd,
		struct v4l2_dv_timings *timings)
904
{
905
	struct adv76xx_state *state = to_state(sd);
906 907 908 909
	int err;

	v4l2_dbg(1, debug, sd, "%s", __func__);

910
	if (adv76xx_has_afe(state)) {
911 912 913 914
		/* reset to default values */
		io_write(sd, 0x16, 0x43);
		io_write(sd, 0x17, 0x5a);
	}
915
	/* disable embedded syncs for auto graphics mode */
916
	cp_write_clr_set(sd, 0x81, 0x10, 0x00);
917 918 919 920 921 922 923 924 925 926 927
	cp_write(sd, 0x8f, 0x00);
	cp_write(sd, 0x90, 0x00);
	cp_write(sd, 0xa2, 0x00);
	cp_write(sd, 0xa3, 0x00);
	cp_write(sd, 0xa4, 0x00);
	cp_write(sd, 0xa5, 0x00);
	cp_write(sd, 0xa6, 0x00);
	cp_write(sd, 0xa7, 0x00);
	cp_write(sd, 0xab, 0x00);
	cp_write(sd, 0xac, 0x00);

928
	if (is_analog_input(sd)) {
929 930 931 932 933
		err = find_and_set_predefined_video_timings(sd,
				0x01, adv7604_prim_mode_comp, timings);
		if (err)
			err = find_and_set_predefined_video_timings(sd,
					0x02, adv7604_prim_mode_gr, timings);
934
	} else if (is_digital_input(sd)) {
935
		err = find_and_set_predefined_video_timings(sd,
936
				0x05, adv76xx_prim_mode_hdmi_comp, timings);
937 938
		if (err)
			err = find_and_set_predefined_video_timings(sd,
939
					0x06, adv76xx_prim_mode_hdmi_gr, timings);
940 941 942
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
943 944 945 946 947 948 949 950 951 952
		err = -1;
	}


	return err;
}

static void configure_custom_video_timings(struct v4l2_subdev *sd,
		const struct v4l2_bt_timings *bt)
{
953
	struct adv76xx_state *state = to_state(sd);
954 955 956 957 958 959 960
	u32 width = htotal(bt);
	u32 height = vtotal(bt);
	u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
	u16 cp_start_eav = width - bt->hfrontporch;
	u16 cp_start_vbi = height - bt->vfrontporch;
	u16 cp_end_vbi = bt->vsync + bt->vbackporch;
	u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
961
		((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
962 963 964 965
	const u8 pll[2] = {
		0xc0 | ((width >> 8) & 0x1f),
		width & 0xff
	};
966 967 968

	v4l2_dbg(2, debug, sd, "%s\n", __func__);

969
	if (is_analog_input(sd)) {
970 971 972 973
		/* auto graphics */
		io_write(sd, 0x00, 0x07); /* video std */
		io_write(sd, 0x01, 0x02); /* prim mode */
		/* enable embedded syncs for auto graphics mode */
974
		cp_write_clr_set(sd, 0x81, 0x10, 0x10);
975

976
		/* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
977 978
		/* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
		/* IO-map reg. 0x16 and 0x17 should be written in sequence */
979
		if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_IO,
980
						   0x16, 2, pll))
981 982 983 984
			v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");

		/* active video - horizontal timing */
		cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
985
		cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
986
				   ((cp_start_eav >> 8) & 0x0f));
987 988 989 990
		cp_write(sd, 0xa4, cp_start_eav & 0xff);

		/* active video - vertical timing */
		cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
991
		cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
992
				   ((cp_end_vbi >> 8) & 0xf));
993
		cp_write(sd, 0xa7, cp_end_vbi & 0xff);
994
	} else if (is_digital_input(sd)) {
995
		/* set default prim_mode/vid_std for HDMI
996
		   according to [REF_03, c. 4.2] */
997 998
		io_write(sd, 0x00, 0x02); /* video std */
		io_write(sd, 0x01, 0x06); /* prim mode */
999 1000 1001
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1002 1003
	}

1004 1005 1006 1007 1008
	cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
	cp_write(sd, 0x90, ch1_fr_ll & 0xff);
	cp_write(sd, 0xab, (height >> 4) & 0xff);
	cp_write(sd, 0xac, (height & 0x0f) << 4);
}
1009

1010
static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
1011
{
1012
	struct adv76xx_state *state = to_state(sd);
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	u8 offset_buf[4];

	if (auto_offset) {
		offset_a = 0x3ff;
		offset_b = 0x3ff;
		offset_c = 0x3ff;
	}

	v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_offset ? "Auto" : "Manual",
			offset_a, offset_b, offset_c);

	offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
	offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
	offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
	offset_buf[3] = offset_c & 0x0ff;

	/* Registers must be written in this order with no i2c access in between */
1031
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1032
					   0x77, 4, offset_buf))
1033 1034 1035
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
}

1036
static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1037
{
1038
	struct adv76xx_state *state = to_state(sd);
1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	u8 gain_buf[4];
	u8 gain_man = 1;
	u8 agc_mode_man = 1;

	if (auto_gain) {
		gain_man = 0;
		agc_mode_man = 0;
		gain_a = 0x100;
		gain_b = 0x100;
		gain_c = 0x100;
	}

	v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_gain ? "Auto" : "Manual",
			gain_a, gain_b, gain_c);

	gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
	gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
	gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
	gain_buf[3] = ((gain_c & 0x0ff));

	/* Registers must be written in this order with no i2c access in between */
1061
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1062
					   0x73, 4, gain_buf))
1063 1064 1065
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
}

1066 1067
static void set_rgb_quantization_range(struct v4l2_subdev *sd)
{
1068
	struct adv76xx_state *state = to_state(sd);
1069 1070 1071 1072 1073 1074
	bool rgb_output = io_read(sd, 0x02) & 0x02;
	bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;

	v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
			__func__, state->rgb_quantization_range,
			rgb_output, hdmi_signal);
1075

1076 1077
	adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
	adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
1078

1079 1080
	switch (state->rgb_quantization_range) {
	case V4L2_DV_RGB_RANGE_AUTO:
1081
		if (state->selected_input == ADV7604_PAD_VGA_RGB) {
1082 1083
			/* Receiving analog RGB signal
			 * Set RGB full range (0-255) */
1084
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1085 1086 1087
			break;
		}

1088
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1089 1090
			/* Receiving analog YPbPr signal
			 * Set automode */
1091
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1092 1093 1094
			break;
		}

1095
		if (hdmi_signal) {
1096 1097
			/* Receiving HDMI signal
			 * Set automode */
1098
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1099 1100 1101 1102 1103 1104
			break;
		}

		/* Receiving DVI-D signal
		 * ADV7604 selects RGB limited range regardless of
		 * input format (CE/IT) in automatic mode */
1105
		if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1106
			/* RGB limited range (16-235) */
1107
			io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1108 1109
		} else {
			/* RGB full range (0-255) */
1110
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1111 1112

			if (is_digital_input(sd) && rgb_output) {
1113
				adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1114
			} else {
1115 1116
				adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
				adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1117
			}
1118 1119 1120
		}
		break;
	case V4L2_DV_RGB_RANGE_LIMITED:
1121
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1122
			/* YCrCb limited range (16-235) */
1123
			io_write_clr_set(sd, 0x02, 0xf0, 0x20);
1124
			break;
1125
		}
1126 1127

		/* RGB limited range (16-235) */
1128
		io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1129

1130 1131
		break;
	case V4L2_DV_RGB_RANGE_FULL:
1132
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1133
			/* YCrCb full range (0-255) */
1134
			io_write_clr_set(sd, 0x02, 0xf0, 0x60);
1135 1136 1137 1138
			break;
		}

		/* RGB full range (0-255) */
1139
		io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1140 1141 1142 1143 1144 1145

		if (is_analog_input(sd) || hdmi_signal)
			break;

		/* Adjust gain/offset for DVI-D signals only */
		if (rgb_output) {
1146
			adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1147
		} else {
1148 1149
			adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
			adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1150
		}
1151 1152 1153 1154
		break;
	}
}

1155
static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
1156
{
1157
	struct v4l2_subdev *sd =
1158
		&container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1159

1160
	struct adv76xx_state *state = to_state(sd);
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179

	switch (ctrl->id) {
	case V4L2_CID_BRIGHTNESS:
		cp_write(sd, 0x3c, ctrl->val);
		return 0;
	case V4L2_CID_CONTRAST:
		cp_write(sd, 0x3a, ctrl->val);
		return 0;
	case V4L2_CID_SATURATION:
		cp_write(sd, 0x3b, ctrl->val);
		return 0;
	case V4L2_CID_HUE:
		cp_write(sd, 0x3d, ctrl->val);
		return 0;
	case  V4L2_CID_DV_RX_RGB_RANGE:
		state->rgb_quantization_range = ctrl->val;
		set_rgb_quantization_range(sd);
		return 0;
	case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1180
		if (!adv76xx_has_afe(state))
1181
			return -EINVAL;
1182 1183 1184 1185 1186 1187 1188 1189 1190
		/* Set the analog sampling phase. This is needed to find the
		   best sampling phase for analog video: an application or
		   driver has to try a number of phases and analyze the picture
		   quality before settling on the best performing phase. */
		afe_write(sd, 0xc8, ctrl->val);
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
		/* Use the default blue color for free running mode,
		   or supply your own. */
1191
		cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
		cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
		cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
		cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
		return 0;
	}
	return -EINVAL;
}

/* ----------------------------------------------------------------------- */

static inline bool no_power(struct v4l2_subdev *sd)
{
	/* Entire chip or CP powered off */
	return io_read(sd, 0x0c) & 0x24;
}

static inline bool no_signal_tmds(struct v4l2_subdev *sd)
{
1212
	struct adv76xx_state *state = to_state(sd);
1213 1214

	return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
1215 1216 1217 1218
}

static inline bool no_lock_tmds(struct v4l2_subdev *sd)
{
1219 1220
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1221 1222

	return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
1223 1224
}

1225 1226 1227 1228 1229
static inline bool is_hdmi(struct v4l2_subdev *sd)
{
	return hdmi_read(sd, 0x05) & 0x80;
}

1230 1231
static inline bool no_lock_sspd(struct v4l2_subdev *sd)
{
1232
	struct adv76xx_state *state = to_state(sd);
1233 1234 1235 1236 1237

	/*
	 * Chips without a AFE don't expose registers for the SSPD, so just assume
	 * that we have a lock.
	 */
1238
	if (adv76xx_has_afe(state))
1239 1240
		return false;

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
	/* TODO channel 2 */
	return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
}

static inline bool no_lock_stdi(struct v4l2_subdev *sd)
{
	/* TODO channel 2 */
	return !(cp_read(sd, 0xb1) & 0x80);
}

static inline bool no_signal(struct v4l2_subdev *sd)
{
	bool ret;

	ret = no_power(sd);

	ret |= no_lock_stdi(sd);
	ret |= no_lock_sspd(sd);

1260
	if (is_digital_input(sd)) {
1261 1262 1263 1264 1265 1266 1267 1268 1269
		ret |= no_lock_tmds(sd);
		ret |= no_signal_tmds(sd);
	}

	return ret;
}

static inline bool no_lock_cp(struct v4l2_subdev *sd)
{
1270
	struct adv76xx_state *state = to_state(sd);
1271

1272
	if (!adv76xx_has_afe(state))
1273 1274
		return false;

1275 1276 1277 1278 1279
	/* CP has detected a non standard number of lines on the incoming
	   video compared to what it is configured to receive by s_dv_timings */
	return io_read(sd, 0x12) & 0x01;
}

1280 1281 1282 1283 1284
static inline bool in_free_run(struct v4l2_subdev *sd)
{
	return cp_read(sd, 0xff) & 0x10;
}

1285
static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
1286 1287 1288 1289
{
	*status = 0;
	*status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
	*status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
1290 1291 1292
	if (!in_free_run(sd) && no_lock_cp(sd))
		*status |= is_digital_input(sd) ?
			   V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310

	v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);

	return 0;
}

/* ----------------------------------------------------------------------- */

struct stdi_readback {
	u16 bl, lcf, lcvs;
	u8 hs_pol, vs_pol;
	bool interlaced;
};

static int stdi2dv_timings(struct v4l2_subdev *sd,
		struct stdi_readback *stdi,
		struct v4l2_dv_timings *timings)
{
1311 1312
	struct adv76xx_state *state = to_state(sd);
	u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
1313 1314 1315
	u32 pix_clk;
	int i;

1316 1317
	for (i = 0; adv76xx_timings[i].bt.height; i++) {
		if (vtotal(&adv76xx_timings[i].bt) != stdi->lcf + 1)
1318
			continue;
1319
		if (adv76xx_timings[i].bt.vsync != stdi->lcvs)
1320 1321
			continue;

1322
		pix_clk = hfreq * htotal(&adv76xx_timings[i].bt);
1323

1324 1325 1326
		if ((pix_clk < adv76xx_timings[i].bt.pixelclock + 1000000) &&
		    (pix_clk > adv76xx_timings[i].bt.pixelclock - 1000000)) {
			*timings = adv76xx_timings[i];
1327 1328 1329 1330
			return 0;
		}
	}

1331
	if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
1332 1333
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1334
			false, timings))
1335 1336 1337 1338
		return 0;
	if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1339
			false, state->aspect_ratio, timings))
1340 1341
		return 0;

1342 1343 1344 1345
	v4l2_dbg(2, debug, sd,
		"%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
		__func__, stdi->lcvs, stdi->lcf, stdi->bl,
		stdi->hs_pol, stdi->vs_pol);
1346 1347 1348
	return -1;
}

1349

1350 1351
static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
{
1352 1353
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1354 1355
	u8 polarity;

1356 1357 1358 1359 1360 1361
	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
		return -1;
	}

	/* read STDI */
1362
	stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
1363
	stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
1364 1365 1366
	stdi->lcvs = cp_read(sd, 0xb3) >> 3;
	stdi->interlaced = io_read(sd, 0x12) & 0x10;

1367
	if (adv76xx_has_afe(state)) {
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
		/* read SSPD */
		polarity = cp_read(sd, 0xb5);
		if ((polarity & 0x03) == 0x01) {
			stdi->hs_pol = polarity & 0x10
				     ? (polarity & 0x08 ? '+' : '-') : 'x';
			stdi->vs_pol = polarity & 0x40
				     ? (polarity & 0x20 ? '+' : '-') : 'x';
		} else {
			stdi->hs_pol = 'x';
			stdi->vs_pol = 'x';
		}
1379
	} else {
1380 1381 1382
		polarity = hdmi_read(sd, 0x05);
		stdi->hs_pol = polarity & 0x20 ? '+' : '-';
		stdi->vs_pol = polarity & 0x10 ? '+' : '-';
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
	}

	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd,
			"%s: signal lost during readout of STDI/SSPD\n", __func__);
		return -1;
	}

	if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
		v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
		memset(stdi, 0, sizeof(struct stdi_readback));
		return -1;
	}

	v4l2_dbg(2, debug, sd,
		"%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
		__func__, stdi->lcf, stdi->bl, stdi->lcvs,
		stdi->hs_pol, stdi->vs_pol,
		stdi->interlaced ? "interlaced" : "progressive");

	return 0;
}

1406
static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
1407 1408
			struct v4l2_enum_dv_timings *timings)
{
1409
	struct adv76xx_state *state = to_state(sd);
1410

1411
	if (timings->index >= ARRAY_SIZE(adv76xx_timings) - 1)
1412
		return -EINVAL;
1413 1414 1415 1416

	if (timings->pad >= state->source_pad)
		return -EINVAL;

1417
	memset(timings->reserved, 0, sizeof(timings->reserved));
1418
	timings->timings = adv76xx_timings[timings->index];
1419 1420 1421
	return 0;
}

1422
static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
1423
			struct v4l2_dv_timings_cap *cap)
1424
{
1425
	struct adv76xx_state *state = to_state(sd);
1426 1427 1428 1429

	if (cap->pad >= state->source_pad)
		return -EINVAL;

1430 1431 1432
	cap->type = V4L2_DV_BT_656_1120;
	cap->bt.max_width = 1920;
	cap->bt.max_height = 1200;
1433
	cap->bt.min_pixelclock = 25000000;
1434

1435
	switch (cap->pad) {
1436
	case ADV76XX_PAD_HDMI_PORT_A:
1437 1438 1439
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1440
		cap->bt.max_pixelclock = 225000000;
1441 1442 1443 1444
		break;
	case ADV7604_PAD_VGA_RGB:
	case ADV7604_PAD_VGA_COMP:
	default:
1445
		cap->bt.max_pixelclock = 170000000;
1446 1447 1448
		break;
	}

1449 1450 1451 1452 1453 1454 1455 1456
	cap->bt.standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
			 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
	cap->bt.capabilities = V4L2_DV_BT_CAP_PROGRESSIVE |
		V4L2_DV_BT_CAP_REDUCED_BLANKING | V4L2_DV_BT_CAP_CUSTOM;
	return 0;
}

/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1457 1458
   if the format is listed in adv76xx_timings[] */
static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1459 1460 1461 1462
		struct v4l2_dv_timings *timings)
{
	int i;

1463 1464
	for (i = 0; adv76xx_timings[i].bt.width; i++) {
		if (v4l2_match_dv_timings(timings, &adv76xx_timings[i],
1465
					is_digital_input(sd) ? 250000 : 1000000)) {
1466
			*timings = adv76xx_timings[i];
1467 1468 1469 1470 1471
			break;
		}
	}
}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	unsigned int freq;
	int a, b;

	a = hdmi_read(sd, 0x06);
	b = hdmi_read(sd, 0x3b);
	if (a < 0 || b < 0)
		return 0;
	freq =  a * 1000000 + ((b & 0x30) >> 4) * 250000;

	if (is_hdmi(sd)) {
		/* adjust for deep color mode */
		unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;

		freq = freq * 8 / bits_per_channel;
	}

	return freq;
}

static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	int a, b;

	a = hdmi_read(sd, 0x51);
	b = hdmi_read(sd, 0x52);
	if (a < 0 || b < 0)
		return 0;
	return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
}

1504
static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
1505 1506
			struct v4l2_dv_timings *timings)
{
1507 1508
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1509 1510 1511 1512 1513 1514 1515 1516 1517
	struct v4l2_bt_timings *bt = &timings->bt;
	struct stdi_readback stdi;

	if (!timings)
		return -EINVAL;

	memset(timings, 0, sizeof(struct v4l2_dv_timings));

	if (no_signal(sd)) {
1518
		state->restart_stdi_once = true;
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
		v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
		return -ENOLINK;
	}

	/* read STDI */
	if (read_stdi(sd, &stdi)) {
		v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
		return -ENOLINK;
	}
	bt->interlaced = stdi.interlaced ?
		V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;

1531
	if (is_digital_input(sd)) {
1532 1533
		timings->type = V4L2_DV_BT_656_1120;

1534 1535
		bt->width = hdmi_read16(sd, 0x07, info->linewidth_mask);
		bt->height = hdmi_read16(sd, 0x09, info->field0_height_mask);
1536
		bt->pixelclock = info->read_hdmi_pixelclock(sd);
1537 1538 1539 1540 1541 1542 1543 1544
		bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
		bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
		bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
		bt->vfrontporch = hdmi_read16(sd, 0x2a,
			info->field0_vfrontporch_mask) / 2;
		bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
		bt->vbackporch = hdmi_read16(sd, 0x32,
			info->field0_vbackporch_mask) / 2;
1545 1546 1547
		bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
			((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
		if (bt->interlaced == V4L2_DV_INTERLACED) {
1548 1549 1550 1551 1552 1553 1554 1555
			bt->height += hdmi_read16(sd, 0x0b,
				info->field1_height_mask);
			bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
				info->field1_vfrontporch_mask) / 2;
			bt->il_vsync = hdmi_read16(sd, 0x30,
				info->field1_vsync_mask) / 2;
			bt->il_vbackporch = hdmi_read16(sd, 0x34,
				info->field1_vbackporch_mask) / 2;
1556
		}
1557
		adv76xx_fill_optional_dv_timings_fields(sd, timings);
1558 1559
	} else {
		/* find format
H
Hans Verkuil 已提交
1560
		 * Since LCVS values are inaccurate [REF_03, p. 275-276],
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
		 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
		 */
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs += 1;
		v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs -= 2;
		v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
		if (stdi2dv_timings(sd, &stdi, timings)) {
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
			/*
			 * The STDI block may measure wrong values, especially
			 * for lcvs and lcf. If the driver can not find any
			 * valid timing, the STDI block is restarted to measure
			 * the video timings again. The function will return an
			 * error, but the restart of STDI will generate a new
			 * STDI interrupt and the format detection process will
			 * restart.
			 */
			if (state->restart_stdi_once) {
				v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
				/* TODO restart STDI for Sync Channel 2 */
				/* enter one-shot mode */
1585
				cp_write_clr_set(sd, 0x86, 0x06, 0x00);
1586
				/* trigger STDI restart */
1587
				cp_write_clr_set(sd, 0x86, 0x06, 0x04);
1588
				/* reset to continuous mode */
1589
				cp_write_clr_set(sd, 0x86, 0x06, 0x02);
1590 1591 1592
				state->restart_stdi_once = false;
				return -ENOLINK;
			}
1593 1594 1595
			v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
			return -ERANGE;
		}
1596
		state->restart_stdi_once = true;
1597 1598 1599 1600 1601 1602 1603 1604 1605
	}
found:

	if (no_signal(sd)) {
		v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
		memset(timings, 0, sizeof(struct v4l2_dv_timings));
		return -ENOLINK;
	}

1606 1607
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1608 1609 1610 1611 1612 1613
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}

	if (debug > 1)
1614
		v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
1615
				      timings, true);
1616 1617 1618 1619

	return 0;
}

1620
static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
1621 1622
		struct v4l2_dv_timings *timings)
{
1623
	struct adv76xx_state *state = to_state(sd);
1624
	struct v4l2_bt_timings *bt;
1625
	int err;
1626 1627 1628 1629

	if (!timings)
		return -EINVAL;

1630 1631 1632 1633 1634
	if (v4l2_match_dv_timings(&state->timings, timings, 0)) {
		v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
		return 0;
	}

1635 1636
	bt = &timings->bt;

1637 1638
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1639 1640 1641 1642
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}
1643

1644
	adv76xx_fill_optional_dv_timings_fields(sd, timings);
1645 1646 1647

	state->timings = *timings;

1648
	cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
1649 1650 1651 1652 1653 1654 1655 1656

	/* Use prim_mode and vid_std when available */
	err = configure_predefined_video_timings(sd, timings);
	if (err) {
		/* custom settings when the video format
		 does not have prim_mode/vid_std */
		configure_custom_video_timings(sd, bt);
	}
1657 1658 1659 1660

	set_rgb_quantization_range(sd);

	if (debug > 1)
1661
		v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
1662
				      timings, true);
1663 1664 1665
	return 0;
}

1666
static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
1667 1668
		struct v4l2_dv_timings *timings)
{
1669
	struct adv76xx_state *state = to_state(sd);
1670 1671 1672 1673 1674

	*timings = state->timings;
	return 0;
}

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
}

static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
}

1685
static void enable_input(struct v4l2_subdev *sd)
1686
{
1687
	struct adv76xx_state *state = to_state(sd);
1688

1689
	if (is_analog_input(sd)) {
1690
		io_write(sd, 0x15, 0xb0);   /* Disable Tristate of Pins (no audio) */
1691
	} else if (is_digital_input(sd)) {
1692
		hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
1693
		state->info->set_termination(sd, true);
1694
		io_write(sd, 0x15, 0xa0);   /* Disable Tristate of Pins */
1695
		hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
1696 1697 1698
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1699 1700 1701 1702 1703
	}
}

static void disable_input(struct v4l2_subdev *sd)
{
1704
	struct adv76xx_state *state = to_state(sd);
1705

1706
	hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
1707
	msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
1708
	io_write(sd, 0x15, 0xbe);   /* Tristate all outputs from video core */
1709
	state->info->set_termination(sd, false);
1710 1711
}

1712
static void select_input(struct v4l2_subdev *sd)
1713
{
1714 1715
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1716

1717
	if (is_analog_input(sd)) {
1718
		adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
1719 1720 1721 1722

		afe_write(sd, 0x00, 0x08); /* power up ADC */
		afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
		afe_write(sd, 0xc8, 0x00); /* phase control */
1723 1724
	} else if (is_digital_input(sd)) {
		hdmi_write(sd, 0x00, state->selected_input & 0x03);
1725

1726
		adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
1727

1728
		if (adv76xx_has_afe(state)) {
1729 1730 1731 1732 1733
			afe_write(sd, 0x00, 0xff); /* power down ADC */
			afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
			afe_write(sd, 0xc8, 0x40); /* phase control */
		}

1734 1735 1736
		cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
		cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
		cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
1737 1738 1739
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1740 1741 1742
	}
}

1743
static int adv76xx_s_routing(struct v4l2_subdev *sd,
1744 1745
		u32 input, u32 output, u32 config)
{
1746
	struct adv76xx_state *state = to_state(sd);
1747

1748 1749 1750 1751 1752
	v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
			__func__, input, state->selected_input);

	if (input == state->selected_input)
		return 0;
1753

1754 1755 1756
	if (input > state->info->max_port)
		return -EINVAL;

1757
	state->selected_input = input;
1758 1759

	disable_input(sd);
1760 1761
	select_input(sd);
	enable_input(sd);
1762

1763 1764
	v4l2_subdev_notify(sd, V4L2_DEVICE_NOTIFY_EVENT,
			   (void *)&adv76xx_ev_fmt);
1765 1766 1767
	return 0;
}

1768
static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
1769
				  struct v4l2_subdev_pad_config *cfg,
1770
				  struct v4l2_subdev_mbus_code_enum *code)
1771
{
1772
	struct adv76xx_state *state = to_state(sd);
1773 1774

	if (code->index >= state->info->nformats)
1775
		return -EINVAL;
1776 1777 1778

	code->code = state->info->formats[code->index].code;

1779 1780 1781
	return 0;
}

1782
static void adv76xx_fill_format(struct adv76xx_state *state,
1783
				struct v4l2_mbus_framefmt *format)
1784
{
1785
	memset(format, 0, sizeof(*format));
1786

1787 1788 1789
	format->width = state->timings.bt.width;
	format->height = state->timings.bt.height;
	format->field = V4L2_FIELD_NONE;
1790
	format->colorspace = V4L2_COLORSPACE_SRGB;
1791

1792
	if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
1793
		format->colorspace = (state->timings.bt.height <= 576) ?
1794
			V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
1795 1796 1797 1798 1799 1800 1801 1802 1803
}

/*
 * Compute the op_ch_sel value required to obtain on the bus the component order
 * corresponding to the selected format taking into account bus reordering
 * applied by the board at the output of the device.
 *
 * The following table gives the op_ch_value from the format component order
 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
1804
 * adv76xx_bus_order value in row).
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
 *
 *           |	GBR(0)	GRB(1)	BGR(2)	RGB(3)	BRG(4)	RBG(5)
 * ----------+-------------------------------------------------
 * RGB (NOP) |	GBR	GRB	BGR	RGB	BRG	RBG
 * GRB (1-2) |	BGR	RGB	GBR	GRB	RBG	BRG
 * RBG (2-3) |	GRB	GBR	BRG	RBG	BGR	RGB
 * BGR (1-3) |	RBG	BRG	RGB	BGR	GRB	GBR
 * BRG (ROR) |	BRG	RBG	GRB	GBR	RGB	BGR
 * GBR (ROL) |	RGB	BGR	RBG	BRG	GBR	GRB
 */
1815
static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
1816 1817
{
#define _SEL(a,b,c,d,e,f)	{ \
1818 1819
	ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
	ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
#define _BUS(x)			[ADV7604_BUS_ORDER_##x]

	static const unsigned int op_ch_sel[6][6] = {
		_BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
		_BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
		_BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
		_BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
		_BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
		_BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
	};

	return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
}

1834
static void adv76xx_setup_format(struct adv76xx_state *state)
1835 1836 1837
{
	struct v4l2_subdev *sd = &state->sd;

1838
	io_write_clr_set(sd, 0x02, 0x02,
1839
			state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
1840 1841
	io_write(sd, 0x03, state->format->op_format_sel |
		 state->pdata.op_format_mode_sel);
1842
	io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
1843
	io_write_clr_set(sd, 0x05, 0x01,
1844
			state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
1845 1846
}

1847 1848
static int adv76xx_get_format(struct v4l2_subdev *sd,
			      struct v4l2_subdev_pad_config *cfg,
1849 1850
			      struct v4l2_subdev_format *format)
{
1851
	struct adv76xx_state *state = to_state(sd);
1852 1853 1854 1855

	if (format->pad != state->source_pad)
		return -EINVAL;

1856
	adv76xx_fill_format(state, &format->format);
1857 1858 1859 1860

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

1861
		fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1862 1863 1864
		format->format.code = fmt->code;
	} else {
		format->format.code = state->format->code;
1865
	}
1866 1867 1868 1869

	return 0;
}

1870 1871
static int adv76xx_set_format(struct v4l2_subdev *sd,
			      struct v4l2_subdev_pad_config *cfg,
1872 1873
			      struct v4l2_subdev_format *format)
{
1874 1875
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_format_info *info;
1876 1877 1878 1879

	if (format->pad != state->source_pad)
		return -EINVAL;

1880
	info = adv76xx_format_info(state, format->format.code);
1881
	if (info == NULL)
1882
		info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
1883

1884
	adv76xx_fill_format(state, &format->format);
1885 1886 1887 1888 1889
	format->format.code = info->code;

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

1890
		fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1891 1892 1893
		fmt->code = format->format.code;
	} else {
		state->format = info;
1894
		adv76xx_setup_format(state);
1895 1896
	}

1897 1898 1899
	return 0;
}

1900
static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
1901
{
1902 1903
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	const u8 irq_reg_0x43 = io_read(sd, 0x43);
	const u8 irq_reg_0x6b = io_read(sd, 0x6b);
	const u8 irq_reg_0x70 = io_read(sd, 0x70);
	u8 fmt_change_digital;
	u8 fmt_change;
	u8 tx_5v;

	if (irq_reg_0x43)
		io_write(sd, 0x44, irq_reg_0x43);
	if (irq_reg_0x70)
		io_write(sd, 0x71, irq_reg_0x70);
	if (irq_reg_0x6b)
		io_write(sd, 0x6c, irq_reg_0x6b);
1917

1918 1919
	v4l2_dbg(2, debug, sd, "%s: ", __func__);

1920
	/* format change */
1921
	fmt_change = irq_reg_0x43 & 0x98;
1922 1923 1924
	fmt_change_digital = is_digital_input(sd)
			   ? irq_reg_0x6b & info->fmt_change_digital_mask
			   : 0;
1925

1926 1927
	if (fmt_change || fmt_change_digital) {
		v4l2_dbg(1, debug, sd,
1928
			"%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
1929
			__func__, fmt_change, fmt_change_digital);
1930

1931 1932
		v4l2_subdev_notify(sd, V4L2_DEVICE_NOTIFY_EVENT,
				   (void *)&adv76xx_ev_fmt);
1933

1934 1935 1936
		if (handled)
			*handled = true;
	}
1937 1938 1939 1940 1941 1942 1943 1944 1945
	/* HDMI/DVI mode */
	if (irq_reg_0x6b & 0x01) {
		v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
			(io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
		set_rgb_quantization_range(sd);
		if (handled)
			*handled = true;
	}

1946
	/* tx 5v detect */
1947
	tx_5v = io_read(sd, 0x70) & info->cable_det_mask;
1948 1949 1950
	if (tx_5v) {
		v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
		io_write(sd, 0x71, tx_5v);
1951
		adv76xx_s_detect_tx_5v_ctrl(sd);
1952 1953 1954 1955 1956 1957
		if (handled)
			*handled = true;
	}
	return 0;
}

1958
static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1959
{
1960
	struct adv76xx_state *state = to_state(sd);
1961
	u8 *data = NULL;
1962

1963
	memset(edid->reserved, 0, sizeof(edid->reserved));
1964 1965

	switch (edid->pad) {
1966
	case ADV76XX_PAD_HDMI_PORT_A:
1967 1968 1969
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1970 1971 1972 1973 1974 1975
		if (state->edid.present & (1 << edid->pad))
			data = state->edid.edid;
		break;
	default:
		return -EINVAL;
	}
1976 1977 1978 1979 1980 1981 1982

	if (edid->start_block == 0 && edid->blocks == 0) {
		edid->blocks = data ? state->edid.blocks : 0;
		return 0;
	}

	if (data == NULL)
1983 1984
		return -ENODATA;

1985 1986 1987 1988 1989 1990 1991 1992
	if (edid->start_block >= state->edid.blocks)
		return -EINVAL;

	if (edid->start_block + edid->blocks > state->edid.blocks)
		edid->blocks = state->edid.blocks - edid->start_block;

	memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);

1993 1994 1995
	return 0;
}

1996
static int get_edid_spa_location(const u8 *edid)
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
{
	u8 d;

	if ((edid[0x7e] != 1) ||
	    (edid[0x80] != 0x02) ||
	    (edid[0x81] != 0x03)) {
		return -1;
	}

	/* search Vendor Specific Data Block (tag 3) */
	d = edid[0x82] & 0x7f;
	if (d > 4) {
		int i = 0x84;
		int end = 0x80 + d;

		do {
			u8 tag = edid[i] >> 5;
			u8 len = edid[i] & 0x1f;

			if ((tag == 3) && (len >= 5))
				return i + 4;
			i += len + 1;
		} while (i < end);
	}
	return -1;
}

2024
static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2025
{
2026 2027
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
2028
	int spa_loc;
2029
	int err;
2030
	int i;
2031

2032 2033
	memset(edid->reserved, 0, sizeof(edid->reserved));

2034
	if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
2035 2036 2037 2038
		return -EINVAL;
	if (edid->start_block != 0)
		return -EINVAL;
	if (edid->blocks == 0) {
2039
		/* Disable hotplug and I2C access to EDID RAM from DDC port */
2040
		state->edid.present &= ~(1 << edid->pad);
2041
		adv76xx_set_hpd(state, state->edid.present);
2042
		rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2043

2044 2045 2046
		/* Fall back to a 16:9 aspect ratio */
		state->aspect_ratio.numerator = 16;
		state->aspect_ratio.denominator = 9;
2047 2048 2049 2050 2051 2052

		if (!state->edid.present)
			state->edid.blocks = 0;

		v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
				__func__, edid->pad, state->edid.present);
2053 2054
		return 0;
	}
2055 2056
	if (edid->blocks > 2) {
		edid->blocks = 2;
2057
		return -E2BIG;
2058 2059
	}

2060 2061 2062
	v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
			__func__, edid->pad, state->edid.present);

2063
	/* Disable hotplug and I2C access to EDID RAM from DDC port */
2064
	cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
2065
	adv76xx_set_hpd(state, 0);
2066
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
2067

2068 2069 2070 2071
	spa_loc = get_edid_spa_location(edid->edid);
	if (spa_loc < 0)
		spa_loc = 0xc0; /* Default value [REF_02, p. 116] */

2072
	switch (edid->pad) {
2073
	case ADV76XX_PAD_HDMI_PORT_A:
2074 2075
		state->spa_port_a[0] = edid->edid[spa_loc];
		state->spa_port_a[1] = edid->edid[spa_loc + 1];
2076
		break;
2077
	case ADV7604_PAD_HDMI_PORT_B:
2078 2079
		rep_write(sd, 0x70, edid->edid[spa_loc]);
		rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
2080
		break;
2081
	case ADV7604_PAD_HDMI_PORT_C:
2082 2083
		rep_write(sd, 0x72, edid->edid[spa_loc]);
		rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
2084
		break;
2085
	case ADV7604_PAD_HDMI_PORT_D:
2086 2087
		rep_write(sd, 0x74, edid->edid[spa_loc]);
		rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
2088
		break;
2089 2090
	default:
		return -EINVAL;
2091
	}
2092 2093 2094

	if (info->type == ADV7604) {
		rep_write(sd, 0x76, spa_loc & 0xff);
2095
		rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
2096 2097
	} else {
		/* FIXME: Where is the SPA location LSB register ? */
2098
		rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
2099
	}
2100

2101 2102
	edid->edid[spa_loc] = state->spa_port_a[0];
	edid->edid[spa_loc + 1] = state->spa_port_a[1];
2103 2104 2105

	memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
	state->edid.blocks = edid->blocks;
2106 2107
	state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
			edid->edid[0x16]);
2108
	state->edid.present |= 1 << edid->pad;
2109 2110 2111

	err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
	if (err < 0) {
2112
		v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
2113 2114 2115
		return err;
	}

2116
	/* adv76xx calculates the checksums and enables I2C access to internal
2117
	   EDID RAM from DDC port. */
2118
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2119 2120

	for (i = 0; i < 1000; i++) {
2121
		if (rep_read(sd, info->edid_status_reg) & state->edid.present)
2122 2123 2124 2125 2126 2127 2128 2129
			break;
		mdelay(1);
	}
	if (i == 1000) {
		v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
		return -EIO;
	}

2130 2131 2132 2133
	/* enable hotplug after 100 ms */
	queue_delayed_work(state->work_queues,
			&state->delayed_work_enable_hotplug, HZ / 10);
	return 0;
2134 2135 2136 2137
}

/*********** avi info frame CEA-861-E **************/

H
Hans Verkuil 已提交
2138 2139 2140 2141 2142 2143 2144 2145 2146
static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = {
	{ "AVI", 0x01, 0xe0, 0x00 },
	{ "Audio", 0x02, 0xe3, 0x1c },
	{ "SDP", 0x04, 0xe6, 0x2a },
	{ "Vendor", 0x10, 0xec, 0x54 }
};

static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index,
				  union hdmi_infoframe *frame)
2147
{
H
Hans Verkuil 已提交
2148 2149
	uint8_t buffer[32];
	u8 len;
2150 2151
	int i;

H
Hans Verkuil 已提交
2152 2153 2154 2155
	if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) {
		v4l2_info(sd, "%s infoframe not received\n",
			  adv76xx_cri[index].desc);
		return -ENOENT;
2156
	}
H
Hans Verkuil 已提交
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167

	for (i = 0; i < 3; i++)
		buffer[i] = infoframe_read(sd,
					   adv76xx_cri[index].head_addr + i);

	len = buffer[2] + 1;

	if (len + 3 > sizeof(buffer)) {
		v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__,
			 adv76xx_cri[index].desc, len);
		return -ENOENT;
2168 2169
	}

H
Hans Verkuil 已提交
2170 2171 2172 2173 2174 2175 2176 2177
	for (i = 0; i < len; i++)
		buffer[i + 3] = infoframe_read(sd,
				       adv76xx_cri[index].payload_addr + i);

	if (hdmi_infoframe_unpack(frame, buffer) < 0) {
		v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__,
			 adv76xx_cri[index].desc);
		return -ENOENT;
2178
	}
H
Hans Verkuil 已提交
2179 2180
	return 0;
}
2181

H
Hans Verkuil 已提交
2182 2183 2184
static void adv76xx_log_infoframes(struct v4l2_subdev *sd)
{
	int i;
2185

H
Hans Verkuil 已提交
2186 2187
	if (!is_hdmi(sd)) {
		v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
2188
		return;
H
Hans Verkuil 已提交
2189
	}
2190

H
Hans Verkuil 已提交
2191 2192 2193
	for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) {
		union hdmi_infoframe frame;
		struct i2c_client *client = v4l2_get_subdevdata(sd);
2194

H
Hans Verkuil 已提交
2195 2196 2197 2198
		if (adv76xx_read_infoframe(sd, i, &frame))
			return;
		hdmi_infoframe_log(KERN_INFO, &client->dev, &frame);
	}
2199 2200
}

2201
static int adv76xx_log_status(struct v4l2_subdev *sd)
2202
{
2203 2204
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
2205 2206 2207
	struct v4l2_dv_timings timings;
	struct stdi_readback stdi;
	u8 reg_io_0x02 = io_read(sd, 0x02);
2208 2209
	u8 edid_enabled;
	u8 cable_det;
2210

2211
	static const char * const csc_coeff_sel_rb[16] = {
2212 2213 2214 2215 2216
		"bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
		"reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
		"reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
		"reserved", "reserved", "reserved", "reserved", "manual"
	};
2217
	static const char * const input_color_space_txt[16] = {
2218 2219
		"RGB limited range (16-235)", "RGB full range (0-255)",
		"YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2220
		"xvYCC Bt.601", "xvYCC Bt.709",
2221 2222 2223 2224
		"YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
		"invalid", "invalid", "invalid", "invalid", "invalid",
		"invalid", "invalid", "automatic"
	};
2225 2226 2227 2228 2229 2230 2231 2232
	static const char * const hdmi_color_space_txt[16] = {
		"RGB limited range (16-235)", "RGB full range (0-255)",
		"YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
		"xvYCC Bt.601", "xvYCC Bt.709",
		"YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
		"sYCC", "Adobe YCC 601", "AdobeRGB", "invalid", "invalid",
		"invalid", "invalid", "invalid"
	};
2233
	static const char * const rgb_quantization_range_txt[] = {
2234 2235 2236 2237
		"Automatic",
		"RGB limited range (16-235)",
		"RGB full range (0-255)",
	};
2238
	static const char * const deep_color_mode_txt[4] = {
2239 2240 2241 2242 2243
		"8-bits per channel",
		"10-bits per channel",
		"12-bits per channel",
		"16-bits per channel (not supported)"
	};
2244 2245 2246

	v4l2_info(sd, "-----Chip status-----\n");
	v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2247
	edid_enabled = rep_read(sd, info->edid_status_reg);
2248
	v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
2249 2250 2251 2252
			((edid_enabled & 0x01) ? "Yes" : "No"),
			((edid_enabled & 0x02) ? "Yes" : "No"),
			((edid_enabled & 0x04) ? "Yes" : "No"),
			((edid_enabled & 0x08) ? "Yes" : "No"));
2253 2254 2255 2256
	v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
			"enabled" : "disabled");

	v4l2_info(sd, "-----Signal status-----\n");
2257
	cable_det = info->read_cable_det(sd);
2258
	v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
2259 2260
			((cable_det & 0x01) ? "Yes" : "No"),
			((cable_det & 0x02) ? "Yes" : "No"),
2261
			((cable_det & 0x04) ? "Yes" : "No"),
2262
			((cable_det & 0x08) ? "Yes" : "No"));
2263 2264 2265 2266 2267 2268 2269 2270
	v4l2_info(sd, "TMDS signal detected: %s\n",
			no_signal_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "TMDS signal locked: %s\n",
			no_lock_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
	v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
	v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
	v4l2_info(sd, "CP free run: %s\n",
2271
			(in_free_run(sd)) ? "on" : "off");
2272 2273 2274
	v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
			io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
			(io_read(sd, 0x01) & 0x70) >> 4);
2275 2276 2277 2278 2279 2280 2281 2282 2283

	v4l2_info(sd, "-----Video Timings-----\n");
	if (read_stdi(sd, &stdi))
		v4l2_info(sd, "STDI: not locked\n");
	else
		v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
				stdi.lcf, stdi.bl, stdi.lcvs,
				stdi.interlaced ? "interlaced" : "progressive",
				stdi.hs_pol, stdi.vs_pol);
2284
	if (adv76xx_query_dv_timings(sd, &timings))
2285 2286
		v4l2_info(sd, "No video detected\n");
	else
2287 2288 2289 2290
		v4l2_print_dv_timings(sd->name, "Detected format: ",
				      &timings, true);
	v4l2_print_dv_timings(sd->name, "Configured format: ",
			      &state->timings, true);
2291

2292 2293 2294
	if (no_signal(sd))
		return 0;

2295 2296 2297 2298 2299
	v4l2_info(sd, "-----Color space-----\n");
	v4l2_info(sd, "RGB quantization range ctrl: %s\n",
			rgb_quantization_range_txt[state->rgb_quantization_range]);
	v4l2_info(sd, "Input color space: %s\n",
			input_color_space_txt[reg_io_0x02 >> 4]);
2300
	v4l2_info(sd, "Output color space: %s %s, saturator %s, alt-gamma %s\n",
2301 2302
			(reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
			(reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
2303
			(((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
2304 2305
				"enabled" : "disabled",
			(reg_io_0x02 & 0x08) ? "enabled" : "disabled");
2306
	v4l2_info(sd, "Color space conversion: %s\n",
2307
			csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
2308

2309
	if (!is_digital_input(sd))
2310 2311 2312
		return 0;

	v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2313 2314 2315 2316
	v4l2_info(sd, "Digital video port selected: %c\n",
			(hdmi_read(sd, 0x00) & 0x03) + 'A');
	v4l2_info(sd, "HDCP encrypted content: %s\n",
			(hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2317 2318 2319
	v4l2_info(sd, "HDCP keys read: %s%s\n",
			(hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
			(hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2320
	if (is_hdmi(sd)) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
		bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
		bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
		bool audio_mute = io_read(sd, 0x65) & 0x40;

		v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
				audio_pll_locked ? "locked" : "not locked",
				audio_sample_packet_detect ? "detected" : "not detected",
				audio_mute ? "muted" : "enabled");
		if (audio_pll_locked && audio_sample_packet_detect) {
			v4l2_info(sd, "Audio format: %s\n",
					(hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
		}
		v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
				(hdmi_read(sd, 0x5c) << 8) +
				(hdmi_read(sd, 0x5d) & 0xf0));
		v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
				(hdmi_read(sd, 0x5e) << 8) +
				hdmi_read(sd, 0x5f));
		v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");

		v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);
2342
		v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]);
2343

H
Hans Verkuil 已提交
2344
		adv76xx_log_infoframes(sd);
2345 2346 2347 2348 2349 2350 2351
	}

	return 0;
}

/* ----------------------------------------------------------------------- */

2352 2353
static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
	.s_ctrl = adv76xx_s_ctrl,
2354 2355
};

2356 2357 2358
static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
	.log_status = adv76xx_log_status,
	.interrupt_service_routine = adv76xx_isr,
2359
#ifdef CONFIG_VIDEO_ADV_DEBUG
2360 2361
	.g_register = adv76xx_g_register,
	.s_register = adv76xx_s_register,
2362 2363 2364
#endif
};

2365 2366 2367 2368 2369 2370
static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
	.s_routing = adv76xx_s_routing,
	.g_input_status = adv76xx_g_input_status,
	.s_dv_timings = adv76xx_s_dv_timings,
	.g_dv_timings = adv76xx_g_dv_timings,
	.query_dv_timings = adv76xx_query_dv_timings,
2371 2372
};

2373 2374 2375 2376 2377 2378 2379 2380
static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
	.enum_mbus_code = adv76xx_enum_mbus_code,
	.get_fmt = adv76xx_get_format,
	.set_fmt = adv76xx_set_format,
	.get_edid = adv76xx_get_edid,
	.set_edid = adv76xx_set_edid,
	.dv_timings_cap = adv76xx_dv_timings_cap,
	.enum_dv_timings = adv76xx_enum_dv_timings,
2381 2382
};

2383 2384 2385 2386
static const struct v4l2_subdev_ops adv76xx_ops = {
	.core = &adv76xx_core_ops,
	.video = &adv76xx_video_ops,
	.pad = &adv76xx_pad_ops,
2387 2388 2389 2390 2391
};

/* -------------------------- custom ctrls ---------------------------------- */

static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
2392
	.ops = &adv76xx_ctrl_ops,
2393 2394 2395 2396 2397 2398 2399 2400 2401
	.id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
	.name = "Analog Sampling Phase",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0,
	.max = 0x1f,
	.step = 1,
	.def = 0,
};

2402 2403
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
	.ops = &adv76xx_ctrl_ops,
2404 2405 2406 2407 2408 2409 2410 2411 2412
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
	.name = "Free Running Color, Manual",
	.type = V4L2_CTRL_TYPE_BOOLEAN,
	.min = false,
	.max = true,
	.step = 1,
	.def = false,
};

2413 2414
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
	.ops = &adv76xx_ctrl_ops,
2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
	.name = "Free Running Color",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0x0,
	.max = 0xffffff,
	.step = 0x1,
	.def = 0x0,
};

/* ----------------------------------------------------------------------- */

2426
static int adv76xx_core_init(struct v4l2_subdev *sd)
2427
{
2428 2429 2430
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
	struct adv76xx_platform_data *pdata = &state->pdata;
2431 2432 2433 2434 2435 2436 2437

	hdmi_write(sd, 0x48,
		(pdata->disable_pwrdnb ? 0x80 : 0) |
		(pdata->disable_cable_det_rst ? 0x40 : 0));

	disable_input(sd);

2438 2439 2440 2441 2442 2443 2444
	if (pdata->default_input >= 0 &&
	    pdata->default_input < state->source_pad) {
		state->selected_input = pdata->default_input;
		select_input(sd);
		enable_input(sd);
	}

2445 2446 2447 2448 2449 2450
	/* power */
	io_write(sd, 0x0c, 0x42);   /* Power up part and power down VDP */
	io_write(sd, 0x0b, 0x44);   /* Power down ESDP block */
	cp_write(sd, 0xcf, 0x01);   /* Power down macrovision */

	/* video format */
2451
	io_write_clr_set(sd, 0x02, 0x0f,
2452 2453 2454
			pdata->alt_gamma << 3 |
			pdata->op_656_range << 2 |
			pdata->alt_data_sat << 0);
2455
	io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
2456 2457
			pdata->insert_av_codes << 2 |
			pdata->replicate_av_codes << 1);
2458
	adv76xx_setup_format(state);
2459 2460

	cp_write(sd, 0x69, 0x30);   /* Enable CP CSC */
2461 2462

	/* VS, HS polarities */
2463 2464
	io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
		 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
2465 2466 2467 2468 2469 2470

	/* Adjust drive strength */
	io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
				pdata->dr_str_clk << 2 |
				pdata->dr_str_sync);

2471 2472 2473
	cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
	cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
	cp_write(sd, 0xf9, 0x23); /*  STDI ch. 1 - LCVS change threshold -
H
Hans Verkuil 已提交
2474
				      ADI recommended setting [REF_01, c. 2.3.3] */
2475
	cp_write(sd, 0x45, 0x23); /*  STDI ch. 2 - LCVS change threshold -
H
Hans Verkuil 已提交
2476
				      ADI recommended setting [REF_01, c. 2.3.3] */
2477 2478 2479
	cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
				     for digital formats */

2480
	/* HDMI audio */
2481 2482 2483
	hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
	hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
	hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
2484

2485 2486 2487
	/* TODO from platform data */
	afe_write(sd, 0xb5, 0x01);  /* Setting MCLK to 256Fs */

2488
	if (adv76xx_has_afe(state)) {
2489
		afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
2490
		io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
2491
	}
2492 2493

	/* interrupts */
2494
	io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
2495
	io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
2496 2497 2498
	io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
	io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
	info->setup_irqs(sd);
2499 2500 2501 2502

	return v4l2_ctrl_handler_setup(sd->ctrl_handler);
}

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
static void adv7604_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
}

static void adv7611_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
}

2513
static void adv76xx_unregister_clients(struct adv76xx_state *state)
2514
{
2515 2516 2517 2518 2519 2520
	unsigned int i;

	for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
		if (state->i2c_clients[i])
			i2c_unregister_device(state->i2c_clients[i]);
	}
2521 2522
}

2523
static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
2524 2525 2526 2527 2528 2529 2530 2531 2532
							u8 addr, u8 io_reg)
{
	struct i2c_client *client = v4l2_get_subdevdata(sd);

	if (addr)
		io_write(sd, io_reg, addr << 1);
	return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
}

2533
static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
2534 2535
	/* reset ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
2548 2549 2550

	/* set ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2551 2552 2553 2554 2555
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
2556

2557
	{ ADV76XX_REG_SEQ_TERM, 0 },
2558 2559
};

2560
static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
2561 2562
	/* set ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
2574 2575 2576

	/* reset ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2577 2578
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
2579

2580
	{ ADV76XX_REG_SEQ_TERM, 0 },
2581 2582
};

2583
static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
2584
	/* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },

	{ ADV76XX_REG_SEQ_TERM, 0 },
2598 2599
};

2600
static const struct adv76xx_chip_info adv76xx_chip_info[] = {
2601 2602 2603
	[ADV7604] = {
		.type = ADV7604,
		.has_afe = true,
2604
		.max_port = ADV7604_PAD_VGA_COMP,
2605 2606 2607 2608 2609 2610 2611
		.num_dv_ports = 4,
		.edid_enable_reg = 0x77,
		.edid_status_reg = 0x7d,
		.lcf_reg = 0xb3,
		.tdms_lock_mask = 0xe0,
		.cable_det_mask = 0x1e,
		.fmt_change_digital_mask = 0xc1,
2612
		.cp_csc = 0xfc,
2613 2614
		.formats = adv7604_formats,
		.nformats = ARRAY_SIZE(adv7604_formats),
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		.set_termination = adv7604_set_termination,
		.setup_irqs = adv7604_setup_irqs,
		.read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
		.read_cable_det = adv7604_read_cable_det,
		.recommended_settings = {
		    [0] = adv7604_recommended_settings_afe,
		    [1] = adv7604_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
		    [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
		},
2627 2628
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
			BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
2629
			BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
2630 2631 2632
			BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
			BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
			BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
2633
			BIT(ADV7604_PAGE_VDP),
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
		.linewidth_mask = 0xfff,
		.field0_height_mask = 0xfff,
		.field1_height_mask = 0xfff,
		.hfrontporch_mask = 0x3ff,
		.hsync_mask = 0x3ff,
		.hbackporch_mask = 0x3ff,
		.field0_vfrontporch_mask = 0x1fff,
		.field0_vsync_mask = 0x1fff,
		.field0_vbackporch_mask = 0x1fff,
		.field1_vfrontporch_mask = 0x1fff,
		.field1_vsync_mask = 0x1fff,
		.field1_vbackporch_mask = 0x1fff,
2646 2647 2648 2649
	},
	[ADV7611] = {
		.type = ADV7611,
		.has_afe = false,
2650
		.max_port = ADV76XX_PAD_HDMI_PORT_A,
2651 2652 2653 2654 2655 2656 2657
		.num_dv_ports = 1,
		.edid_enable_reg = 0x74,
		.edid_status_reg = 0x76,
		.lcf_reg = 0xa3,
		.tdms_lock_mask = 0x43,
		.cable_det_mask = 0x01,
		.fmt_change_digital_mask = 0x03,
2658
		.cp_csc = 0xf4,
2659 2660
		.formats = adv7611_formats,
		.nformats = ARRAY_SIZE(adv7611_formats),
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
		.set_termination = adv7611_set_termination,
		.setup_irqs = adv7611_setup_irqs,
		.read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
		.read_cable_det = adv7611_read_cable_det,
		.recommended_settings = {
		    [1] = adv7611_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
		},
2671 2672 2673 2674
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
			BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
			BIT(ADV76XX_PAGE_REP) |  BIT(ADV76XX_PAGE_EDID) |
			BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
		.linewidth_mask = 0x1fff,
		.field0_height_mask = 0x1fff,
		.field1_height_mask = 0x1fff,
		.hfrontporch_mask = 0x1fff,
		.hsync_mask = 0x1fff,
		.hbackporch_mask = 0x1fff,
		.field0_vfrontporch_mask = 0x3fff,
		.field0_vsync_mask = 0x3fff,
		.field0_vbackporch_mask = 0x3fff,
		.field1_vfrontporch_mask = 0x3fff,
		.field1_vsync_mask = 0x3fff,
		.field1_vbackporch_mask = 0x3fff,
2687 2688 2689
	},
};

2690
static const struct i2c_device_id adv76xx_i2c_id[] = {
2691 2692
	{ "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
	{ "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
2693 2694
	{ }
};
2695
MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
2696

2697
static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
2698
	{ .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
2699 2700
	{ }
};
2701
MODULE_DEVICE_TABLE(of, adv76xx_of_id);
2702

2703
static int adv76xx_parse_dt(struct adv76xx_state *state)
2704
{
2705 2706 2707 2708 2709
	struct v4l2_of_endpoint bus_cfg;
	struct device_node *endpoint;
	struct device_node *np;
	unsigned int flags;

2710
	np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735

	/* Parse the endpoint. */
	endpoint = of_graph_get_next_endpoint(np, NULL);
	if (!endpoint)
		return -EINVAL;

	v4l2_of_parse_endpoint(endpoint, &bus_cfg);
	of_node_put(endpoint);

	flags = bus_cfg.bus.parallel.flags;

	if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
		state->pdata.inv_hs_pol = 1;

	if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
		state->pdata.inv_vs_pol = 1;

	if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
		state->pdata.inv_llc_pol = 1;

	if (bus_cfg.bus_type == V4L2_MBUS_BT656) {
		state->pdata.insert_av_codes = 1;
		state->pdata.op_656_range = 1;
	}

2736
	/* Disable the interrupt for now as no DT-based board uses it. */
2737
	state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
2738 2739 2740

	/* Use the default I2C addresses. */
	state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42;
2741 2742
	state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40;
	state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e;
2743 2744
	state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38;
	state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c;
2745 2746 2747 2748 2749 2750
	state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26;
	state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32;
	state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36;
	state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34;
	state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30;
	state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22;
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
	state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24;

	/* Hardcode the remaining platform data fields. */
	state->pdata.disable_pwrdnb = 0;
	state->pdata.disable_cable_det_rst = 0;
	state->pdata.default_input = -1;
	state->pdata.blank_data = 1;
	state->pdata.alt_data_sat = 1;
	state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
	state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;

	return 0;
}

2765
static int adv76xx_probe(struct i2c_client *client,
2766 2767
			 const struct i2c_device_id *id)
{
2768 2769
	static const struct v4l2_dv_timings cea640x480 =
		V4L2_DV_BT_CEA_640X480P59_94;
2770
	struct adv76xx_state *state;
2771 2772
	struct v4l2_ctrl_handler *hdl;
	struct v4l2_subdev *sd;
2773
	unsigned int i;
2774
	u16 val;
2775 2776 2777 2778 2779
	int err;

	/* Check if the adapter supports the needed features */
	if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
		return -EIO;
2780
	v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
2781 2782
			client->addr << 1);

2783
	state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
2784
	if (!state) {
2785
		v4l_err(client, "Could not allocate adv76xx_state memory!\n");
2786 2787 2788
		return -ENOMEM;
	}

2789
	state->i2c_clients[ADV76XX_PAGE_IO] = client;
2790

2791 2792
	/* initialize variables */
	state->restart_stdi_once = true;
2793
	state->selected_input = ~0;
2794

2795 2796 2797
	if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
		const struct of_device_id *oid;

2798
		oid = of_match_node(adv76xx_of_id, client->dev.of_node);
2799 2800
		state->info = oid->data;

2801
		err = adv76xx_parse_dt(state);
2802 2803 2804 2805 2806
		if (err < 0) {
			v4l_err(client, "DT parsing error\n");
			return err;
		}
	} else if (client->dev.platform_data) {
2807
		struct adv76xx_platform_data *pdata = client->dev.platform_data;
2808

2809
		state->info = (const struct adv76xx_chip_info *)id->driver_data;
2810 2811
		state->pdata = *pdata;
	} else {
2812
		v4l_err(client, "No platform data!\n");
2813
		return -ENODEV;
2814
	}
2815 2816 2817 2818

	/* Request GPIOs. */
	for (i = 0; i < state->info->num_dv_ports; ++i) {
		state->hpd_gpio[i] =
2819 2820
			devm_gpiod_get_index_optional(&client->dev, "hpd", i,
						      GPIOD_OUT_LOW);
2821
		if (IS_ERR(state->hpd_gpio[i]))
2822
			return PTR_ERR(state->hpd_gpio[i]);
2823

2824 2825
		if (state->hpd_gpio[i])
			v4l_info(client, "Handling HPD %u GPIO\n", i);
2826 2827
	}

2828
	state->timings = cea640x480;
2829
	state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2830 2831

	sd = &state->sd;
2832
	v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
2833 2834 2835
	snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
		id->name, i2c_adapter_id(client->adapter),
		client->addr);
2836 2837
	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;

2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
	/*
	 * Verify that the chip is present. On ADV7604 the RD_INFO register only
	 * identifies the revision, while on ADV7611 it identifies the model as
	 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
	 */
	if (state->info->type == ADV7604) {
		val = adv_smbus_read_byte_data_check(client, 0xfb, false);
		if (val != 0x68) {
			v4l2_info(sd, "not an adv7604 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
	} else {
		val = (adv_smbus_read_byte_data_check(client, 0xea, false) << 8)
		    | (adv_smbus_read_byte_data_check(client, 0xeb, false) << 0);
		if (val != 0x2051) {
			v4l2_info(sd, "not an adv7611 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
2858 2859 2860 2861
	}

	/* control handlers */
	hdl = &state->hdl;
2862
	v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
2863

2864
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2865
			V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
2866
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2867
			V4L2_CID_CONTRAST, 0, 255, 1, 128);
2868
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2869
			V4L2_CID_SATURATION, 0, 255, 1, 128);
2870
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2871 2872 2873 2874
			V4L2_CID_HUE, 0, 128, 1, 0);

	/* private controls */
	state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
2875 2876
			V4L2_CID_DV_RX_POWER_PRESENT, 0,
			(1 << state->info->num_dv_ports) - 1, 0, 0);
2877
	state->rgb_quantization_range_ctrl =
2878
		v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
2879 2880 2881 2882
			V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
			0, V4L2_DV_RGB_RANGE_AUTO);

	/* custom controls */
2883
	if (adv76xx_has_afe(state))
2884 2885
		state->analog_sampling_phase_ctrl =
			v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
2886
	state->free_run_color_manual_ctrl =
2887
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
2888
	state->free_run_color_ctrl =
2889
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
2890 2891 2892 2893 2894 2895

	sd->ctrl_handler = hdl;
	if (hdl->error) {
		err = hdl->error;
		goto err_hdl;
	}
2896 2897
	state->detect_tx_5v_ctrl->is_private = true;
	state->rgb_quantization_range_ctrl->is_private = true;
2898
	if (adv76xx_has_afe(state))
2899
		state->analog_sampling_phase_ctrl->is_private = true;
2900 2901 2902
	state->free_run_color_manual_ctrl->is_private = true;
	state->free_run_color_ctrl->is_private = true;

2903
	if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
2904 2905 2906 2907
		err = -ENODEV;
		goto err_hdl;
	}

2908
	for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
2909 2910
		if (!(BIT(i) & state->info->page_mask))
			continue;
2911

2912
		state->i2c_clients[i] =
2913
			adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i],
2914 2915
					     0xf2 + i);
		if (state->i2c_clients[i] == NULL) {
2916
			err = -ENOMEM;
2917
			v4l2_err(sd, "failed to create i2c client %u\n", i);
2918 2919 2920
			goto err_i2c;
		}
	}
2921

2922 2923 2924 2925 2926 2927 2928 2929 2930
	/* work queues */
	state->work_queues = create_singlethread_workqueue(client->name);
	if (!state->work_queues) {
		v4l2_err(sd, "Could not create work queue\n");
		err = -ENOMEM;
		goto err_i2c;
	}

	INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
2931
			adv76xx_delayed_work_enable_hotplug);
2932

2933 2934 2935 2936 2937 2938 2939 2940
	state->source_pad = state->info->num_dv_ports
			  + (state->info->has_afe ? 2 : 0);
	for (i = 0; i < state->source_pad; ++i)
		state->pads[i].flags = MEDIA_PAD_FL_SINK;
	state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;

	err = media_entity_init(&sd->entity, state->source_pad + 1,
				state->pads, 0);
2941 2942 2943
	if (err)
		goto err_work_queues;

2944
	err = adv76xx_core_init(sd);
2945 2946 2947 2948
	if (err)
		goto err_entity;
	v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
			client->addr << 1, client->adapter->name);
2949 2950 2951 2952 2953

	err = v4l2_async_register_subdev(sd);
	if (err)
		goto err_entity;

2954 2955 2956 2957 2958 2959 2960 2961
	return 0;

err_entity:
	media_entity_cleanup(&sd->entity);
err_work_queues:
	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
err_i2c:
2962
	adv76xx_unregister_clients(state);
2963 2964 2965 2966 2967 2968 2969
err_hdl:
	v4l2_ctrl_handler_free(hdl);
	return err;
}

/* ----------------------------------------------------------------------- */

2970
static int adv76xx_remove(struct i2c_client *client)
2971 2972
{
	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2973
	struct adv76xx_state *state = to_state(sd);
2974 2975 2976

	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
2977
	v4l2_async_unregister_subdev(sd);
2978
	media_entity_cleanup(&sd->entity);
2979
	adv76xx_unregister_clients(to_state(sd));
2980 2981 2982 2983 2984 2985
	v4l2_ctrl_handler_free(sd->ctrl_handler);
	return 0;
}

/* ----------------------------------------------------------------------- */

2986
static struct i2c_driver adv76xx_driver = {
2987 2988 2989
	.driver = {
		.owner = THIS_MODULE,
		.name = "adv7604",
2990
		.of_match_table = of_match_ptr(adv76xx_of_id),
2991
	},
2992 2993 2994
	.probe = adv76xx_probe,
	.remove = adv76xx_remove,
	.id_table = adv76xx_i2c_id,
2995 2996
};

2997
module_i2c_driver(adv76xx_driver);