spear320.c 12.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 * arch/arm/mach-spear3xx/spear320.c
 *
 * SPEAr320 machine source file
 *
 * Copyright (C) 2009 ST Microelectronics
 * Viresh Kumar<viresh.kumar@st.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2. This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

14 15
#define pr_fmt(fmt) "SPEAr320: " fmt

16 17
#include <linux/ptrace.h>
#include <asm/irq.h>
18
#include <plat/shirq.h>
19
#include <mach/generic.h>
20
#include <mach/hardware.h>
21

22 23 24 25 26 27 28 29 30 31 32 33
/* pad multiplexing support */
/* muxing registers */
#define PAD_MUX_CONFIG_REG	0x0C
#define MODE_CONFIG_REG		0x10

/* modes */
#define AUTO_NET_SMII_MODE	(1 << 0)
#define AUTO_NET_MII_MODE	(1 << 1)
#define AUTO_EXP_MODE		(1 << 2)
#define SMALL_PRINTERS_MODE	(1 << 3)
#define ALL_MODES		0xF

34
struct pmx_mode spear320_auto_net_smii_mode = {
35 36 37 38 39
	.id = AUTO_NET_SMII_MODE,
	.name = "Automation Networking SMII Mode",
	.mask = 0x00,
};

40
struct pmx_mode spear320_auto_net_mii_mode = {
41 42 43 44 45
	.id = AUTO_NET_MII_MODE,
	.name = "Automation Networking MII Mode",
	.mask = 0x01,
};

46
struct pmx_mode spear320_auto_exp_mode = {
47 48 49 50 51
	.id = AUTO_EXP_MODE,
	.name = "Automation Expanded Mode",
	.mask = 0x02,
};

52
struct pmx_mode spear320_small_printers_mode = {
53 54 55 56 57 58
	.id = SMALL_PRINTERS_MODE,
	.name = "Small Printers Mode",
	.mask = 0x03,
};

/* devices */
59
static struct pmx_dev_mode pmx_clcd_modes[] = {
60 61 62 63 64 65
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = 0x0,
	},
};

66
struct pmx_dev spear320_pmx_clcd = {
67 68 69 70 71 72
	.name = "clcd",
	.modes = pmx_clcd_modes,
	.mode_count = ARRAY_SIZE(pmx_clcd_modes),
	.enb_on_reset = 1,
};

73
static struct pmx_dev_mode pmx_emi_modes[] = {
74 75 76 77 78 79
	{
		.ids = AUTO_EXP_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
	},
};

80
struct pmx_dev spear320_pmx_emi = {
81 82 83 84 85 86
	.name = "emi",
	.modes = pmx_emi_modes,
	.mode_count = ARRAY_SIZE(pmx_emi_modes),
	.enb_on_reset = 1,
};

87
static struct pmx_dev_mode pmx_fsmc_modes[] = {
88 89 90 91 92 93
	{
		.ids = ALL_MODES,
		.mask = 0x0,
	},
};

94
struct pmx_dev spear320_pmx_fsmc = {
95 96 97 98 99 100
	.name = "fsmc",
	.modes = pmx_fsmc_modes,
	.mode_count = ARRAY_SIZE(pmx_fsmc_modes),
	.enb_on_reset = 1,
};

101
static struct pmx_dev_mode pmx_spp_modes[] = {
102 103 104 105 106 107
	{
		.ids = SMALL_PRINTERS_MODE,
		.mask = 0x0,
	},
};

108
struct pmx_dev spear320_pmx_spp = {
109 110 111 112 113 114
	.name = "spp",
	.modes = pmx_spp_modes,
	.mode_count = ARRAY_SIZE(pmx_spp_modes),
	.enb_on_reset = 1,
};

115
static struct pmx_dev_mode pmx_sdhci_modes[] = {
116 117 118 119 120 121 122
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE |
			SMALL_PRINTERS_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK,
	},
};

123
struct pmx_dev spear320_pmx_sdhci = {
124 125 126
	.name = "sdhci",
	.modes = pmx_sdhci_modes,
	.mode_count = ARRAY_SIZE(pmx_sdhci_modes),
127 128 129
	.enb_on_reset = 1,
};

130
static struct pmx_dev_mode pmx_i2s_modes[] = {
131 132 133 134 135 136
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	},
};

137
struct pmx_dev spear320_pmx_i2s = {
138 139 140 141 142 143
	.name = "i2s",
	.modes = pmx_i2s_modes,
	.mode_count = ARRAY_SIZE(pmx_i2s_modes),
	.enb_on_reset = 1,
};

144
static struct pmx_dev_mode pmx_uart1_modes[] = {
145 146 147 148 149 150
	{
		.ids = ALL_MODES,
		.mask = PMX_GPIO_PIN0_MASK | PMX_GPIO_PIN1_MASK,
	},
};

151
struct pmx_dev spear320_pmx_uart1 = {
152 153 154 155 156 157
	.name = "uart1",
	.modes = pmx_uart1_modes,
	.mode_count = ARRAY_SIZE(pmx_uart1_modes),
	.enb_on_reset = 1,
};

158
static struct pmx_dev_mode pmx_uart1_modem_modes[] = {
159 160 161 162 163 164 165 166 167 168 169
	{
		.ids = AUTO_EXP_MODE,
		.mask = PMX_TIMER_1_2_MASK | PMX_TIMER_3_4_MASK |
			PMX_SSP_CS_MASK,
	}, {
		.ids = SMALL_PRINTERS_MODE,
		.mask = PMX_GPIO_PIN3_MASK | PMX_GPIO_PIN4_MASK |
			PMX_GPIO_PIN5_MASK | PMX_SSP_CS_MASK,
	},
};

170
struct pmx_dev spear320_pmx_uart1_modem = {
171 172 173 174 175 176
	.name = "uart1_modem",
	.modes = pmx_uart1_modem_modes,
	.mode_count = ARRAY_SIZE(pmx_uart1_modem_modes),
	.enb_on_reset = 1,
};

177
static struct pmx_dev_mode pmx_uart2_modes[] = {
178 179 180 181 182 183
	{
		.ids = ALL_MODES,
		.mask = PMX_FIRDA_MASK,
	},
};

184
struct pmx_dev spear320_pmx_uart2 = {
185 186 187 188 189 190
	.name = "uart2",
	.modes = pmx_uart2_modes,
	.mode_count = ARRAY_SIZE(pmx_uart2_modes),
	.enb_on_reset = 1,
};

191
static struct pmx_dev_mode pmx_touchscreen_modes[] = {
192 193 194 195 196 197
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = PMX_SSP_CS_MASK,
	},
};

198
struct pmx_dev spear320_pmx_touchscreen = {
199 200 201 202 203 204
	.name = "touchscreen",
	.modes = pmx_touchscreen_modes,
	.mode_count = ARRAY_SIZE(pmx_touchscreen_modes),
	.enb_on_reset = 1,
};

205
static struct pmx_dev_mode pmx_can_modes[] = {
206 207 208 209 210 211 212
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE,
		.mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK |
			PMX_GPIO_PIN4_MASK | PMX_GPIO_PIN5_MASK,
	},
};

213
struct pmx_dev spear320_pmx_can = {
214 215 216 217 218 219
	.name = "can",
	.modes = pmx_can_modes,
	.mode_count = ARRAY_SIZE(pmx_can_modes),
	.enb_on_reset = 1,
};

220
static struct pmx_dev_mode pmx_sdhci_led_modes[] = {
221 222 223 224 225 226
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_SSP_CS_MASK,
	},
};

227
struct pmx_dev spear320_pmx_sdhci_led = {
228 229 230
	.name = "sdhci_led",
	.modes = pmx_sdhci_led_modes,
	.mode_count = ARRAY_SIZE(pmx_sdhci_led_modes),
231 232 233
	.enb_on_reset = 1,
};

234
static struct pmx_dev_mode pmx_pwm0_modes[] = {
235 236 237 238 239 240 241 242 243
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

244
struct pmx_dev spear320_pmx_pwm0 = {
245 246 247 248 249 250
	.name = "pwm0",
	.modes = pmx_pwm0_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm0_modes),
	.enb_on_reset = 1,
};

251
static struct pmx_dev_mode pmx_pwm1_modes[] = {
252 253 254 255 256 257 258 259 260
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_UART0_MODEM_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

261
struct pmx_dev spear320_pmx_pwm1 = {
262 263 264 265 266 267
	.name = "pwm1",
	.modes = pmx_pwm1_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm1_modes),
	.enb_on_reset = 1,
};

268
static struct pmx_dev_mode pmx_pwm2_modes[] = {
269 270 271 272 273 274 275 276 277
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE,
		.mask = PMX_SSP_CS_MASK,
	}, {
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

278
struct pmx_dev spear320_pmx_pwm2 = {
279 280 281 282 283 284
	.name = "pwm2",
	.modes = pmx_pwm2_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm2_modes),
	.enb_on_reset = 1,
};

285
static struct pmx_dev_mode pmx_pwm3_modes[] = {
286 287 288 289 290 291
	{
		.ids = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

292
struct pmx_dev spear320_pmx_pwm3 = {
293 294 295 296 297 298
	.name = "pwm3",
	.modes = pmx_pwm3_modes,
	.mode_count = ARRAY_SIZE(pmx_pwm3_modes),
	.enb_on_reset = 1,
};

299
static struct pmx_dev_mode pmx_ssp1_modes[] = {
300 301 302 303 304 305
	{
		.ids = SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

306
struct pmx_dev spear320_pmx_ssp1 = {
307 308 309 310 311 312
	.name = "ssp1",
	.modes = pmx_ssp1_modes,
	.mode_count = ARRAY_SIZE(pmx_ssp1_modes),
	.enb_on_reset = 1,
};

313
static struct pmx_dev_mode pmx_ssp2_modes[] = {
314 315 316 317 318 319
	{
		.ids = AUTO_NET_SMII_MODE,
		.mask = PMX_MII_MASK,
	},
};

320
struct pmx_dev spear320_pmx_ssp2 = {
321 322 323 324 325 326
	.name = "ssp2",
	.modes = pmx_ssp2_modes,
	.mode_count = ARRAY_SIZE(pmx_ssp2_modes),
	.enb_on_reset = 1,
};

327
static struct pmx_dev_mode pmx_mii1_modes[] = {
328 329 330 331 332 333
	{
		.ids = AUTO_NET_MII_MODE,
		.mask = 0x0,
	},
};

334
struct pmx_dev spear320_pmx_mii1 = {
335 336 337 338 339 340
	.name = "mii1",
	.modes = pmx_mii1_modes,
	.mode_count = ARRAY_SIZE(pmx_mii1_modes),
	.enb_on_reset = 1,
};

341
static struct pmx_dev_mode pmx_smii0_modes[] = {
342 343 344 345 346 347
	{
		.ids = AUTO_NET_SMII_MODE | AUTO_EXP_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

348
struct pmx_dev spear320_pmx_smii0 = {
349 350 351 352 353 354
	.name = "smii0",
	.modes = pmx_smii0_modes,
	.mode_count = ARRAY_SIZE(pmx_smii0_modes),
	.enb_on_reset = 1,
};

355
static struct pmx_dev_mode pmx_smii1_modes[] = {
356 357 358 359 360 361
	{
		.ids = AUTO_NET_SMII_MODE | SMALL_PRINTERS_MODE,
		.mask = PMX_MII_MASK,
	},
};

362
struct pmx_dev spear320_pmx_smii1 = {
363 364 365 366 367 368
	.name = "smii1",
	.modes = pmx_smii1_modes,
	.mode_count = ARRAY_SIZE(pmx_smii1_modes),
	.enb_on_reset = 1,
};

369
static struct pmx_dev_mode pmx_i2c1_modes[] = {
370 371 372 373 374 375
	{
		.ids = AUTO_EXP_MODE,
		.mask = 0x0,
	},
};

376
struct pmx_dev spear320_pmx_i2c1 = {
377 378 379 380 381 382 383
	.name = "i2c1",
	.modes = pmx_i2c1_modes,
	.mode_count = ARRAY_SIZE(pmx_i2c1_modes),
	.enb_on_reset = 1,
};

/* pmx driver structure */
384
static struct pmx_driver pmx_driver = {
385 386 387 388
	.mode_reg = {.offset = MODE_CONFIG_REG, .mask = 0x00000007},
	.mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
};

389
/* spear3xx shared irq */
390
static struct shirq_dev_config shirq_ras1_config[] = {
391
	{
392 393 394
		.virq = SPEAR320_VIRQ_EMI,
		.status_mask = SPEAR320_EMI_IRQ_MASK,
		.clear_mask = SPEAR320_EMI_IRQ_MASK,
395
	}, {
396 397 398
		.virq = SPEAR320_VIRQ_CLCD,
		.status_mask = SPEAR320_CLCD_IRQ_MASK,
		.clear_mask = SPEAR320_CLCD_IRQ_MASK,
399
	}, {
400 401 402
		.virq = SPEAR320_VIRQ_SPP,
		.status_mask = SPEAR320_SPP_IRQ_MASK,
		.clear_mask = SPEAR320_SPP_IRQ_MASK,
403 404 405
	},
};

406
static struct spear_shirq shirq_ras1 = {
407
	.irq = SPEAR3XX_IRQ_GEN_RAS_1,
408 409 410 411
	.dev_config = shirq_ras1_config,
	.dev_count = ARRAY_SIZE(shirq_ras1_config),
	.regs = {
		.enb_reg = -1,
412 413 414
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
415 416 417 418
		.reset_to_clear = 1,
	},
};

419
static struct shirq_dev_config shirq_ras3_config[] = {
420
	{
421 422 423 424
		.virq = SPEAR320_VIRQ_PLGPIO,
		.enb_mask = SPEAR320_GPIO_IRQ_MASK,
		.status_mask = SPEAR320_GPIO_IRQ_MASK,
		.clear_mask = SPEAR320_GPIO_IRQ_MASK,
425
	}, {
426 427 428 429
		.virq = SPEAR320_VIRQ_I2S_PLAY,
		.enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
		.status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
		.clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
430
	}, {
431 432 433 434
		.virq = SPEAR320_VIRQ_I2S_REC,
		.enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
		.status_mask = SPEAR320_I2S_REC_IRQ_MASK,
		.clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
435 436 437
	},
};

438
static struct spear_shirq shirq_ras3 = {
439
	.irq = SPEAR3XX_IRQ_GEN_RAS_3,
440 441 442
	.dev_config = shirq_ras3_config,
	.dev_count = ARRAY_SIZE(shirq_ras3_config),
	.regs = {
443
		.enb_reg = SPEAR320_INT_ENB_MASK_REG,
444
		.reset_to_enb = 1,
445 446 447
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
448 449 450 451
		.reset_to_clear = 1,
	},
};

452
static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
453
	{
454 455 456
		.virq = SPEAR320_VIRQ_CANU,
		.status_mask = SPEAR320_CAN_U_IRQ_MASK,
		.clear_mask = SPEAR320_CAN_U_IRQ_MASK,
457
	}, {
458 459 460
		.virq = SPEAR320_VIRQ_CANL,
		.status_mask = SPEAR320_CAN_L_IRQ_MASK,
		.clear_mask = SPEAR320_CAN_L_IRQ_MASK,
461
	}, {
462 463 464
		.virq = SPEAR320_VIRQ_UART1,
		.status_mask = SPEAR320_UART1_IRQ_MASK,
		.clear_mask = SPEAR320_UART1_IRQ_MASK,
465
	}, {
466 467 468
		.virq = SPEAR320_VIRQ_UART2,
		.status_mask = SPEAR320_UART2_IRQ_MASK,
		.clear_mask = SPEAR320_UART2_IRQ_MASK,
469
	}, {
470 471 472
		.virq = SPEAR320_VIRQ_SSP1,
		.status_mask = SPEAR320_SSP1_IRQ_MASK,
		.clear_mask = SPEAR320_SSP1_IRQ_MASK,
473
	}, {
474 475 476
		.virq = SPEAR320_VIRQ_SSP2,
		.status_mask = SPEAR320_SSP2_IRQ_MASK,
		.clear_mask = SPEAR320_SSP2_IRQ_MASK,
477
	}, {
478 479 480
		.virq = SPEAR320_VIRQ_SMII0,
		.status_mask = SPEAR320_SMII0_IRQ_MASK,
		.clear_mask = SPEAR320_SMII0_IRQ_MASK,
481
	}, {
482 483 484
		.virq = SPEAR320_VIRQ_MII1_SMII1,
		.status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
		.clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
485
	}, {
486 487 488
		.virq = SPEAR320_VIRQ_WAKEUP_SMII0,
		.status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
		.clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
489
	}, {
490 491 492
		.virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
		.status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
		.clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
493
	}, {
494 495 496
		.virq = SPEAR320_VIRQ_I2C1,
		.status_mask = SPEAR320_I2C1_IRQ_MASK,
		.clear_mask = SPEAR320_I2C1_IRQ_MASK,
497 498 499
	},
};

500
static struct spear_shirq shirq_intrcomm_ras = {
501
	.irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
502 503 504 505
	.dev_config = shirq_intrcomm_ras_config,
	.dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
	.regs = {
		.enb_reg = -1,
506 507 508
		.status_reg = SPEAR320_INT_STS_MASK_REG,
		.status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
		.clear_reg = SPEAR320_INT_CLR_MASK_REG,
509 510 511 512
		.reset_to_clear = 1,
	},
};

513 514
/* Add spear320 specific devices here */

515
/* spear320 routines */
516 517
void __init spear320_init(struct pmx_mode *pmx_mode, struct pmx_dev **pmx_devs,
		u8 pmx_dev_count)
518
{
519 520 521
	void __iomem *base;
	int ret = 0;

522 523
	/* call spear3xx family common init function */
	spear3xx_init();
524

525
	/* shared irq registration */
526
	base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
527 528 529 530 531
	if (base) {
		/* shirq 1 */
		shirq_ras1.regs.base = base;
		ret = spear_shirq_register(&shirq_ras1);
		if (ret)
532
			pr_err("Error registering Shared IRQ 1\n");
533 534 535 536 537

		/* shirq 3 */
		shirq_ras3.regs.base = base;
		ret = spear_shirq_register(&shirq_ras3);
		if (ret)
538
			pr_err("Error registering Shared IRQ 3\n");
539 540 541 542 543

		/* shirq 4 */
		shirq_intrcomm_ras.regs.base = base;
		ret = spear_shirq_register(&shirq_intrcomm_ras);
		if (ret)
544
			pr_err("Error registering Shared IRQ 4\n");
545
	}
546

547 548
	/* pmx initialization */
	pmx_driver.base = base;
549 550 551 552
	pmx_driver.mode = pmx_mode;
	pmx_driver.devs = pmx_devs;
	pmx_driver.devs_count = pmx_dev_count;

553 554
	ret = pmx_register(&pmx_driver);
	if (ret)
555
		pr_err("padmux: registration failed. err no: %d\n", ret);
556
}