intel_guc_fw.c 4.5 KB
Newer Older
1
// SPDX-License-Identifier: MIT
2
/*
3
 * Copyright © 2014-2019 Intel Corporation
4 5 6 7 8 9 10
 *
 * Authors:
 *    Vinit Azad <vinit.azad@intel.com>
 *    Ben Widawsky <ben@bwidawsk.net>
 *    Dave Gordon <david.s.gordon@intel.com>
 *    Alex Dai <yu.dai@intel.com>
 */
11

12
#include "gt/intel_gt.h"
13
#include "intel_guc_fw.h"
14 15
#include "i915_drv.h"

16 17 18 19 20 21 22 23
/**
 * intel_guc_fw_init_early() - initializes GuC firmware struct
 * @guc: intel_guc struct
 *
 * On platforms with GuC selects firmware for uploading
 */
void intel_guc_fw_init_early(struct intel_guc *guc)
{
24 25 26 27
	struct drm_i915_private *i915 = guc_to_gt(guc)->i915;

	intel_uc_fw_init_early(&guc->fw, INTEL_UC_FW_TYPE_GUC, HAS_GT_UC(i915),
			       INTEL_INFO(i915)->platform, INTEL_REVID(i915));
28 29
}

30
static void guc_prepare_xfer(struct intel_uncore *uncore)
31
{
32 33 34 35 36 37
	u32 shim_flags = GUC_DISABLE_SRAM_INIT_TO_ZEROES |
			 GUC_ENABLE_READ_CACHE_LOGIC |
			 GUC_ENABLE_MIA_CACHING |
			 GUC_ENABLE_READ_CACHE_FOR_SRAM_DATA |
			 GUC_ENABLE_READ_CACHE_FOR_WOPCM_DATA |
			 GUC_ENABLE_MIA_CLOCK_GATING;
38

39
	/* Must program this register before loading the ucode with DMA */
40 41
	intel_uncore_write(uncore, GUC_SHIM_CONTROL, shim_flags);

42
	if (IS_GEN9_LP(uncore->i915))
43
		intel_uncore_write(uncore, GEN9LP_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
44
	else
45
		intel_uncore_write(uncore, GEN9_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
46

47
	if (IS_GEN(uncore->i915, 9)) {
48
		/* DOP Clock Gating Enable for GuC clocks */
49 50
		intel_uncore_rmw(uncore, GEN7_MISCCPCTL,
				 0, GEN8_DOP_CLOCK_GATE_GUC_ENABLE);
51 52

		/* allows for 5us (in 10ns units) before GT can go to RC6 */
53
		intel_uncore_write(uncore, GUC_ARAT_C6DIS, 0x1FF);
54 55 56 57
	}
}

/* Copy RSA signature from the fw image to HW for verification */
58 59
static void guc_xfer_rsa(struct intel_uc_fw *guc_fw,
			 struct intel_uncore *uncore)
60
{
61
	u32 rsa[UOS_RSA_SCRATCH_COUNT];
62
	size_t copied;
63 64
	int i;

65
	copied = intel_uc_fw_copy_rsa(guc_fw, rsa, sizeof(rsa));
66
	GEM_BUG_ON(copied < sizeof(rsa));
67

68
	for (i = 0; i < UOS_RSA_SCRATCH_COUNT; i++)
69
		intel_uncore_write(uncore, UOS_RSA_SCRATCH(i), rsa[i]);
70 71
}

72 73 74 75 76 77 78 79 80
/*
 * Read the GuC status register (GUC_STATUS) and store it in the
 * specified location; then return a boolean indicating whether
 * the value matches either of two values representing completion
 * of the GuC boot process.
 *
 * This is used for polling the GuC status in a wait_for()
 * loop below.
 */
81
static inline bool guc_ready(struct intel_uncore *uncore, u32 *status)
82
{
83
	u32 val = intel_uncore_read(uncore, GUC_STATUS);
84 85 86 87 88 89 90
	u32 uk_val = val & GS_UKERNEL_MASK;

	*status = val;
	return (uk_val == GS_UKERNEL_READY) ||
		((val & GS_MIA_CORE_STATE) && (uk_val == GS_UKERNEL_LAPIC_DONE));
}

91
static int guc_wait_ucode(struct intel_uncore *uncore)
92 93 94 95
{
	u32 status;
	int ret;

96
	/*
97
	 * Wait for the GuC to start up.
98 99 100
	 * NB: Docs recommend not using the interrupt for completion.
	 * Measurements indicate this should take no more than 20ms, so a
	 * timeout here indicates that the GuC has failed and is unusable.
101 102
	 * (Higher levels of the driver may decide to reset the GuC and
	 * attempt the ucode load again if this happens.)
103
	 */
104
	ret = wait_for(guc_ready(uncore, &status), 100);
105
	DRM_DEBUG_DRIVER("GuC status %#x\n", status);
106 107 108 109 110 111

	if ((status & GS_BOOTROM_MASK) == GS_BOOTROM_RSA_FAILED) {
		DRM_ERROR("GuC firmware signature verification failed\n");
		ret = -ENOEXEC;
	}

112 113
	if ((status & GS_UKERNEL_MASK) == GS_UKERNEL_EXCEPTION) {
		DRM_ERROR("GuC firmware exception. EIP: %#x\n",
114
			  intel_uncore_read(uncore, SOFT_SCRATCH(13)));
115 116 117
		ret = -ENXIO;
	}

118 119 120
	return ret;
}

121 122 123
/**
 * intel_guc_fw_upload() - load GuC uCode to device
 * @guc: intel_guc structure
124
 *
125 126 127 128 129 130 131
 * Called from intel_uc_init_hw() during driver load, resume from sleep and
 * after a GPU reset.
 *
 * The firmware image should have already been fetched into memory, so only
 * check that fetch succeeded, and then transfer the image to the h/w.
 *
 * Return:	non-zero code on error
132
 */
133
int intel_guc_fw_upload(struct intel_guc *guc)
134
{
135
	struct intel_gt *gt = guc_to_gt(guc);
136
	struct intel_uncore *uncore = gt->uncore;
137 138
	int ret;

139
	guc_prepare_xfer(uncore);
140

141 142 143 144 145
	/*
	 * Note that GuC needs the CSS header plus uKernel code to be copied
	 * by the DMA engine in one operation, whereas the RSA signature is
	 * loaded via MMIO.
	 */
146
	guc_xfer_rsa(&guc->fw, uncore);
147

148 149 150 151 152 153 154
	/*
	 * Current uCode expects the code to be loaded at 8k; locations below
	 * this are used for the stack.
	 */
	ret = intel_uc_fw_upload(&guc->fw, gt, 0x2000, UOS_MOVE);
	if (ret)
		goto out;
155

156 157 158
	ret = guc_wait_ucode(uncore);
	if (ret)
		goto out;
159

160 161
	guc->fw.status = INTEL_UC_FIRMWARE_RUNNING;
	return 0;
162

163 164
out:
	guc->fw.status = INTEL_UC_FIRMWARE_FAIL;
165
	return ret;
166
}