xilinx_uartps.c 43.3 KB
Newer Older
1
/*
2
 * Cadence UART driver (found in Xilinx Zynq)
3
 *
S
Soren Brinkmann 已提交
4
 * 2011 - 2014 (C) Xilinx Inc.
5 6 7 8 9 10
 *
 * This program is free software; you can redistribute it
 * and/or modify it under the terms of the GNU General Public
 * License as published by the Free Software Foundation;
 * either version 2 of the License, or (at your option) any
 * later version.
11 12 13 14
 *
 * This driver has originally been pushed by Xilinx using a Zynq-branding. This
 * still shows in the naming of this file, the kconfig symbols and some symbols
 * in the code.
15 16
 */

17 18 19 20
#if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

21
#include <linux/platform_device.h>
22
#include <linux/serial.h>
23
#include <linux/console.h>
24
#include <linux/serial_core.h>
25
#include <linux/slab.h>
26 27
#include <linux/tty.h>
#include <linux/tty_flip.h>
28
#include <linux/clk.h>
29 30 31
#include <linux/irq.h>
#include <linux/io.h>
#include <linux/of.h>
32
#include <linux/module.h>
33

34 35 36 37 38 39
#define CDNS_UART_TTY_NAME	"ttyPS"
#define CDNS_UART_NAME		"xuartps"
#define CDNS_UART_MAJOR		0	/* use dynamic node allocation */
#define CDNS_UART_MINOR		0	/* works best with devtmpfs */
#define CDNS_UART_NR_PORTS	2
#define CDNS_UART_FIFO_SIZE	64	/* FIFO size */
40
#define CDNS_UART_REGISTER_SPACE	0x1000
41

S
Suneel 已提交
42 43 44 45 46 47 48 49 50 51
/* Rx Trigger level */
static int rx_trigger_level = 56;
module_param(rx_trigger_level, uint, S_IRUGO);
MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");

/* Rx Timeout */
static int rx_timeout = 10;
module_param(rx_timeout, uint, S_IRUGO);
MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");

S
Soren Brinkmann 已提交
52
/* Register offsets for the UART. */
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
#define CDNS_UART_CR_OFFSET		0x00  /* Control Register */
#define CDNS_UART_MR_OFFSET		0x04  /* Mode Register */
#define CDNS_UART_IER_OFFSET		0x08  /* Interrupt Enable */
#define CDNS_UART_IDR_OFFSET		0x0C  /* Interrupt Disable */
#define CDNS_UART_IMR_OFFSET		0x10  /* Interrupt Mask */
#define CDNS_UART_ISR_OFFSET		0x14  /* Interrupt Status */
#define CDNS_UART_BAUDGEN_OFFSET	0x18  /* Baud Rate Generator */
#define CDNS_UART_RXTOUT_OFFSET		0x1C  /* RX Timeout */
#define CDNS_UART_RXWM_OFFSET		0x20  /* RX FIFO Trigger Level */
#define CDNS_UART_MODEMCR_OFFSET	0x24  /* Modem Control */
#define CDNS_UART_MODEMSR_OFFSET	0x28  /* Modem Status */
#define CDNS_UART_SR_OFFSET		0x2C  /* Channel Status */
#define CDNS_UART_FIFO_OFFSET		0x30  /* FIFO */
#define CDNS_UART_BAUDDIV_OFFSET	0x34  /* Baud Rate Divider */
#define CDNS_UART_FLOWDEL_OFFSET	0x38  /* Flow Delay */
#define CDNS_UART_IRRX_PWIDTH_OFFSET	0x3C  /* IR Min Received Pulse Width */
#define CDNS_UART_IRTX_PWIDTH_OFFSET	0x40  /* IR Transmitted pulse Width */
#define CDNS_UART_TXWM_OFFSET		0x44  /* TX FIFO Trigger Level */
S
Soren Brinkmann 已提交
71 72

/* Control Register Bit Definitions */
73 74 75 76 77 78 79 80 81
#define CDNS_UART_CR_STOPBRK	0x00000100  /* Stop TX break */
#define CDNS_UART_CR_STARTBRK	0x00000080  /* Set TX break */
#define CDNS_UART_CR_TX_DIS	0x00000020  /* TX disabled. */
#define CDNS_UART_CR_TX_EN	0x00000010  /* TX enabled */
#define CDNS_UART_CR_RX_DIS	0x00000008  /* RX disabled. */
#define CDNS_UART_CR_RX_EN	0x00000004  /* RX enabled */
#define CDNS_UART_CR_TXRST	0x00000002  /* TX logic reset */
#define CDNS_UART_CR_RXRST	0x00000001  /* RX logic reset */
#define CDNS_UART_CR_RST_TO	0x00000040  /* Restart Timeout Counter */
82

S
Soren Brinkmann 已提交
83 84
/*
 * Mode Register:
85 86 87 88
 * The mode register (MR) defines the mode of transfer as well as the data
 * format. If this register is modified during transmission or reception,
 * data validity cannot be guaranteed.
 */
89 90 91
#define CDNS_UART_MR_CLKSEL		0x00000001  /* Pre-scalar selection */
#define CDNS_UART_MR_CHMODE_L_LOOP	0x00000200  /* Local loop back mode */
#define CDNS_UART_MR_CHMODE_NORM	0x00000000  /* Normal mode */
92

93 94
#define CDNS_UART_MR_STOPMODE_2_BIT	0x00000080  /* 2 stop bits */
#define CDNS_UART_MR_STOPMODE_1_BIT	0x00000000  /* 1 stop bit */
95

96 97 98 99 100
#define CDNS_UART_MR_PARITY_NONE	0x00000020  /* No parity mode */
#define CDNS_UART_MR_PARITY_MARK	0x00000018  /* Mark parity mode */
#define CDNS_UART_MR_PARITY_SPACE	0x00000010  /* Space parity mode */
#define CDNS_UART_MR_PARITY_ODD		0x00000008  /* Odd parity mode */
#define CDNS_UART_MR_PARITY_EVEN	0x00000000  /* Even parity mode */
101

102 103 104
#define CDNS_UART_MR_CHARLEN_6_BIT	0x00000006  /* 6 bits data */
#define CDNS_UART_MR_CHARLEN_7_BIT	0x00000004  /* 7 bits data */
#define CDNS_UART_MR_CHARLEN_8_BIT	0x00000000  /* 8 bits data */
105

S
Soren Brinkmann 已提交
106 107
/*
 * Interrupt Registers:
108 109 110 111 112 113 114 115 116
 * Interrupt control logic uses the interrupt enable register (IER) and the
 * interrupt disable register (IDR) to set the value of the bits in the
 * interrupt mask register (IMR). The IMR determines whether to pass an
 * interrupt to the interrupt status register (ISR).
 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
 * Reading either IER or IDR returns 0x00.
 * All four registers have the same bit definitions.
 */
117 118 119 120 121 122 123 124 125 126 127
#define CDNS_UART_IXR_TOUT	0x00000100 /* RX Timeout error interrupt */
#define CDNS_UART_IXR_PARITY	0x00000080 /* Parity error interrupt */
#define CDNS_UART_IXR_FRAMING	0x00000040 /* Framing error interrupt */
#define CDNS_UART_IXR_OVERRUN	0x00000020 /* Overrun error interrupt */
#define CDNS_UART_IXR_TXFULL	0x00000010 /* TX FIFO Full interrupt */
#define CDNS_UART_IXR_TXEMPTY	0x00000008 /* TX FIFO empty interrupt */
#define CDNS_UART_ISR_RXEMPTY	0x00000002 /* RX FIFO empty interrupt */
#define CDNS_UART_IXR_RXTRIG	0x00000001 /* RX FIFO trigger interrupt */
#define CDNS_UART_IXR_RXFULL	0x00000004 /* RX FIFO full interrupt. */
#define CDNS_UART_IXR_RXEMPTY	0x00000002 /* RX FIFO empty interrupt. */
#define CDNS_UART_IXR_MASK	0x00001FFF /* Valid bit mask */
128

129
/* Goes in read_status_mask for break detection as the HW doesn't do it*/
130
#define CDNS_UART_IXR_BRK	0x80000000
131

132 133 134 135 136 137 138 139 140
/*
 * Modem Control register:
 * The read/write Modem Control register controls the interface with the modem
 * or data set, or a peripheral device emulating a modem.
 */
#define CDNS_UART_MODEMCR_FCM	0x00000020 /* Automatic flow control mode */
#define CDNS_UART_MODEMCR_RTS	0x00000002 /* Request to send output control */
#define CDNS_UART_MODEMCR_DTR	0x00000001 /* Data Terminal Ready */

S
Soren Brinkmann 已提交
141 142
/*
 * Channel Status Register:
143 144 145 146
 * The channel status register (CSR) is provided to enable the control logic
 * to monitor the status of bits in the channel interrupt status register,
 * even if these are masked out by the interrupt mask register.
 */
147 148 149 150
#define CDNS_UART_SR_RXEMPTY	0x00000002 /* RX FIFO empty */
#define CDNS_UART_SR_TXEMPTY	0x00000008 /* TX FIFO empty */
#define CDNS_UART_SR_TXFULL	0x00000010 /* TX FIFO full */
#define CDNS_UART_SR_RXTRIG	0x00000001 /* Rx Trigger */
151

152
/* baud dividers min/max values */
153 154 155
#define CDNS_UART_BDIV_MIN	4
#define CDNS_UART_BDIV_MAX	255
#define CDNS_UART_CD_MAX	65535
156

157
/**
158
 * struct cdns_uart - device data
159
 * @port:		Pointer to the UART port
160 161
 * @uartclk:		Reference clock
 * @pclk:		APB clock
162 163
 * @baud:		Current baud rate
 * @clk_rate_change_nb:	Notifier block for clock changes
164
 */
165
struct cdns_uart {
166
	struct uart_port	*port;
167 168
	struct clk		*uartclk;
	struct clk		*pclk;
169 170
	unsigned int		baud;
	struct notifier_block	clk_rate_change_nb;
171
};
172 173
#define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
		clk_rate_change_nb);
174

175
static void cdns_uart_handle_rx(struct uart_port *port, unsigned int isrstatus)
176
{
177 178 179 180 181
	/*
	 * There is no hardware break detection, so we interpret framing
	 * error with all-zeros data as a break sequence. Most of the time,
	 * there's another non-zero byte at the end of the sequence.
	 */
182
	if (isrstatus & CDNS_UART_IXR_FRAMING) {
183
		while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
184
					CDNS_UART_SR_RXEMPTY)) {
185
			if (!readl(port->membase + CDNS_UART_FIFO_OFFSET)) {
186 187
				port->read_status_mask |= CDNS_UART_IXR_BRK;
				isrstatus &= ~CDNS_UART_IXR_FRAMING;
188 189
			}
		}
190 191
		writel(CDNS_UART_IXR_FRAMING,
				port->membase + CDNS_UART_ISR_OFFSET);
192 193
	}

194
	/* drop byte with parity error if IGNPAR specified */
195 196
	if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
		isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
197 198 199 200

	isrstatus &= port->read_status_mask;
	isrstatus &= ~port->ignore_status_mask;

201 202
	if ((isrstatus & CDNS_UART_IXR_TOUT) ||
		(isrstatus & CDNS_UART_IXR_RXTRIG)) {
203
		/* Receive Timeout Interrupt */
204 205
		while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
					CDNS_UART_SR_RXEMPTY)) {
206 207 208
			u32 data;
			char status = TTY_NORMAL;

209
			data = readl(port->membase + CDNS_UART_FIFO_OFFSET);
210 211 212

			/* Non-NULL byte after BREAK is garbage (99%) */
			if (data && (port->read_status_mask &
213 214
						CDNS_UART_IXR_BRK)) {
				port->read_status_mask &= ~CDNS_UART_IXR_BRK;
215 216 217 218 219
				port->icount.brk++;
				if (uart_handle_break(port))
					continue;
			}

220
#ifdef SUPPORT_SYSRQ
221 222 223 224 225 226 227 228 229 230 231 232 233
			/*
			 * uart_handle_sysrq_char() doesn't work if
			 * spinlocked, for some reason
			 */
			 if (port->sysrq) {
				spin_unlock(&port->lock);
				if (uart_handle_sysrq_char(port,
							(unsigned char)data)) {
					spin_lock(&port->lock);
					continue;
				}
				spin_lock(&port->lock);
			}
234
#endif
235

236 237
			port->icount.rx++;

238
			if (isrstatus & CDNS_UART_IXR_PARITY) {
239 240
				port->icount.parity++;
				status = TTY_PARITY;
241
			} else if (isrstatus & CDNS_UART_IXR_FRAMING) {
242 243
				port->icount.frame++;
				status = TTY_FRAME;
244
			} else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
245
				port->icount.overrun++;
S
Soren Brinkmann 已提交
246
			}
247

248
			uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
249
					 data, status);
250
		}
J
Jiri Slaby 已提交
251
		tty_flip_buffer_push(&port->state->port);
252
	}
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
}

/**
 * cdns_uart_isr - Interrupt handler
 * @irq: Irq number
 * @dev_id: Id of the port
 *
 * Return: IRQHANDLED
 */
static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
{
	struct uart_port *port = (struct uart_port *)dev_id;
	unsigned long flags;
	unsigned int isrstatus, numbytes;

	spin_lock_irqsave(&port->lock, flags);

	/* Read the interrupt status register to determine which
	 * interrupt(s) is/are active.
	 */
	isrstatus = readl(port->membase + CDNS_UART_ISR_OFFSET);

	cdns_uart_handle_rx(port, isrstatus);
276 277

	/* Dispatch an appropriate handler */
278
	if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
279
		if (uart_circ_empty(&port->state->xmit)) {
280 281
			writel(CDNS_UART_IXR_TXEMPTY,
					port->membase + CDNS_UART_IDR_OFFSET);
282 283 284 285 286 287 288
		} else {
			numbytes = port->fifosize;
			/* Break if no more data available in the UART buffer */
			while (numbytes--) {
				if (uart_circ_empty(&port->state->xmit))
					break;
				/* Get the data from the UART circular buffer
289
				 * and write it to the cdns_uart's TX_FIFO
290 291
				 * register.
				 */
292 293 294
				writel(port->state->xmit.buf[
						port->state->xmit.tail],
					port->membase + CDNS_UART_FIFO_OFFSET);
295 296 297 298 299 300 301

				port->icount.tx++;

				/* Adjust the tail of the UART buffer and wrap
				 * the buffer if it reaches limit.
				 */
				port->state->xmit.tail =
S
Soren Brinkmann 已提交
302
					(port->state->xmit.tail + 1) &
303 304 305 306 307 308 309 310 311
						(UART_XMIT_SIZE - 1);
			}

			if (uart_circ_chars_pending(
					&port->state->xmit) < WAKEUP_CHARS)
				uart_write_wakeup(port);
		}
	}

312
	writel(isrstatus, port->membase + CDNS_UART_ISR_OFFSET);
313 314 315 316 317 318 319 320

	/* be sure to release the lock and tty before leaving */
	spin_unlock_irqrestore(&port->lock, flags);

	return IRQ_HANDLED;
}

/**
321
 * cdns_uart_calc_baud_divs - Calculate baud rate divisors
322 323 324 325 326
 * @clk: UART module input clock
 * @baud: Desired baud rate
 * @rbdiv: BDIV value (return value)
 * @rcd: CD value (return value)
 * @div8: Value for clk_sel bit in mod (return value)
327
 * Return: baud rate, requested baud when possible, or actual baud when there
328 329 330 331 332 333 334 335 336 337 338 339
 *	was too much error, zero if no valid divisors are found.
 *
 * Formula to obtain baud rate is
 *	baud_tx/rx rate = clk/CD * (BDIV + 1)
 *	input_clk = (Uart User Defined Clock or Apb Clock)
 *		depends on UCLKEN in MR Reg
 *	clk = input_clk or input_clk/8;
 *		depends on CLKS in MR reg
 *	CD and BDIV depends on values in
 *			baud rate generate register
 *			baud rate clock divisor register
 */
340 341
static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
		unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
342
{
343 344 345
	u32 cd, bdiv;
	unsigned int calc_baud;
	unsigned int bestbaud = 0;
346
	unsigned int bauderror;
347
	unsigned int besterror = ~0;
348

349
	if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
350 351 352 353 354
		*div8 = 1;
		clk /= 8;
	} else {
		*div8 = 0;
	}
355

356
	for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
357
		cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
358
		if (cd < 1 || cd > CDNS_UART_CD_MAX)
359 360
			continue;

361
		calc_baud = clk / (cd * (bdiv + 1));
362 363 364 365 366 367

		if (baud > calc_baud)
			bauderror = baud - calc_baud;
		else
			bauderror = calc_baud - baud;

368 369 370 371 372
		if (besterror > bauderror) {
			*rbdiv = bdiv;
			*rcd = cd;
			bestbaud = calc_baud;
			besterror = bauderror;
373 374
		}
	}
375 376 377 378 379 380
	/* use the values when percent error is acceptable */
	if (((besterror * 100) / baud) < 3)
		bestbaud = baud;

	return bestbaud;
}
381

382
/**
383
 * cdns_uart_set_baud_rate - Calculate and set the baud rate
384 385
 * @port: Handle to the uart port structure
 * @baud: Baud rate to set
386
 * Return: baud rate, requested baud when possible, or actual baud when there
387 388
 *	   was too much error, zero if no valid divisors are found.
 */
389
static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
390 391 392
		unsigned int baud)
{
	unsigned int calc_baud;
393
	u32 cd = 0, bdiv = 0;
394 395
	u32 mreg;
	int div8;
396
	struct cdns_uart *cdns_uart = port->private_data;
397

398
	calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
399 400 401
			&div8);

	/* Write new divisors to hardware */
402
	mreg = readl(port->membase + CDNS_UART_MR_OFFSET);
403
	if (div8)
404
		mreg |= CDNS_UART_MR_CLKSEL;
405
	else
406
		mreg &= ~CDNS_UART_MR_CLKSEL;
407 408 409
	writel(mreg, port->membase + CDNS_UART_MR_OFFSET);
	writel(cd, port->membase + CDNS_UART_BAUDGEN_OFFSET);
	writel(bdiv, port->membase + CDNS_UART_BAUDDIV_OFFSET);
410
	cdns_uart->baud = baud;
411 412 413 414

	return calc_baud;
}

415
#ifdef CONFIG_COMMON_CLK
416
/**
417
 * cdns_uart_clk_notitifer_cb - Clock notifier callback
418 419 420
 * @nb:		Notifier block
 * @event:	Notify event
 * @data:	Notifier data
S
Soren Brinkmann 已提交
421
 * Return:	NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
422
 */
423
static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
424 425 426 427 428 429 430
		unsigned long event, void *data)
{
	u32 ctrl_reg;
	struct uart_port *port;
	int locked = 0;
	struct clk_notifier_data *ndata = data;
	unsigned long flags = 0;
431
	struct cdns_uart *cdns_uart = to_cdns_uart(nb);
432

433
	port = cdns_uart->port;
434 435 436 437 438 439
	if (port->suspended)
		return NOTIFY_OK;

	switch (event) {
	case PRE_RATE_CHANGE:
	{
S
Soren Brinkmann 已提交
440
		u32 bdiv, cd;
441 442 443 444 445 446
		int div8;

		/*
		 * Find out if current baud-rate can be achieved with new clock
		 * frequency.
		 */
447
		if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
448 449
					&bdiv, &cd, &div8)) {
			dev_warn(port->dev, "clock rate change rejected\n");
450
			return NOTIFY_BAD;
451
		}
452

453
		spin_lock_irqsave(&cdns_uart->port->lock, flags);
454 455

		/* Disable the TX and RX to set baud rate */
456
		ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
457
		ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
458
		writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
459

460
		spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
461 462 463 464 465 466 467 468 469

		return NOTIFY_OK;
	}
	case POST_RATE_CHANGE:
		/*
		 * Set clk dividers to generate correct baud with new clock
		 * frequency.
		 */

470
		spin_lock_irqsave(&cdns_uart->port->lock, flags);
471 472 473 474

		locked = 1;
		port->uartclk = ndata->new_rate;

475 476
		cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
				cdns_uart->baud);
477 478 479
		/* fall through */
	case ABORT_RATE_CHANGE:
		if (!locked)
480
			spin_lock_irqsave(&cdns_uart->port->lock, flags);
481 482

		/* Set TX/RX Reset */
483
		ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
484
		ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
485
		writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
486

487
		while (readl(port->membase + CDNS_UART_CR_OFFSET) &
488
				(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
489 490 491 492 493 494 495
			cpu_relax();

		/*
		 * Clear the RX disable and TX disable bits and then set the TX
		 * enable bit and RX enable bit to enable the transmitter and
		 * receiver.
		 */
496 497
		writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
		ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
498 499
		ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
		ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
500
		writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
501

502
		spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
503 504 505 506 507 508

		return NOTIFY_OK;
	default:
		return NOTIFY_DONE;
	}
}
509
#endif
510

511
/**
512
 * cdns_uart_start_tx -  Start transmitting bytes
513
 * @port: Handle to the uart port structure
514
 */
515
static void cdns_uart_start_tx(struct uart_port *port)
516 517 518
{
	unsigned int status, numbytes = port->fifosize;

519
	if (uart_tx_stopped(port))
520 521
		return;

522 523
	/*
	 * Set the TX enable bit and clear the TX disable bit to enable the
524 525
	 * transmitter.
	 */
526 527 528 529
	status = readl(port->membase + CDNS_UART_CR_OFFSET);
	status &= ~CDNS_UART_CR_TX_DIS;
	status |= CDNS_UART_CR_TX_EN;
	writel(status, port->membase + CDNS_UART_CR_OFFSET);
530

531 532 533
	if (uart_circ_empty(&port->state->xmit))
		return;

534
	while (numbytes-- && ((readl(port->membase + CDNS_UART_SR_OFFSET) &
535
				CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
536 537 538 539 540
		/* Break if no more data available in the UART buffer */
		if (uart_circ_empty(&port->state->xmit))
			break;

		/* Get the data from the UART circular buffer and
541
		 * write it to the cdns_uart's TX_FIFO register.
542
		 */
543 544
		writel(port->state->xmit.buf[port->state->xmit.tail],
				port->membase + CDNS_UART_FIFO_OFFSET);
545 546 547 548 549 550 551 552
		port->icount.tx++;

		/* Adjust the tail of the UART buffer and wrap
		 * the buffer if it reaches limit.
		 */
		port->state->xmit.tail = (port->state->xmit.tail + 1) &
					(UART_XMIT_SIZE - 1);
	}
553
	writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR_OFFSET);
554
	/* Enable the TX Empty interrupt */
555
	writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER_OFFSET);
556 557 558 559 560 561

	if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);
}

/**
562
 * cdns_uart_stop_tx - Stop TX
563
 * @port: Handle to the uart port structure
564
 */
565
static void cdns_uart_stop_tx(struct uart_port *port)
566 567 568
{
	unsigned int regval;

569
	regval = readl(port->membase + CDNS_UART_CR_OFFSET);
570
	regval |= CDNS_UART_CR_TX_DIS;
571
	/* Disable the transmitter */
572
	writel(regval, port->membase + CDNS_UART_CR_OFFSET);
573 574 575
}

/**
576
 * cdns_uart_stop_rx - Stop RX
577
 * @port: Handle to the uart port structure
578
 */
579
static void cdns_uart_stop_rx(struct uart_port *port)
580 581 582
{
	unsigned int regval;

583
	regval = readl(port->membase + CDNS_UART_CR_OFFSET);
584
	regval |= CDNS_UART_CR_RX_DIS;
585
	/* Disable the receiver */
586
	writel(regval, port->membase + CDNS_UART_CR_OFFSET);
587 588 589
}

/**
590
 * cdns_uart_tx_empty -  Check whether TX is empty
591 592
 * @port: Handle to the uart port structure
 *
593 594
 * Return: TIOCSER_TEMT on success, 0 otherwise
 */
595
static unsigned int cdns_uart_tx_empty(struct uart_port *port)
596 597 598
{
	unsigned int status;

599 600
	status = readl(port->membase + CDNS_UART_SR_OFFSET) &
				CDNS_UART_SR_TXEMPTY;
601 602 603 604
	return status ? TIOCSER_TEMT : 0;
}

/**
605
 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
606 607 608
 *			transmitting char breaks
 * @port: Handle to the uart port structure
 * @ctl: Value based on which start or stop decision is taken
609
 */
610
static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
611 612 613 614 615 616
{
	unsigned int status;
	unsigned long flags;

	spin_lock_irqsave(&port->lock, flags);

617
	status = readl(port->membase + CDNS_UART_CR_OFFSET);
618 619

	if (ctl == -1)
620 621
		writel(CDNS_UART_CR_STARTBRK | status,
				port->membase + CDNS_UART_CR_OFFSET);
622
	else {
623
		if ((status & CDNS_UART_CR_STOPBRK) == 0)
624 625
			writel(CDNS_UART_CR_STOPBRK | status,
					port->membase + CDNS_UART_CR_OFFSET);
626 627 628 629 630
	}
	spin_unlock_irqrestore(&port->lock, flags);
}

/**
631
 * cdns_uart_set_termios - termios operations, handling data length, parity,
632 633 634 635
 *				stop bits, flow control, baud rate
 * @port: Handle to the uart port structure
 * @termios: Handle to the input termios structure
 * @old: Values of the previously saved termios structure
636
 */
637
static void cdns_uart_set_termios(struct uart_port *port,
638 639 640
				struct ktermios *termios, struct ktermios *old)
{
	unsigned int cval = 0;
641
	unsigned int baud, minbaud, maxbaud;
642 643 644 645 646
	unsigned long flags;
	unsigned int ctrl_reg, mode_reg;

	spin_lock_irqsave(&port->lock, flags);

647
	/* Wait for the transmit FIFO to empty before making changes */
648 649 650
	if (!(readl(port->membase + CDNS_UART_CR_OFFSET) &
				CDNS_UART_CR_TX_DIS)) {
		while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
651 652 653
				CDNS_UART_SR_TXEMPTY)) {
			cpu_relax();
		}
654 655 656
	}

	/* Disable the TX and RX to set baud rate */
657
	ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
658
	ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
659
	writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
660

661 662 663 664 665
	/*
	 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
	 * min and max baud should be calculated here based on port->uartclk.
	 * this way we get a valid baud and can safely call set_baud()
	 */
666 667 668
	minbaud = port->uartclk /
			((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
	maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
669
	baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
670
	baud = cdns_uart_set_baud_rate(port, baud);
671 672 673
	if (tty_termios_baud_rate(termios))
		tty_termios_encode_baud_rate(termios, baud, baud);

S
Soren Brinkmann 已提交
674
	/* Update the per-port timeout. */
675 676 677
	uart_update_timeout(port, termios->c_cflag, baud);

	/* Set TX/RX Reset */
678
	ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
679
	ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
680
	writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
681

S
Soren Brinkmann 已提交
682 683
	/*
	 * Clear the RX disable and TX disable bits and then set the TX enable
684 685
	 * bit and RX enable bit to enable the transmitter and receiver.
	 */
686
	ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
687 688
	ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
	ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
689
	writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
690

691
	writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
692

693 694
	port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
			CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
695 696 697
	port->ignore_status_mask = 0;

	if (termios->c_iflag & INPCK)
698 699
		port->read_status_mask |= CDNS_UART_IXR_PARITY |
		CDNS_UART_IXR_FRAMING;
700 701

	if (termios->c_iflag & IGNPAR)
702 703
		port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
			CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
704 705 706

	/* ignore all characters if CREAD is not set */
	if ((termios->c_cflag & CREAD) == 0)
707 708 709
		port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
			CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
			CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
710

711
	mode_reg = readl(port->membase + CDNS_UART_MR_OFFSET);
712 713 714 715

	/* Handling Data Size */
	switch (termios->c_cflag & CSIZE) {
	case CS6:
716
		cval |= CDNS_UART_MR_CHARLEN_6_BIT;
717 718
		break;
	case CS7:
719
		cval |= CDNS_UART_MR_CHARLEN_7_BIT;
720 721 722
		break;
	default:
	case CS8:
723
		cval |= CDNS_UART_MR_CHARLEN_8_BIT;
724 725 726 727 728 729 730
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= CS8;
		break;
	}

	/* Handling Parity and Stop Bits length */
	if (termios->c_cflag & CSTOPB)
731
		cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
732
	else
733
		cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
734 735 736 737 738

	if (termios->c_cflag & PARENB) {
		/* Mark or Space parity */
		if (termios->c_cflag & CMSPAR) {
			if (termios->c_cflag & PARODD)
739
				cval |= CDNS_UART_MR_PARITY_MARK;
740
			else
741
				cval |= CDNS_UART_MR_PARITY_SPACE;
742 743
		} else {
			if (termios->c_cflag & PARODD)
744
				cval |= CDNS_UART_MR_PARITY_ODD;
745
			else
746
				cval |= CDNS_UART_MR_PARITY_EVEN;
747 748
		}
	} else {
749
		cval |= CDNS_UART_MR_PARITY_NONE;
750 751
	}
	cval |= mode_reg & 1;
752
	writel(cval, port->membase + CDNS_UART_MR_OFFSET);
753 754 755 756 757

	spin_unlock_irqrestore(&port->lock, flags);
}

/**
758
 * cdns_uart_startup - Called when an application opens a cdns_uart port
759 760
 * @port: Handle to the uart port structure
 *
S
Soren Brinkmann 已提交
761
 * Return: 0 on success, negative errno otherwise
762
 */
763
static int cdns_uart_startup(struct uart_port *port)
764
{
765
	unsigned long flags;
766 767
	unsigned int retval = 0, status = 0;

768
	retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
769 770 771 772
								(void *)port);
	if (retval)
		return retval;

773 774
	spin_lock_irqsave(&port->lock, flags);

775
	/* Disable the TX and RX */
776 777
	writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
			port->membase + CDNS_UART_CR_OFFSET);
778 779 780 781

	/* Set the Control Register with TX/RX Enable, TX/RX Reset,
	 * no break chars.
	 */
782 783
	writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
			port->membase + CDNS_UART_CR_OFFSET);
784

785 786 787
	/*
	 * Clear the RX disable bit and then set the RX enable bit to enable
	 * the receiver.
788
	 */
789 790 791 792
	status = readl(port->membase + CDNS_UART_CR_OFFSET);
	status &= CDNS_UART_CR_RX_DIS;
	status |= CDNS_UART_CR_RX_EN;
	writel(status, port->membase + CDNS_UART_CR_OFFSET);
793 794 795 796

	/* Set the Mode Register with normal mode,8 data bits,1 stop bit,
	 * no parity.
	 */
797
	writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
798
		| CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
799
		port->membase + CDNS_UART_MR_OFFSET);
800

S
Suneel 已提交
801 802 803 804
	/*
	 * Set the RX FIFO Trigger level to use most of the FIFO, but it
	 * can be tuned with a module parameter
	 */
805
	writel(rx_trigger_level, port->membase + CDNS_UART_RXWM_OFFSET);
806

S
Suneel 已提交
807 808 809 810
	/*
	 * Receive Timeout register is enabled but it
	 * can be tuned with a module parameter
	 */
811
	writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
812

813
	/* Clear out any pending interrupts before enabling them */
814 815
	writel(readl(port->membase + CDNS_UART_ISR_OFFSET),
			port->membase + CDNS_UART_ISR_OFFSET);
816 817

	/* Set the Interrupt Registers with desired interrupts */
818
	writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
819 820
		CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
		CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
821
		port->membase + CDNS_UART_IER_OFFSET);
822

823 824
	spin_unlock_irqrestore(&port->lock, flags);

825 826 827 828
	return retval;
}

/**
829
 * cdns_uart_shutdown - Called when an application closes a cdns_uart port
830
 * @port: Handle to the uart port structure
831
 */
832
static void cdns_uart_shutdown(struct uart_port *port)
833 834
{
	int status;
835 836 837
	unsigned long flags;

	spin_lock_irqsave(&port->lock, flags);
838 839

	/* Disable interrupts */
840 841
	status = readl(port->membase + CDNS_UART_IMR_OFFSET);
	writel(status, port->membase + CDNS_UART_IDR_OFFSET);
842
	writel(0xffffffff, port->membase + CDNS_UART_ISR_OFFSET);
843 844

	/* Disable the TX and RX */
845 846
	writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
			port->membase + CDNS_UART_CR_OFFSET);
847 848 849

	spin_unlock_irqrestore(&port->lock, flags);

850 851 852 853
	free_irq(port->irq, port);
}

/**
854
 * cdns_uart_type - Set UART type to cdns_uart port
855 856
 * @port: Handle to the uart port structure
 *
857 858
 * Return: string on success, NULL otherwise
 */
859
static const char *cdns_uart_type(struct uart_port *port)
860
{
861
	return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
862 863 864
}

/**
865
 * cdns_uart_verify_port - Verify the port params
866 867 868
 * @port: Handle to the uart port structure
 * @ser: Handle to the structure whose members are compared
 *
S
Soren Brinkmann 已提交
869
 * Return: 0 on success, negative errno otherwise.
870
 */
871
static int cdns_uart_verify_port(struct uart_port *port,
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
					struct serial_struct *ser)
{
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
		return -EINVAL;
	if (port->irq != ser->irq)
		return -EINVAL;
	if (ser->io_type != UPIO_MEM)
		return -EINVAL;
	if (port->iobase != ser->port)
		return -EINVAL;
	if (ser->hub6 != 0)
		return -EINVAL;
	return 0;
}

/**
888 889
 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
 *				called when the driver adds a cdns_uart port via
890 891 892
 *				uart_add_one_port()
 * @port: Handle to the uart port structure
 *
S
Soren Brinkmann 已提交
893
 * Return: 0 on success, negative errno otherwise.
894
 */
895
static int cdns_uart_request_port(struct uart_port *port)
896
{
897 898
	if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
					 CDNS_UART_NAME)) {
899 900 901
		return -ENOMEM;
	}

902
	port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
903 904
	if (!port->membase) {
		dev_err(port->dev, "Unable to map registers\n");
905
		release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
906 907 908 909 910 911
		return -ENOMEM;
	}
	return 0;
}

/**
912
 * cdns_uart_release_port - Release UART port
913
 * @port: Handle to the uart port structure
S
Soren Brinkmann 已提交
914
 *
915 916
 * Release the memory region attached to a cdns_uart port. Called when the
 * driver removes a cdns_uart port via uart_remove_one_port().
917
 */
918
static void cdns_uart_release_port(struct uart_port *port)
919
{
920
	release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
921 922 923 924 925
	iounmap(port->membase);
	port->membase = NULL;
}

/**
926
 * cdns_uart_config_port - Configure UART port
927 928
 * @port: Handle to the uart port structure
 * @flags: If any
929
 */
930
static void cdns_uart_config_port(struct uart_port *port, int flags)
931
{
932
	if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
933 934 935 936
		port->type = PORT_XUARTPS;
}

/**
937
 * cdns_uart_get_mctrl - Get the modem control state
938 939
 * @port: Handle to the uart port structure
 *
940 941
 * Return: the modem control state
 */
942
static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
943 944 945 946
{
	return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
}

947
static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
948
{
949 950
	u32 val;

951
	val = readl(port->membase + CDNS_UART_MODEMCR_OFFSET);
952 953 954 955 956 957 958 959

	val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);

	if (mctrl & TIOCM_RTS)
		val |= CDNS_UART_MODEMCR_RTS;
	if (mctrl & TIOCM_DTR)
		val |= CDNS_UART_MODEMCR_DTR;

960
	writel(val, port->membase + CDNS_UART_MODEMCR_OFFSET);
961 962
}

963
#ifdef CONFIG_CONSOLE_POLL
964
static int cdns_uart_poll_get_char(struct uart_port *port)
965 966
{
	int c;
967
	unsigned long flags;
968

969
	spin_lock_irqsave(&port->lock, flags);
970 971

	/* Check if FIFO is empty */
972
	if (readl(port->membase + CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
973 974
		c = NO_POLL_CHAR;
	else /* Read a character */
975 976
		c = (unsigned char) readl(
					port->membase + CDNS_UART_FIFO_OFFSET);
977

978
	spin_unlock_irqrestore(&port->lock, flags);
979 980 981 982

	return c;
}

983
static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
984
{
985
	unsigned long flags;
986

987
	spin_lock_irqsave(&port->lock, flags);
988 989

	/* Wait until FIFO is empty */
990 991
	while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
				CDNS_UART_SR_TXEMPTY))
992 993 994
		cpu_relax();

	/* Write a character */
995
	writel(c, port->membase + CDNS_UART_FIFO_OFFSET);
996 997

	/* Wait until FIFO is empty */
998 999
	while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
				CDNS_UART_SR_TXEMPTY))
1000 1001
		cpu_relax();

1002
	spin_unlock_irqrestore(&port->lock, flags);
1003 1004 1005 1006 1007

	return;
}
#endif

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static struct uart_ops cdns_uart_ops = {
	.set_mctrl	= cdns_uart_set_mctrl,
	.get_mctrl	= cdns_uart_get_mctrl,
	.start_tx	= cdns_uart_start_tx,
	.stop_tx	= cdns_uart_stop_tx,
	.stop_rx	= cdns_uart_stop_rx,
	.tx_empty	= cdns_uart_tx_empty,
	.break_ctl	= cdns_uart_break_ctl,
	.set_termios	= cdns_uart_set_termios,
	.startup	= cdns_uart_startup,
	.shutdown	= cdns_uart_shutdown,
	.type		= cdns_uart_type,
	.verify_port	= cdns_uart_verify_port,
	.request_port	= cdns_uart_request_port,
	.release_port	= cdns_uart_release_port,
	.config_port	= cdns_uart_config_port,
1024
#ifdef CONFIG_CONSOLE_POLL
1025 1026
	.poll_get_char	= cdns_uart_poll_get_char,
	.poll_put_char	= cdns_uart_poll_put_char,
1027
#endif
1028 1029
};

1030
static struct uart_port cdns_uart_port[CDNS_UART_NR_PORTS];
1031 1032

/**
1033
 * cdns_uart_get_port - Configure the port from platform device resource info
1034 1035
 * @id: Port id
 *
1036 1037
 * Return: a pointer to a uart_port or NULL for failure
 */
1038
static struct uart_port *cdns_uart_get_port(int id)
1039 1040 1041
{
	struct uart_port *port;

1042
	/* Try the given port id if failed use default method */
1043
	if (cdns_uart_port[id].mapbase != 0) {
1044
		/* Find the next unused port */
1045 1046
		for (id = 0; id < CDNS_UART_NR_PORTS; id++)
			if (cdns_uart_port[id].mapbase == 0)
1047 1048
				break;
	}
1049

1050
	if (id >= CDNS_UART_NR_PORTS)
1051 1052
		return NULL;

1053
	port = &cdns_uart_port[id];
1054 1055 1056 1057 1058 1059 1060 1061

	/* At this point, we've got an empty uart_port struct, initialize it */
	spin_lock_init(&port->lock);
	port->membase	= NULL;
	port->irq	= 0;
	port->type	= PORT_UNKNOWN;
	port->iotype	= UPIO_MEM32;
	port->flags	= UPF_BOOT_AUTOCONF;
1062 1063
	port->ops	= &cdns_uart_ops;
	port->fifosize	= CDNS_UART_FIFO_SIZE;
1064 1065 1066 1067 1068 1069 1070
	port->line	= id;
	port->dev	= NULL;
	return port;
}

#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
/**
1071
 * cdns_uart_console_wait_tx - Wait for the TX to be full
1072
 * @port: Handle to the uart port structure
1073
 */
1074
static void cdns_uart_console_wait_tx(struct uart_port *port)
1075
{
1076 1077
	while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
				CDNS_UART_SR_TXEMPTY))
1078 1079 1080 1081
		barrier();
}

/**
1082
 * cdns_uart_console_putchar - write the character to the FIFO buffer
1083 1084
 * @port: Handle to the uart port structure
 * @ch: Character to be written
1085
 */
1086
static void cdns_uart_console_putchar(struct uart_port *port, int ch)
1087
{
1088
	cdns_uart_console_wait_tx(port);
1089
	writel(ch, port->membase + CDNS_UART_FIFO_OFFSET);
1090 1091
}

1092 1093
static void __init cdns_early_write(struct console *con, const char *s,
				    unsigned n)
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
{
	struct earlycon_device *dev = con->data;

	uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
}

static int __init cdns_early_console_setup(struct earlycon_device *device,
					   const char *opt)
{
	if (!device->port.membase)
		return -ENODEV;

	device->con->write = cdns_early_write;

	return 0;
}
EARLYCON_DECLARE(cdns, cdns_early_console_setup);

1112
/**
1113
 * cdns_uart_console_write - perform write operation
1114
 * @co: Console handle
1115 1116
 * @s: Pointer to character array
 * @count: No of characters
1117
 */
1118
static void cdns_uart_console_write(struct console *co, const char *s,
1119 1120
				unsigned int count)
{
1121
	struct uart_port *port = &cdns_uart_port[co->index];
1122
	unsigned long flags;
1123
	unsigned int imr, ctrl;
1124 1125 1126 1127 1128 1129 1130 1131
	int locked = 1;

	if (oops_in_progress)
		locked = spin_trylock_irqsave(&port->lock, flags);
	else
		spin_lock_irqsave(&port->lock, flags);

	/* save and disable interrupt */
1132 1133
	imr = readl(port->membase + CDNS_UART_IMR_OFFSET);
	writel(imr, port->membase + CDNS_UART_IDR_OFFSET);
1134

1135 1136 1137 1138
	/*
	 * Make sure that the tx part is enabled. Set the TX enable bit and
	 * clear the TX disable bit to enable the transmitter.
	 */
1139
	ctrl = readl(port->membase + CDNS_UART_CR_OFFSET);
1140 1141 1142
	ctrl &= ~CDNS_UART_CR_TX_DIS;
	ctrl |= CDNS_UART_CR_TX_EN;
	writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
1143

1144 1145
	uart_console_write(port, s, count, cdns_uart_console_putchar);
	cdns_uart_console_wait_tx(port);
1146

1147
	writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
1148

1149
	/* restore interrupt state */
1150
	writel(imr, port->membase + CDNS_UART_IER_OFFSET);
1151 1152 1153 1154 1155 1156

	if (locked)
		spin_unlock_irqrestore(&port->lock, flags);
}

/**
1157
 * cdns_uart_console_setup - Initialize the uart to default config
1158 1159 1160
 * @co: Console handle
 * @options: Initial settings of uart
 *
S
Soren Brinkmann 已提交
1161
 * Return: 0 on success, negative errno otherwise.
1162
 */
1163
static int __init cdns_uart_console_setup(struct console *co, char *options)
1164
{
1165
	struct uart_port *port = &cdns_uart_port[co->index];
1166 1167 1168 1169 1170
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

1171
	if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
1172 1173
		return -EINVAL;

1174
	if (!port->membase) {
1175 1176
		pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n",
			 co->index);
1177 1178 1179 1180 1181 1182 1183 1184 1185
		return -ENODEV;
	}

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

	return uart_set_options(port, co, baud, parity, bits, flow);
}

1186
static struct uart_driver cdns_uart_uart_driver;
1187

1188 1189 1190
static struct console cdns_uart_console = {
	.name	= CDNS_UART_TTY_NAME,
	.write	= cdns_uart_console_write,
1191
	.device	= uart_console_device,
1192
	.setup	= cdns_uart_console_setup,
1193 1194
	.flags	= CON_PRINTBUFFER,
	.index	= -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
1195
	.data	= &cdns_uart_uart_driver,
1196 1197 1198
};

/**
1199
 * cdns_uart_console_init - Initialization call
1200
 *
S
Soren Brinkmann 已提交
1201
 * Return: 0 on success, negative errno otherwise
1202
 */
1203
static int __init cdns_uart_console_init(void)
1204
{
1205
	register_console(&cdns_uart_console);
1206 1207 1208
	return 0;
}

1209
console_initcall(cdns_uart_console_init);
1210 1211 1212

#endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */

1213
static struct uart_driver cdns_uart_uart_driver = {
S
Soren Brinkmann 已提交
1214
	.owner		= THIS_MODULE,
1215 1216 1217 1218 1219
	.driver_name	= CDNS_UART_NAME,
	.dev_name	= CDNS_UART_TTY_NAME,
	.major		= CDNS_UART_MAJOR,
	.minor		= CDNS_UART_MINOR,
	.nr		= CDNS_UART_NR_PORTS,
1220
#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1221
	.cons		= &cdns_uart_console,
1222 1223 1224
#endif
};

1225 1226
#ifdef CONFIG_PM_SLEEP
/**
1227
 * cdns_uart_suspend - suspend event
1228 1229
 * @device: Pointer to the device structure
 *
1230
 * Return: 0
1231
 */
1232
static int cdns_uart_suspend(struct device *device)
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
{
	struct uart_port *port = dev_get_drvdata(device);
	struct tty_struct *tty;
	struct device *tty_dev;
	int may_wake = 0;

	/* Get the tty which could be NULL so don't assume it's valid */
	tty = tty_port_tty_get(&port->state->port);
	if (tty) {
		tty_dev = tty->dev;
		may_wake = device_may_wakeup(tty_dev);
		tty_kref_put(tty);
	}

	/*
	 * Call the API provided in serial_core.c file which handles
	 * the suspend.
	 */
1251
	uart_suspend_port(&cdns_uart_uart_driver, port);
1252
	if (console_suspend_enabled && !may_wake) {
1253
		struct cdns_uart *cdns_uart = port->private_data;
1254

1255 1256
		clk_disable(cdns_uart->uartclk);
		clk_disable(cdns_uart->pclk);
1257 1258 1259 1260 1261
	} else {
		unsigned long flags = 0;

		spin_lock_irqsave(&port->lock, flags);
		/* Empty the receive FIFO 1st before making changes */
1262
		while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
1263
					CDNS_UART_SR_RXEMPTY))
1264
			readl(port->membase + CDNS_UART_FIFO_OFFSET);
1265
		/* set RX trigger level to 1 */
1266
		writel(1, port->membase + CDNS_UART_RXWM_OFFSET);
1267
		/* disable RX timeout interrups */
1268 1269
		writel(CDNS_UART_IXR_TOUT,
				port->membase + CDNS_UART_IDR_OFFSET);
1270 1271 1272 1273 1274 1275 1276
		spin_unlock_irqrestore(&port->lock, flags);
	}

	return 0;
}

/**
1277
 * cdns_uart_resume - Resume after a previous suspend
1278 1279
 * @device: Pointer to the device structure
 *
1280
 * Return: 0
1281
 */
1282
static int cdns_uart_resume(struct device *device)
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
{
	struct uart_port *port = dev_get_drvdata(device);
	unsigned long flags = 0;
	u32 ctrl_reg;
	struct tty_struct *tty;
	struct device *tty_dev;
	int may_wake = 0;

	/* Get the tty which could be NULL so don't assume it's valid */
	tty = tty_port_tty_get(&port->state->port);
	if (tty) {
		tty_dev = tty->dev;
		may_wake = device_may_wakeup(tty_dev);
		tty_kref_put(tty);
	}

	if (console_suspend_enabled && !may_wake) {
1300
		struct cdns_uart *cdns_uart = port->private_data;
1301

1302 1303
		clk_enable(cdns_uart->pclk);
		clk_enable(cdns_uart->uartclk);
1304 1305 1306 1307

		spin_lock_irqsave(&port->lock, flags);

		/* Set TX/RX Reset */
1308
		ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
1309
		ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
1310 1311
		writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
		while (readl(port->membase + CDNS_UART_CR_OFFSET) &
1312
				(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
1313 1314 1315
			cpu_relax();

		/* restore rx timeout value */
1316
		writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
1317
		/* Enable Tx/Rx */
1318
		ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
1319 1320
		ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
		ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
1321
		writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
1322 1323 1324 1325 1326

		spin_unlock_irqrestore(&port->lock, flags);
	} else {
		spin_lock_irqsave(&port->lock, flags);
		/* restore original rx trigger level */
1327 1328
		writel(rx_trigger_level,
				port->membase + CDNS_UART_RXWM_OFFSET);
1329
		/* enable RX timeout interrupt */
1330 1331
		writel(CDNS_UART_IXR_TOUT,
				port->membase + CDNS_UART_IER_OFFSET);
1332 1333 1334
		spin_unlock_irqrestore(&port->lock, flags);
	}

1335
	return uart_resume_port(&cdns_uart_uart_driver, port);
1336 1337 1338
}
#endif /* ! CONFIG_PM_SLEEP */

1339 1340
static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
		cdns_uart_resume);
1341

1342
/**
1343
 * cdns_uart_probe - Platform driver probe
1344 1345
 * @pdev: Pointer to the platform device structure
 *
S
Soren Brinkmann 已提交
1346
 * Return: 0 on success, negative errno otherwise
1347
 */
1348
static int cdns_uart_probe(struct platform_device *pdev)
1349
{
1350
	int rc, id, irq;
1351
	struct uart_port *port;
1352
	struct resource *res;
1353
	struct cdns_uart *cdns_uart_data;
1354

1355
	cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
S
Soren Brinkmann 已提交
1356
			GFP_KERNEL);
1357
	if (!cdns_uart_data)
1358 1359
		return -ENOMEM;

1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
	if (IS_ERR(cdns_uart_data->pclk)) {
		cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
		if (!IS_ERR(cdns_uart_data->pclk))
			dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
	}
	if (IS_ERR(cdns_uart_data->pclk)) {
		dev_err(&pdev->dev, "pclk clock not found.\n");
		return PTR_ERR(cdns_uart_data->pclk);
	}

	cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
	if (IS_ERR(cdns_uart_data->uartclk)) {
		cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
		if (!IS_ERR(cdns_uart_data->uartclk))
			dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
1376
	}
1377 1378 1379
	if (IS_ERR(cdns_uart_data->uartclk)) {
		dev_err(&pdev->dev, "uart_clk clock not found.\n");
		return PTR_ERR(cdns_uart_data->uartclk);
1380 1381
	}

1382
	rc = clk_prepare_enable(cdns_uart_data->pclk);
1383
	if (rc) {
1384
		dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
S
Soren Brinkmann 已提交
1385
		return rc;
1386
	}
1387
	rc = clk_prepare_enable(cdns_uart_data->uartclk);
1388
	if (rc) {
1389
		dev_err(&pdev->dev, "Unable to enable device clock.\n");
1390
		goto err_out_clk_dis_pclk;
1391 1392 1393
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1394 1395 1396 1397
	if (!res) {
		rc = -ENODEV;
		goto err_out_clk_disable;
	}
1398

1399 1400 1401
	irq = platform_get_irq(pdev, 0);
	if (irq <= 0) {
		rc = -ENXIO;
1402 1403
		goto err_out_clk_disable;
	}
1404

1405
#ifdef CONFIG_COMMON_CLK
1406 1407 1408 1409
	cdns_uart_data->clk_rate_change_nb.notifier_call =
			cdns_uart_clk_notifier_cb;
	if (clk_notifier_register(cdns_uart_data->uartclk,
				&cdns_uart_data->clk_rate_change_nb))
1410
		dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
1411
#endif
1412 1413 1414 1415
	/* Look for a serialN alias */
	id = of_alias_get_id(pdev->dev.of_node, "serial");
	if (id < 0)
		id = 0;
1416

1417
	/* Initialize the port structure */
1418
	port = cdns_uart_get_port(id);
1419 1420 1421

	if (!port) {
		dev_err(&pdev->dev, "Cannot get uart_port structure\n");
1422
		rc = -ENODEV;
1423
		goto err_out_notif_unreg;
1424 1425 1426 1427 1428 1429
	} else {
		/* Register the port.
		 * This function also registers this device with the tty layer
		 * and triggers invocation of the config_port() entry point.
		 */
		port->mapbase = res->start;
1430
		port->irq = irq;
1431
		port->dev = &pdev->dev;
1432 1433 1434
		port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
		port->private_data = cdns_uart_data;
		cdns_uart_data->port = port;
1435
		platform_set_drvdata(pdev, port);
1436
		rc = uart_add_one_port(&cdns_uart_uart_driver, port);
1437 1438 1439
		if (rc) {
			dev_err(&pdev->dev,
				"uart_add_one_port() failed; err=%i\n", rc);
1440
			goto err_out_notif_unreg;
1441 1442 1443
		}
		return 0;
	}
1444

1445
err_out_notif_unreg:
1446
#ifdef CONFIG_COMMON_CLK
1447 1448
	clk_notifier_unregister(cdns_uart_data->uartclk,
			&cdns_uart_data->clk_rate_change_nb);
1449
#endif
1450
err_out_clk_disable:
1451 1452 1453
	clk_disable_unprepare(cdns_uart_data->uartclk);
err_out_clk_dis_pclk:
	clk_disable_unprepare(cdns_uart_data->pclk);
1454 1455

	return rc;
1456 1457 1458
}

/**
1459
 * cdns_uart_remove - called when the platform driver is unregistered
1460 1461
 * @pdev: Pointer to the platform device structure
 *
S
Soren Brinkmann 已提交
1462
 * Return: 0 on success, negative errno otherwise
1463
 */
1464
static int cdns_uart_remove(struct platform_device *pdev)
1465
{
1466
	struct uart_port *port = platform_get_drvdata(pdev);
1467
	struct cdns_uart *cdns_uart_data = port->private_data;
1468
	int rc;
1469

1470
	/* Remove the cdns_uart port from the serial core */
1471
#ifdef CONFIG_COMMON_CLK
1472 1473
	clk_notifier_unregister(cdns_uart_data->uartclk,
			&cdns_uart_data->clk_rate_change_nb);
1474
#endif
1475
	rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
1476
	port->mapbase = 0;
1477 1478
	clk_disable_unprepare(cdns_uart_data->uartclk);
	clk_disable_unprepare(cdns_uart_data->pclk);
1479 1480 1481 1482
	return rc;
}

/* Match table for of_platform binding */
1483
static const struct of_device_id cdns_uart_of_match[] = {
1484
	{ .compatible = "xlnx,xuartps", },
1485
	{ .compatible = "cdns,uart-r1p8", },
1486 1487
	{}
};
1488
MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
1489

1490 1491 1492
static struct platform_driver cdns_uart_platform_driver = {
	.probe   = cdns_uart_probe,
	.remove  = cdns_uart_remove,
1493
	.driver  = {
1494 1495 1496
		.name = CDNS_UART_NAME,
		.of_match_table = cdns_uart_of_match,
		.pm = &cdns_uart_dev_pm_ops,
1497 1498 1499
		},
};

1500
static int __init cdns_uart_init(void)
1501 1502 1503
{
	int retval = 0;

1504 1505
	/* Register the cdns_uart driver with the serial core */
	retval = uart_register_driver(&cdns_uart_uart_driver);
1506 1507 1508 1509
	if (retval)
		return retval;

	/* Register the platform driver */
1510
	retval = platform_driver_register(&cdns_uart_platform_driver);
1511
	if (retval)
1512
		uart_unregister_driver(&cdns_uart_uart_driver);
1513 1514 1515 1516

	return retval;
}

1517
static void __exit cdns_uart_exit(void)
1518 1519
{
	/* Unregister the platform driver */
1520
	platform_driver_unregister(&cdns_uart_platform_driver);
1521

1522 1523
	/* Unregister the cdns_uart driver */
	uart_unregister_driver(&cdns_uart_uart_driver);
1524 1525
}

1526 1527
module_init(cdns_uart_init);
module_exit(cdns_uart_exit);
1528

1529
MODULE_DESCRIPTION("Driver for Cadence UART");
1530 1531
MODULE_AUTHOR("Xilinx Inc.");
MODULE_LICENSE("GPL");