time-armada-370-xp.c 8.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Marvell Armada 370/XP SoC timer handling.
 *
 * Copyright (C) 2012 Marvell
 *
 * Lior Amsalem <alior@marvell.com>
 * Gregory CLEMENT <gregory.clement@free-electrons.com>
 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 *
 * Timer 0 is used as free-running clocksource, while timer 1 is
 * used as clock_event_device.
16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 * ---
 * Clocksource driver for Armada 370 and Armada XP SoC.
 * This driver implements one compatible string for each SoC, given
 * each has its own characteristics:
 *
 *   * Armada 370 has no 25 MHz fixed timer.
 *
 *   * Armada XP cannot work properly without such 25 MHz fixed timer as
 *     doing otherwise leads to using a clocksource whose frequency varies
 *     when doing cpufreq frequency changes.
 *
 * See Documentation/devicetree/bindings/timer/marvell,armada-370-xp-timer.txt
29 30 31 32 33
 */

#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/kernel.h>
34
#include <linux/clk.h>
35 36 37 38 39 40 41 42
#include <linux/timer.h>
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_address.h>
#include <linux/irq.h>
#include <linux/module.h>
43
#include <linux/sched_clock.h>
44

45 46
#include <asm/localtimer.h>
#include <linux/percpu.h>
47 48 49 50
/*
 * Timer block registers.
 */
#define TIMER_CTRL_OFF		0x0000
51 52 53
#define  TIMER0_EN		 BIT(0)
#define  TIMER0_RELOAD_EN	 BIT(1)
#define  TIMER0_25MHZ            BIT(11)
54
#define  TIMER0_DIV(div)         ((div) << 19)
55 56 57
#define  TIMER1_EN		 BIT(2)
#define  TIMER1_RELOAD_EN	 BIT(3)
#define  TIMER1_25MHZ            BIT(12)
58 59 60 61 62 63 64 65 66
#define  TIMER1_DIV(div)         ((div) << 22)
#define TIMER_EVENTS_STATUS	0x0004
#define  TIMER0_CLR_MASK         (~0x1)
#define  TIMER1_CLR_MASK         (~0x100)
#define TIMER0_RELOAD_OFF	0x0010
#define TIMER0_VAL_OFF		0x0014
#define TIMER1_RELOAD_OFF	0x0018
#define TIMER1_VAL_OFF		0x001c

67
#define LCL_TIMER_EVENTS_STATUS	0x0028
68 69 70 71 72 73 74 75
/* Global timers are connected to the coherency fabric clock, and the
   below divider reduces their incrementing frequency. */
#define TIMER_DIVIDER_SHIFT     5
#define TIMER_DIVIDER           (1 << TIMER_DIVIDER_SHIFT)

/*
 * SoC-specific data.
 */
76 77 78
static void __iomem *timer_base, *local_base;
static unsigned int timer_clk;
static bool timer25Mhz = true;
79 80 81 82 83 84

/*
 * Number of timer ticks per jiffy.
 */
static u32 ticks_per_jiffy;

85 86
static struct clock_event_device __percpu **percpu_armada_370_xp_evt;

87 88 89 90 91 92 93 94 95 96 97 98
static void timer_ctrl_clrset(u32 clr, u32 set)
{
	writel((readl(timer_base + TIMER_CTRL_OFF) & ~clr) | set,
		timer_base + TIMER_CTRL_OFF);
}

static void local_timer_ctrl_clrset(u32 clr, u32 set)
{
	writel((readl(local_base + TIMER_CTRL_OFF) & ~clr) | set,
		local_base + TIMER_CTRL_OFF);
}

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
static u32 notrace armada_370_xp_read_sched_clock(void)
{
	return ~readl(timer_base + TIMER0_VAL_OFF);
}

/*
 * Clockevent handling.
 */
static int
armada_370_xp_clkevt_next_event(unsigned long delta,
				struct clock_event_device *dev)
{
	/*
	 * Clear clockevent timer interrupt.
	 */
114
	writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
115 116 117 118

	/*
	 * Setup new clockevent timer value.
	 */
119
	writel(delta, local_base + TIMER0_VAL_OFF);
120 121 122 123

	/*
	 * Enable the timer.
	 */
124 125
	local_timer_ctrl_clrset(TIMER0_RELOAD_EN,
				TIMER0_EN | TIMER0_DIV(TIMER_DIVIDER_SHIFT));
126 127 128 129 130 131 132 133
	return 0;
}

static void
armada_370_xp_clkevt_mode(enum clock_event_mode mode,
			  struct clock_event_device *dev)
{
	if (mode == CLOCK_EVT_MODE_PERIODIC) {
134

135 136 137
		/*
		 * Setup timer to fire at 1/HZ intervals.
		 */
138 139
		writel(ticks_per_jiffy - 1, local_base + TIMER0_RELOAD_OFF);
		writel(ticks_per_jiffy - 1, local_base + TIMER0_VAL_OFF);
140 141 142 143

		/*
		 * Enable timer.
		 */
144 145 146
		local_timer_ctrl_clrset(0, TIMER0_RELOAD_EN |
					   TIMER0_EN |
					   TIMER0_DIV(TIMER_DIVIDER_SHIFT));
147 148 149 150
	} else {
		/*
		 * Disable timer.
		 */
151
		local_timer_ctrl_clrset(TIMER0_EN, 0);
152 153 154 155

		/*
		 * ACK pending timer interrupt.
		 */
156
		writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
157 158 159 160
	}
}

static struct clock_event_device armada_370_xp_clkevt = {
161
	.name		= "armada_370_xp_per_cpu_tick",
162 163 164 165 166 167 168 169 170 171 172 173
	.features	= CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
	.shift		= 32,
	.rating		= 300,
	.set_next_event	= armada_370_xp_clkevt_next_event,
	.set_mode	= armada_370_xp_clkevt_mode,
};

static irqreturn_t armada_370_xp_timer_interrupt(int irq, void *dev_id)
{
	/*
	 * ACK timer interrupt and call event handler.
	 */
174
	struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
175

176 177
	writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
	evt->event_handler(evt);
178 179 180 181

	return IRQ_HANDLED;
}

182 183 184
/*
 * Setup the local clock events for a CPU.
 */
185
static int armada_370_xp_timer_setup(struct clock_event_device *evt)
186
{
187
	u32 clr = 0, set = 0;
188 189 190 191 192 193 194
	int cpu = smp_processor_id();

	/* Use existing clock_event for cpu 0 */
	if (!smp_processor_id())
		return 0;

	if (timer25Mhz)
195
		set = TIMER0_25MHZ;
196
	else
197 198
		clr = TIMER0_25MHZ;
	local_timer_ctrl_clrset(clr, set);
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222

	evt->name		= armada_370_xp_clkevt.name;
	evt->irq		= armada_370_xp_clkevt.irq;
	evt->features		= armada_370_xp_clkevt.features;
	evt->shift		= armada_370_xp_clkevt.shift;
	evt->rating		= armada_370_xp_clkevt.rating,
	evt->set_next_event	= armada_370_xp_clkevt_next_event,
	evt->set_mode		= armada_370_xp_clkevt_mode,
	evt->cpumask		= cpumask_of(cpu);

	*__this_cpu_ptr(percpu_armada_370_xp_evt) = evt;

	clockevents_config_and_register(evt, timer_clk, 1, 0xfffffffe);
	enable_percpu_irq(evt->irq, 0);

	return 0;
}

static void  armada_370_xp_timer_stop(struct clock_event_device *evt)
{
	evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
	disable_percpu_irq(evt->irq);
}

223
static struct local_timer_ops armada_370_xp_local_timer_ops = {
224 225
	.setup	= armada_370_xp_timer_setup,
	.stop	=  armada_370_xp_timer_stop,
226 227
};

228
static void __init armada_370_xp_timer_common_init(struct device_node *np)
229
{
230
	u32 clr = 0, set = 0;
231 232
	int res;

233 234
	timer_base = of_iomap(np, 0);
	WARN_ON(!timer_base);
235
	local_base = of_iomap(np, 1);
236

237
	if (timer25Mhz)
238
		set = TIMER0_25MHZ;
239
	else
240 241 242
		clr = TIMER0_25MHZ;
	timer_ctrl_clrset(clr, set);
	local_timer_ctrl_clrset(clr, set);
243

244 245 246 247 248
	/*
	 * We use timer 0 as clocksource, and private(local) timer 0
	 * for clockevents
	 */
	armada_370_xp_clkevt.irq = irq_of_parse_and_map(np, 4);
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263

	ticks_per_jiffy = (timer_clk + HZ / 2) / HZ;

	/*
	 * Set scale and timer for sched_clock.
	 */
	setup_sched_clock(armada_370_xp_read_sched_clock, 32, timer_clk);

	/*
	 * Setup free-running clocksource timer (interrupts
	 * disabled).
	 */
	writel(0xffffffff, timer_base + TIMER0_VAL_OFF);
	writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF);

264 265
	timer_ctrl_clrset(0, TIMER0_EN | TIMER0_RELOAD_EN |
			     TIMER0_DIV(TIMER_DIVIDER_SHIFT));
266 267 268 269 270

	clocksource_mmio_init(timer_base + TIMER0_VAL_OFF,
			      "armada_370_xp_clocksource",
			      timer_clk, 300, 32, clocksource_mmio_readl_down);

271
	/* Register the clockevent on the private timer of CPU 0 */
272 273 274 275
	armada_370_xp_clkevt.cpumask = cpumask_of(0);
	clockevents_config_and_register(&armada_370_xp_clkevt,
					timer_clk, 1, 0xfffffffe);

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
	percpu_armada_370_xp_evt = alloc_percpu(struct clock_event_device *);


	/*
	 * Setup clockevent timer (interrupt-driven).
	 */
	*__this_cpu_ptr(percpu_armada_370_xp_evt) = &armada_370_xp_clkevt;
	res = request_percpu_irq(armada_370_xp_clkevt.irq,
				armada_370_xp_timer_interrupt,
				armada_370_xp_clkevt.name,
				percpu_armada_370_xp_evt);
	if (!res) {
		enable_percpu_irq(armada_370_xp_clkevt.irq, 0);
#ifdef CONFIG_LOCAL_TIMERS
		local_timer_register(&armada_370_xp_local_timer_ops);
#endif
	}
}
294 295 296

static void __init armada_xp_timer_init(struct device_node *np)
{
297 298 299 300 301
	struct clk *clk = of_clk_get_by_name(np, "fixed");

	/* The 25Mhz fixed clock is mandatory, and must always be available */
	BUG_ON(IS_ERR(clk));
	timer_clk = clk_get_rate(clk);
302 303 304 305 306 307 308 309 310 311

	armada_370_xp_timer_common_init(np);
}
CLOCKSOURCE_OF_DECLARE(armada_xp, "marvell,armada-xp-timer",
		       armada_xp_timer_init);

static void __init armada_370_timer_init(struct device_node *np)
{
	struct clk *clk = of_clk_get(np, 0);

312
	BUG_ON(IS_ERR(clk));
313 314 315 316 317 318 319
	timer_clk = clk_get_rate(clk) / TIMER_DIVIDER;
	timer25Mhz = false;

	armada_370_xp_timer_common_init(np);
}
CLOCKSOURCE_OF_DECLARE(armada_370, "marvell,armada-370-timer",
		       armada_370_timer_init);