module.h 1.6 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0-only */
W
Will Deacon 已提交
2 3 4 5 6 7 8 9
/*
 * Copyright (C) 2012 ARM Ltd.
 */
#ifndef __ASM_MODULE_H
#define __ASM_MODULE_H

#include <asm-generic/module.h>

10
#ifdef CONFIG_ARM64_MODULE_PLTS
11
struct mod_plt_sec {
12
	int			plt_shndx;
13 14 15
	int			plt_num_entries;
	int			plt_max_entries;
};
16 17 18 19

struct mod_arch_specific {
	struct mod_plt_sec	core;
	struct mod_plt_sec	init;
20 21

	/* for CONFIG_DYNAMIC_FTRACE */
T
Torsten Duwe 已提交
22
	struct plt_entry	*ftrace_trampolines;
23
};
24 25
#endif

26 27
u64 module_emit_plt_entry(struct module *mod, Elf64_Shdr *sechdrs,
			  void *loc, const Elf64_Rela *rela,
28 29
			  Elf64_Sym *sym);

30 31
u64 module_emit_veneer_for_adrp(struct module *mod, Elf64_Shdr *sechdrs,
				void *loc, u64 val);
32

33 34 35 36 37 38
#ifdef CONFIG_RANDOMIZE_BASE
extern u64 module_alloc_base;
#else
#define module_alloc_base	((u64)_etext - MODULES_VSIZE)
#endif

39 40 41 42 43 44 45 46 47
struct plt_entry {
	/*
	 * A program that conforms to the AArch64 Procedure Call Standard
	 * (AAPCS64) must assume that a veneer that alters IP0 (x16) and/or
	 * IP1 (x17) may be inserted at any branch instruction that is
	 * exposed to a relocation that supports long branches. Since that
	 * is exactly what we are dealing with here, we are free to use x16
	 * as a scratch register in the PLT veneers.
	 */
48 49
	__le32	adrp;	/* adrp	x16, ....			*/
	__le32	add;	/* add	x16, x16, #0x....		*/
50 51 52
	__le32	br;	/* br	x16				*/
};

53
static inline bool is_forbidden_offset_for_adrp(void *place)
54
{
55 56 57
	return IS_ENABLED(CONFIG_ARM64_ERRATUM_843419) &&
	       cpus_have_const_cap(ARM64_WORKAROUND_843419) &&
	       ((u64)place & 0xfff) >= 0xff8;
58 59
}

60
struct plt_entry get_plt_entry(u64 dst, void *pc);
61

W
Will Deacon 已提交
62
#endif /* __ASM_MODULE_H */