mpic.c 51.3 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 *  arch/powerpc/kernel/mpic.c
 *
 *  Driver for interrupt controllers following the OpenPIC standard, the
 *  common implementation beeing IBM's MPIC. This driver also can deal
 *  with various broken implementations of this HW.
 *
 *  Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9
 *  Copyright 2010-2012 Freescale Semiconductor, Inc.
10 11 12 13 14 15 16
 *
 *  This file is subject to the terms and conditions of the GNU General Public
 *  License.  See the file COPYING in the main directory of this archive
 *  for more details.
 */

#undef DEBUG
17 18 19
#undef DEBUG_IPI
#undef DEBUG_IRQ
#undef DEBUG_LOW
20 21 22 23 24 25 26 27 28

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/irq.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
29
#include <linux/slab.h>
30
#include <linux/syscore_ops.h>
31
#include <linux/ratelimit.h>
32 33 34 35 36 37 38 39 40 41

#include <asm/ptrace.h>
#include <asm/signal.h>
#include <asm/io.h>
#include <asm/pgtable.h>
#include <asm/irq.h>
#include <asm/machdep.h>
#include <asm/mpic.h>
#include <asm/smp.h>

M
Michael Ellerman 已提交
42 43
#include "mpic.h"

44 45 46 47 48 49
#ifdef DEBUG
#define DBG(fmt...) printk(fmt)
#else
#define DBG(fmt...)
#endif

50 51 52 53 54 55
struct bus_type mpic_subsys = {
	.name = "mpic",
	.dev_name = "mpic",
};
EXPORT_SYMBOL_GPL(mpic_subsys);

56 57
static struct mpic *mpics;
static struct mpic *mpic_primary;
58
static DEFINE_RAW_SPINLOCK(mpic_lock);
59

60
#ifdef CONFIG_PPC32	/* XXX for now */
61
#ifdef CONFIG_IRQ_ALL_CPUS
62
#define distribute_irqs	(1)
63 64 65
#else
#define distribute_irqs	(0)
#endif
66
#endif
67

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
#ifdef CONFIG_MPIC_WEIRD
static u32 mpic_infos[][MPIC_IDX_END] = {
	[0] = {	/* Original OpenPIC compatible MPIC */
		MPIC_GREG_BASE,
		MPIC_GREG_FEATURE_0,
		MPIC_GREG_GLOBAL_CONF_0,
		MPIC_GREG_VENDOR_ID,
		MPIC_GREG_IPI_VECTOR_PRI_0,
		MPIC_GREG_IPI_STRIDE,
		MPIC_GREG_SPURIOUS,
		MPIC_GREG_TIMER_FREQ,

		MPIC_TIMER_BASE,
		MPIC_TIMER_STRIDE,
		MPIC_TIMER_CURRENT_CNT,
		MPIC_TIMER_BASE_CNT,
		MPIC_TIMER_VECTOR_PRI,
		MPIC_TIMER_DESTINATION,

		MPIC_CPU_BASE,
		MPIC_CPU_STRIDE,
		MPIC_CPU_IPI_DISPATCH_0,
		MPIC_CPU_IPI_DISPATCH_STRIDE,
		MPIC_CPU_CURRENT_TASK_PRI,
		MPIC_CPU_WHOAMI,
		MPIC_CPU_INTACK,
		MPIC_CPU_EOI,
95
		MPIC_CPU_MCACK,
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133

		MPIC_IRQ_BASE,
		MPIC_IRQ_STRIDE,
		MPIC_IRQ_VECTOR_PRI,
		MPIC_VECPRI_VECTOR_MASK,
		MPIC_VECPRI_POLARITY_POSITIVE,
		MPIC_VECPRI_POLARITY_NEGATIVE,
		MPIC_VECPRI_SENSE_LEVEL,
		MPIC_VECPRI_SENSE_EDGE,
		MPIC_VECPRI_POLARITY_MASK,
		MPIC_VECPRI_SENSE_MASK,
		MPIC_IRQ_DESTINATION
	},
	[1] = {	/* Tsi108/109 PIC */
		TSI108_GREG_BASE,
		TSI108_GREG_FEATURE_0,
		TSI108_GREG_GLOBAL_CONF_0,
		TSI108_GREG_VENDOR_ID,
		TSI108_GREG_IPI_VECTOR_PRI_0,
		TSI108_GREG_IPI_STRIDE,
		TSI108_GREG_SPURIOUS,
		TSI108_GREG_TIMER_FREQ,

		TSI108_TIMER_BASE,
		TSI108_TIMER_STRIDE,
		TSI108_TIMER_CURRENT_CNT,
		TSI108_TIMER_BASE_CNT,
		TSI108_TIMER_VECTOR_PRI,
		TSI108_TIMER_DESTINATION,

		TSI108_CPU_BASE,
		TSI108_CPU_STRIDE,
		TSI108_CPU_IPI_DISPATCH_0,
		TSI108_CPU_IPI_DISPATCH_STRIDE,
		TSI108_CPU_CURRENT_TASK_PRI,
		TSI108_CPU_WHOAMI,
		TSI108_CPU_INTACK,
		TSI108_CPU_EOI,
134
		TSI108_CPU_MCACK,
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157

		TSI108_IRQ_BASE,
		TSI108_IRQ_STRIDE,
		TSI108_IRQ_VECTOR_PRI,
		TSI108_VECPRI_VECTOR_MASK,
		TSI108_VECPRI_POLARITY_POSITIVE,
		TSI108_VECPRI_POLARITY_NEGATIVE,
		TSI108_VECPRI_SENSE_LEVEL,
		TSI108_VECPRI_SENSE_EDGE,
		TSI108_VECPRI_POLARITY_MASK,
		TSI108_VECPRI_SENSE_MASK,
		TSI108_IRQ_DESTINATION
	},
};

#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]

#else /* CONFIG_MPIC_WEIRD */

#define MPIC_INFO(name) MPIC_##name

#endif /* CONFIG_MPIC_WEIRD */

158 159 160 161
static inline unsigned int mpic_processor_id(struct mpic *mpic)
{
	unsigned int cpu = 0;

162
	if (!(mpic->flags & MPIC_SECONDARY))
163 164 165 166 167
		cpu = hard_smp_processor_id();

	return cpu;
}

168 169 170 171 172
/*
 * Register accessor functions
 */


173 174 175
static inline u32 _mpic_read(enum mpic_reg_type type,
			     struct mpic_reg_bank *rb,
			     unsigned int reg)
176
{
177 178 179
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
180
		return dcr_read(rb->dhost, reg);
181 182 183 184 185 186 187
#endif
	case mpic_access_mmio_be:
		return in_be32(rb->base + (reg >> 2));
	case mpic_access_mmio_le:
	default:
		return in_le32(rb->base + (reg >> 2));
	}
188 189
}

190 191 192
static inline void _mpic_write(enum mpic_reg_type type,
			       struct mpic_reg_bank *rb,
 			       unsigned int reg, u32 value)
193
{
194 195 196
	switch(type) {
#ifdef CONFIG_PPC_DCR
	case mpic_access_dcr:
197 198
		dcr_write(rb->dhost, reg, value);
		break;
199 200
#endif
	case mpic_access_mmio_be:
201 202
		out_be32(rb->base + (reg >> 2), value);
		break;
203 204
	case mpic_access_mmio_le:
	default:
205 206
		out_le32(rb->base + (reg >> 2), value);
		break;
207
	}
208 209 210 211
}

static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
{
212
	enum mpic_reg_type type = mpic->reg_type;
213 214
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
215

216 217 218
	if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
		type = mpic_access_mmio_be;
	return _mpic_read(type, &mpic->gregs, offset);
219 220 221 222
}

static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
{
223 224
	unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
			      (ipi * MPIC_INFO(GREG_IPI_STRIDE));
225

226
	_mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
227 228
}

229
static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
230
{
231 232 233
	return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
	       (tm & 3) * MPIC_INFO(TIMER_STRIDE);
}
234

235 236 237 238
static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
{
	unsigned int offset = mpic_tm_offset(mpic, tm) +
			      MPIC_INFO(TIMER_VECTOR_PRI);
239 240 241 242 243 244

	return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
}

static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
{
245 246
	unsigned int offset = mpic_tm_offset(mpic, tm) +
			      MPIC_INFO(TIMER_VECTOR_PRI);
247 248 249 250

	_mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
}

251 252
static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
{
253
	unsigned int cpu = mpic_processor_id(mpic);
254

255
	return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
256 257 258 259
}

static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
{
260
	unsigned int cpu = mpic_processor_id(mpic);
261

262
	_mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
263 264 265 266 267 268
}

static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;
269
	unsigned int	val;
270

271 272
	val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
			 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
273 274
#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
275 276
		val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
			mpic->isu_reg0_shadow[src_no];
277
#endif
278
	return val;
279 280 281 282 283 284 285 286
}

static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
				   unsigned int reg, u32 value)
{
	unsigned int	isu = src_no >> mpic->isu_shift;
	unsigned int	idx = src_no & mpic->isu_mask;

287
	_mpic_write(mpic->reg_type, &mpic->isus[isu],
288
		    reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
289 290 291

#ifdef CONFIG_MPIC_BROKEN_REGREAD
	if (reg == 0)
292 293
		mpic->isu_reg0_shadow[src_no] =
			value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
294
#endif
295 296
}

297 298
#define mpic_read(b,r)		_mpic_read(mpic->reg_type,&(b),(r))
#define mpic_write(b,r,v)	_mpic_write(mpic->reg_type,&(b),(r),(v))
299 300
#define mpic_ipi_read(i)	_mpic_ipi_read(mpic,(i))
#define mpic_ipi_write(i,v)	_mpic_ipi_write(mpic,(i),(v))
301 302
#define mpic_tm_read(i)		_mpic_tm_read(mpic,(i))
#define mpic_tm_write(i,v)	_mpic_tm_write(mpic,(i),(v))
303 304 305 306 307 308 309 310 311 312 313
#define mpic_cpu_read(i)	_mpic_cpu_read(mpic,(i))
#define mpic_cpu_write(i,v)	_mpic_cpu_write(mpic,(i),(v))
#define mpic_irq_read(s,r)	_mpic_irq_read(mpic,(s),(r))
#define mpic_irq_write(s,r,v)	_mpic_irq_write(mpic,(s),(r),(v))


/*
 * Low level utility functions
 */


314
static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
315 316 317 318 319 320 321 322
			   struct mpic_reg_bank *rb, unsigned int offset,
			   unsigned int size)
{
	rb->base = ioremap(phys_addr + offset, size);
	BUG_ON(rb->base == NULL);
}

#ifdef CONFIG_PPC_DCR
323
static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
324 325
			  unsigned int offset, unsigned int size)
{
326
	phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
327
	rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
328 329 330
	BUG_ON(!DCR_MAP_OK(rb->dhost));
}

331
static inline void mpic_map(struct mpic *mpic,
332 333
			    phys_addr_t phys_addr, struct mpic_reg_bank *rb,
			    unsigned int offset, unsigned int size)
334 335
{
	if (mpic->flags & MPIC_USES_DCR)
336
		_mpic_map_dcr(mpic, rb, offset, size);
337 338 339 340
	else
		_mpic_map_mmio(mpic, phys_addr, rb, offset, size);
}
#else /* CONFIG_PPC_DCR */
341
#define mpic_map(m,p,b,o,s)	_mpic_map_mmio(m,p,b,o,s)
342 343 344
#endif /* !CONFIG_PPC_DCR */


345 346 347 348 349 350 351 352

/* Check if we have one of those nice broken MPICs with a flipped endian on
 * reads from IPI registers
 */
static void __init mpic_test_broken_ipi(struct mpic *mpic)
{
	u32 r;

353 354
	mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
	r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
355 356 357 358 359 360 361

	if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
		printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
		mpic->flags |= MPIC_BROKEN_IPI;
	}
}

362
#ifdef CONFIG_MPIC_U3_HT_IRQS
363 364 365 366

/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
 * to force the edge setting on the MPIC and do the ack workaround.
 */
367
static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
368
{
369
	if (source >= 128 || !mpic->fixups)
370
		return 0;
371
	return mpic->fixups[source].base != NULL;
372 373
}

374

375
static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
376
{
377
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
378

379 380 381 382 383
	if (fixup->applebase) {
		unsigned int soff = (fixup->index >> 3) & ~3;
		unsigned int mask = 1U << (fixup->index & 0x1f);
		writel(mask, fixup->applebase + soff);
	} else {
384
		raw_spin_lock(&mpic->fixup_lock);
385 386
		writeb(0x11 + 2 * fixup->index, fixup->base + 2);
		writel(fixup->data, fixup->base + 4);
387
		raw_spin_unlock(&mpic->fixup_lock);
388
	}
389 390
}

391
static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
392
				      bool level)
393 394 395 396 397 398 399 400
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

401 402
	DBG("startup_ht_interrupt(0x%x) index: %d\n",
	    source, fixup->index);
403
	raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
404 405 406 407
	/* Enable and configure */
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
	tmp &= ~(0x23U);
408
	if (level)
409 410
		tmp |= 0x22;
	writel(tmp, fixup->base + 4);
411
	raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
412 413 414 415 416 417

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp | 1;
#endif
418 419
}

420
static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
421 422 423 424 425 426 427 428
{
	struct mpic_irq_fixup *fixup = &mpic->fixups[source];
	unsigned long flags;
	u32 tmp;

	if (fixup->base == NULL)
		return;

429
	DBG("shutdown_ht_interrupt(0x%x)\n", source);
430 431

	/* Disable */
432
	raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
433 434
	writeb(0x10 + 2 * fixup->index, fixup->base + 2);
	tmp = readl(fixup->base + 4);
435
	tmp |= 1;
436
	writel(tmp, fixup->base + 4);
437
	raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
438 439 440 441 442 443

#ifdef CONFIG_PM
	/* use the lowest bit inverted to the actual HW,
	 * set if this fixup was enabled, clear otherwise */
	mpic->save_data[source].fixup_data = tmp & ~1;
#endif
444
}
445

446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
#ifdef CONFIG_PCI_MSI
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	u8 __iomem *base;
	u8 pos, flags;
	u64 addr = 0;

	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
		if (id == PCI_CAP_ID_HT) {
			id = readb(devbase + pos + 3);
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
				break;
		}
	}

	if (pos == 0)
		return;

	base = devbase + pos;

	flags = readb(base + HT_MSI_FLAGS);
	if (!(flags & HT_MSI_FLAGS_FIXED)) {
		addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
		addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
	}

475
	printk(KERN_DEBUG "mpic:   - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
476 477 478 479 480 481 482 483 484 485 486 487 488 489
		PCI_SLOT(devfn), PCI_FUNC(devfn),
		flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);

	if (!(flags & HT_MSI_FLAGS_ENABLE))
		writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
}
#else
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn)
{
	return;
}
#endif

490 491
static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
				    unsigned int devfn, u32 vdid)
492
{
493
	int i, irq, n;
494
	u8 __iomem *base;
495
	u32 tmp;
496
	u8 pos;
497

498 499 500
	for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
	     pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
		u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
501
		if (id == PCI_CAP_ID_HT) {
502
			id = readb(devbase + pos + 3);
503
			if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
504 505
				break;
		}
506
	}
507 508 509
	if (pos == 0)
		return;

510 511 512
	base = devbase + pos;
	writeb(0x01, base + 2);
	n = (readl(base + 4) >> 16) & 0xff;
513

514 515 516
	printk(KERN_INFO "mpic:   - HT:%02x.%x [0x%02x] vendor %04x device %04x"
	       " has %d irqs\n",
	       devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
517 518

	for (i = 0; i <= n; i++) {
519 520
		writeb(0x10 + 2 * i, base + 2);
		tmp = readl(base + 4);
521
		irq = (tmp >> 16) & 0xff;
522 523 524 525 526 527 528 529 530 531 532 533 534
		DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
		/* mask it , will be unmasked later */
		tmp |= 0x1;
		writel(tmp, base + 4);
		mpic->fixups[irq].index = i;
		mpic->fixups[irq].base = base;
		/* Apple HT PIC has a non-standard way of doing EOIs */
		if ((vdid & 0xffff) == 0x106b)
			mpic->fixups[irq].applebase = devbase + 0x60;
		else
			mpic->fixups[irq].applebase = NULL;
		writeb(0x11 + 2 * i, base + 2);
		mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
535 536
	}
}
R
Rob Herring 已提交
537

538

539
static void __init mpic_scan_ht_pics(struct mpic *mpic)
540 541 542 543
{
	unsigned int devfn;
	u8 __iomem *cfgspace;

544
	printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
545 546

	/* Allocate fixups array */
547
	mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
548 549 550
	BUG_ON(mpic->fixups == NULL);

	/* Init spinlock */
551
	raw_spin_lock_init(&mpic->fixup_lock);
552

553 554
	/* Map U3 config space. We assume all IO-APICs are on the primary bus
	 * so we only need to map 64kB.
555
	 */
556
	cfgspace = ioremap(0xf2000000, 0x10000);
557 558
	BUG_ON(cfgspace == NULL);

559 560
	/* Now we scan all slots. We do a very quick scan, we read the header
	 * type, vendor ID and device ID only, that's plenty enough
561
	 */
562
	for (devfn = 0; devfn < 0x100; devfn++) {
563 564 565
		u8 __iomem *devbase = cfgspace + (devfn << 8);
		u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
		u32 l = readl(devbase + PCI_VENDOR_ID);
566
		u16 s;
567 568 569 570 571 572 573

		DBG("devfn %x, l: %x\n", devfn, l);

		/* If no device, skip */
		if (l == 0xffffffff || l == 0x00000000 ||
		    l == 0x0000ffff || l == 0xffff0000)
			goto next;
574 575 576 577
		/* Check if is supports capability lists */
		s = readw(devbase + PCI_STATUS);
		if (!(s & PCI_STATUS_CAP_LIST))
			goto next;
578

579
		mpic_scan_ht_pic(mpic, devbase, devfn, l);
580
		mpic_scan_ht_msi(mpic, devbase, devfn);
581

582 583
	next:
		/* next device, if function 0 */
584
		if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
585 586 587 588
			devfn += 7;
	}
}

589
#else /* CONFIG_MPIC_U3_HT_IRQS */
590 591 592 593 594 595 596 597 598 599

static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
{
	return 0;
}

static void __init mpic_scan_ht_pics(struct mpic *mpic)
{
}

600
#endif /* CONFIG_MPIC_U3_HT_IRQS */
601 602

/* Find an mpic associated with a given linux interrupt */
603
static struct mpic *mpic_find(unsigned int irq)
604
{
605 606
	if (irq < NUM_ISA_INTERRUPTS)
		return NULL;
607

608
	return irq_get_chip_data(irq);
609
}
610

611
/* Determine if the linux irq is an IPI */
612
static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
613 614
{
	return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
615 616
}

617
/* Determine if the linux irq is a timer */
618
static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
619 620 621
{
	return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
}
622

623 624 625 626 627 628
/* Convert a cpu mask from logical to physical cpu numbers. */
static inline u32 mpic_physmask(u32 cpumask)
{
	int i;
	u32 mask = 0;

629
	for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
630 631 632 633 634 635
		mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
	return mask;
}

#ifdef CONFIG_SMP
/* Get the mpic structure from the IPI number */
636
static inline struct mpic * mpic_from_ipi(struct irq_data *d)
637
{
638
	return irq_data_get_irq_chip_data(d);
639 640 641 642 643 644
}
#endif

/* Get the mpic structure from the irq number */
static inline struct mpic * mpic_from_irq(unsigned int irq)
{
645
	return irq_get_chip_data(irq);
646 647 648 649 650 651
}

/* Get the mpic structure from the irq data */
static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
{
	return irq_data_get_irq_chip_data(d);
652 653 654 655 656
}

/* Send an EOI */
static inline void mpic_eoi(struct mpic *mpic)
{
657
	mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
658 659 660 661 662 663 664
}

/*
 * Linux descriptor level callbacks
 */


665
void mpic_unmask_irq(struct irq_data *d)
666 667
{
	unsigned int loops = 100000;
668
	struct mpic *mpic = mpic_from_irq_data(d);
669
	unsigned int src = irqd_to_hwirq(d);
670

671
	DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
672

673 674
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
675
		       ~MPIC_VECPRI_MASK);
676 677 678
	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
679 680
			printk(KERN_ERR "%s: timeout on hwirq %u\n",
			       __func__, src);
681 682
			break;
		}
683
	} while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
684 685
}

686
void mpic_mask_irq(struct irq_data *d)
687 688
{
	unsigned int loops = 100000;
689
	struct mpic *mpic = mpic_from_irq_data(d);
690
	unsigned int src = irqd_to_hwirq(d);
691

692
	DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
693

694 695
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
		       mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
696
		       MPIC_VECPRI_MASK);
697 698 699 700

	/* make sure mask gets to controller before we return to user */
	do {
		if (!loops--) {
701 702
			printk(KERN_ERR "%s: timeout on hwirq %u\n",
			       __func__, src);
703 704
			break;
		}
705
	} while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
706 707
}

708
void mpic_end_irq(struct irq_data *d)
709
{
710
	struct mpic *mpic = mpic_from_irq_data(d);
711 712

#ifdef DEBUG_IRQ
713
	DBG("%s: end_irq: %d\n", mpic->name, d->irq);
714 715 716 717 718 719 720 721 722
#endif
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

	mpic_eoi(mpic);
}

723
#ifdef CONFIG_MPIC_U3_HT_IRQS
724

725
static void mpic_unmask_ht_irq(struct irq_data *d)
726
{
727
	struct mpic *mpic = mpic_from_irq_data(d);
728
	unsigned int src = irqd_to_hwirq(d);
729

730
	mpic_unmask_irq(d);
731

732
	if (irqd_is_level_type(d))
733 734 735
		mpic_ht_end_irq(mpic, src);
}

736
static unsigned int mpic_startup_ht_irq(struct irq_data *d)
737
{
738
	struct mpic *mpic = mpic_from_irq_data(d);
739
	unsigned int src = irqd_to_hwirq(d);
740

741
	mpic_unmask_irq(d);
742
	mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
743 744

	return 0;
745 746
}

747
static void mpic_shutdown_ht_irq(struct irq_data *d)
748
{
749
	struct mpic *mpic = mpic_from_irq_data(d);
750
	unsigned int src = irqd_to_hwirq(d);
751

752
	mpic_shutdown_ht_interrupt(mpic, src);
753
	mpic_mask_irq(d);
754 755
}

756
static void mpic_end_ht_irq(struct irq_data *d)
757
{
758
	struct mpic *mpic = mpic_from_irq_data(d);
759
	unsigned int src = irqd_to_hwirq(d);
760

761
#ifdef DEBUG_IRQ
762
	DBG("%s: end_irq: %d\n", mpic->name, d->irq);
763
#endif
764 765 766 767 768
	/* We always EOI on end_irq() even for edge interrupts since that
	 * should only lower the priority, the MPIC should have properly
	 * latched another edge interrupt coming in anyway
	 */

769
	if (irqd_is_level_type(d))
770
		mpic_ht_end_irq(mpic, src);
771 772
	mpic_eoi(mpic);
}
773
#endif /* !CONFIG_MPIC_U3_HT_IRQS */
774

775 776
#ifdef CONFIG_SMP

777
static void mpic_unmask_ipi(struct irq_data *d)
778
{
779
	struct mpic *mpic = mpic_from_ipi(d);
780
	unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
781

782
	DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
783 784 785
	mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
}

786
static void mpic_mask_ipi(struct irq_data *d)
787 788 789 790
{
	/* NEVER disable an IPI... that's just plain wrong! */
}

791
static void mpic_end_ipi(struct irq_data *d)
792
{
793
	struct mpic *mpic = mpic_from_ipi(d);
794 795 796 797 798 799 800 801 802 803 804

	/*
	 * IPIs are marked IRQ_PER_CPU. This has the side effect of
	 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
	 * applying to them. We EOI them late to avoid re-entering.
	 */
	mpic_eoi(mpic);
}

#endif /* CONFIG_SMP */

805 806 807 808 809
static void mpic_unmask_tm(struct irq_data *d)
{
	struct mpic *mpic = mpic_from_irq_data(d);
	unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];

810
	DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
811 812 813 814 815 816 817 818 819 820 821 822 823
	mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
	mpic_tm_read(src);
}

static void mpic_mask_tm(struct irq_data *d)
{
	struct mpic *mpic = mpic_from_irq_data(d);
	unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];

	mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
	mpic_tm_read(src);
}

824 825
int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
		      bool force)
826
{
827
	struct mpic *mpic = mpic_from_irq_data(d);
828
	unsigned int src = irqd_to_hwirq(d);
829

830
	if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
831
		int cpuid = irq_choose_cpu(cpumask);
832

833 834
		mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
	} else {
835
		u32 mask = cpumask_bits(cpumask)[0];
836

837
		mask &= cpumask_bits(cpu_online_mask)[0];
838 839

		mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
840
			       mpic_physmask(mask));
841
	}
842

843
	return IRQ_SET_MASK_OK;
844 845
}

846
static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
847 848
{
	/* Now convert sense value */
849
	switch(type & IRQ_TYPE_SENSE_MASK) {
850
	case IRQ_TYPE_EDGE_RISING:
851 852
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
853
	case IRQ_TYPE_EDGE_FALLING:
854
	case IRQ_TYPE_EDGE_BOTH:
855 856
		return MPIC_INFO(VECPRI_SENSE_EDGE) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
857
	case IRQ_TYPE_LEVEL_HIGH:
858 859
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_POSITIVE);
860 861
	case IRQ_TYPE_LEVEL_LOW:
	default:
862 863
		return MPIC_INFO(VECPRI_SENSE_LEVEL) |
		       MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
864
	}
865 866
}

867
int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
868
{
869
	struct mpic *mpic = mpic_from_irq_data(d);
870
	unsigned int src = irqd_to_hwirq(d);
871 872
	unsigned int vecpri, vold, vnew;

873
	DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
874
	    mpic, d->irq, src, flow_type);
875

876
	if (src >= mpic->num_sources)
877 878
		return -EINVAL;

879 880 881
	vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));

	/* We don't support "none" type */
882
	if (flow_type == IRQ_TYPE_NONE)
883 884 885 886
		flow_type = IRQ_TYPE_DEFAULT;

	/* Default: read HW settings */
	if (flow_type == IRQ_TYPE_DEFAULT) {
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
		int vold_ps;

		vold_ps = vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
				  MPIC_INFO(VECPRI_SENSE_MASK));

		if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
				MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
			flow_type = IRQ_TYPE_EDGE_RISING;
		else if	(vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
				     MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
			flow_type = IRQ_TYPE_EDGE_FALLING;
		else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
				     MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
			flow_type = IRQ_TYPE_LEVEL_HIGH;
		else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
				     MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
			flow_type = IRQ_TYPE_LEVEL_LOW;
		else
			WARN_ONCE(1, "mpic: unknown IRQ type %d\n", vold);
906
	}
907

908
	/* Apply to irq desc */
909
	irqd_set_trigger_type(d, flow_type);
910

911
	/* Apply to HW */
912 913 914 915
	if (mpic_is_ht_interrupt(mpic, src))
		vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
			MPIC_VECPRI_SENSE_EDGE;
	else
916
		vecpri = mpic_type_to_vecpri(mpic, flow_type);
917

918 919
	vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
			MPIC_INFO(VECPRI_SENSE_MASK));
920 921
	vnew |= vecpri;
	if (vold != vnew)
922
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
923

924
	return IRQ_SET_MASK_OK_NOCOPY;
925 926
}

927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
static int mpic_irq_set_wake(struct irq_data *d, unsigned int on)
{
	struct irq_desc *desc = container_of(d, struct irq_desc, irq_data);
	struct mpic *mpic = mpic_from_irq_data(d);

	if (!(mpic->flags & MPIC_FSL))
		return -ENXIO;

	if (on)
		desc->action->flags |= IRQF_NO_SUSPEND;
	else
		desc->action->flags &= ~IRQF_NO_SUSPEND;

	return 0;
}

943 944 945
void mpic_set_vector(unsigned int virq, unsigned int vector)
{
	struct mpic *mpic = mpic_from_irq(virq);
946
	unsigned int src = virq_to_hw(virq);
947 948 949 950 951
	unsigned int vecpri;

	DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
	    mpic, virq, src, vector);

952
	if (src >= mpic->num_sources)
953 954 955 956 957 958 959 960
		return;

	vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
	vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
	vecpri |= vector;
	mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
}

961
static void mpic_set_destination(unsigned int virq, unsigned int cpuid)
962 963
{
	struct mpic *mpic = mpic_from_irq(virq);
964
	unsigned int src = virq_to_hw(virq);
965 966 967 968

	DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
	    mpic, virq, src, cpuid);

969
	if (src >= mpic->num_sources)
970 971 972 973 974
		return;

	mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
}

975
static struct irq_chip mpic_irq_chip = {
976 977 978 979
	.irq_mask	= mpic_mask_irq,
	.irq_unmask	= mpic_unmask_irq,
	.irq_eoi	= mpic_end_irq,
	.irq_set_type	= mpic_set_irq_type,
980
	.irq_set_wake	= mpic_irq_set_wake,
981 982 983 984
};

#ifdef CONFIG_SMP
static struct irq_chip mpic_ipi_chip = {
985 986 987
	.irq_mask	= mpic_mask_ipi,
	.irq_unmask	= mpic_unmask_ipi,
	.irq_eoi	= mpic_end_ipi,
988 989 990
};
#endif /* CONFIG_SMP */

991 992 993 994
static struct irq_chip mpic_tm_chip = {
	.irq_mask	= mpic_mask_tm,
	.irq_unmask	= mpic_unmask_tm,
	.irq_eoi	= mpic_end_irq,
995
	.irq_set_wake	= mpic_irq_set_wake,
996 997
};

998
#ifdef CONFIG_MPIC_U3_HT_IRQS
999
static struct irq_chip mpic_irq_ht_chip = {
1000 1001 1002 1003 1004 1005
	.irq_startup	= mpic_startup_ht_irq,
	.irq_shutdown	= mpic_shutdown_ht_irq,
	.irq_mask	= mpic_mask_irq,
	.irq_unmask	= mpic_unmask_ht_irq,
	.irq_eoi	= mpic_end_ht_irq,
	.irq_set_type	= mpic_set_irq_type,
1006
};
1007
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1008

1009

1010 1011
static int mpic_host_match(struct irq_domain *h, struct device_node *node,
			   enum irq_domain_bus_token bus_token)
1012 1013
{
	/* Exact match, unless mpic node is NULL */
1014 1015
	struct device_node *of_node = irq_domain_get_of_node(h);
	return of_node == NULL || of_node == node;
1016 1017
}

1018
static int mpic_host_map(struct irq_domain *h, unsigned int virq,
1019
			 irq_hw_number_t hw)
1020 1021
{
	struct mpic *mpic = h->host_data;
1022
	struct irq_chip *chip;
1023

1024
	DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
1025

1026
	if (hw == mpic->spurious_vec)
1027
		return -EINVAL;
1028 1029 1030 1031 1032 1033
	if (mpic->protected && test_bit(hw, mpic->protected)) {
		pr_warning("mpic: Mapping of source 0x%x failed, "
			   "source protected by firmware !\n",\
			   (unsigned int)hw);
		return -EPERM;
	}
1034

1035
#ifdef CONFIG_SMP
1036
	else if (hw >= mpic->ipi_vecs[0]) {
1037
		WARN_ON(mpic->flags & MPIC_SECONDARY);
1038

1039
		DBG("mpic: mapping as IPI\n");
1040 1041
		irq_set_chip_data(virq, mpic);
		irq_set_chip_and_handler(virq, &mpic->hc_ipi,
1042 1043 1044 1045 1046
					 handle_percpu_irq);
		return 0;
	}
#endif /* CONFIG_SMP */

1047
	if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
1048
		WARN_ON(mpic->flags & MPIC_SECONDARY);
1049 1050 1051 1052 1053 1054 1055 1056

		DBG("mpic: mapping as timer\n");
		irq_set_chip_data(virq, mpic);
		irq_set_chip_and_handler(virq, &mpic->hc_tm,
					 handle_fasteoi_irq);
		return 0;
	}

1057 1058 1059
	if (mpic_map_error_int(mpic, virq, hw))
		return 0;

1060 1061 1062 1063
	if (hw >= mpic->num_sources) {
		pr_warning("mpic: Mapping of source 0x%x failed, "
			   "source out of range !\n",\
			   (unsigned int)hw);
1064
		return -EINVAL;
1065
	}
1066

M
Michael Ellerman 已提交
1067 1068
	mpic_msi_reserve_hwirq(mpic, hw);

1069
	/* Default chip */
1070 1071
	chip = &mpic->hc_irq;

1072
#ifdef CONFIG_MPIC_U3_HT_IRQS
1073
	/* Check for HT interrupts, override vecpri */
1074
	if (mpic_is_ht_interrupt(mpic, hw))
1075
		chip = &mpic->hc_ht_irq;
1076
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1077

1078
	DBG("mpic: mapping to irq chip @%p\n", chip);
1079

1080 1081
	irq_set_chip_data(virq, mpic);
	irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
1082 1083

	/* Set default irq type */
1084
	irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
1085

1086 1087 1088 1089 1090
	/* If the MPIC was reset, then all vectors have already been
	 * initialized.  Otherwise, a per source lazy initialization
	 * is done here.
	 */
	if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
1091 1092 1093 1094 1095 1096
		int cpu;

		preempt_disable();
		cpu = mpic_processor_id(mpic);
		preempt_enable();

1097
		mpic_set_vector(virq, hw);
1098
		mpic_set_destination(virq, cpu);
1099 1100 1101
		mpic_irq_set_priority(virq, 8);
	}

1102 1103 1104
	return 0;
}

1105
static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
1106
			   const u32 *intspec, unsigned int intsize,
1107 1108 1109
			   irq_hw_number_t *out_hwirq, unsigned int *out_flags)

{
1110
	struct mpic *mpic = h->host_data;
1111 1112 1113 1114 1115 1116 1117 1118
	static unsigned char map_mpic_senses[4] = {
		IRQ_TYPE_EDGE_RISING,
		IRQ_TYPE_LEVEL_LOW,
		IRQ_TYPE_LEVEL_HIGH,
		IRQ_TYPE_EDGE_FALLING,
	};

	*out_hwirq = intspec[0];
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
	if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
		/*
		 * Freescale MPIC with extended intspec:
		 * First two cells are as usual.  Third specifies
		 * an "interrupt type".  Fourth is type-specific data.
		 *
		 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
		 */
		switch (intspec[2]) {
		case 0:
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
			break;
		case 1:
			if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
				break;

			if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
				return -EINVAL;

			*out_hwirq = mpic->err_int_vecs[intspec[3]];

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
			break;
		case 2:
			if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
				return -EINVAL;

			*out_hwirq = mpic->ipi_vecs[intspec[0]];
			break;
		case 3:
			if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
				return -EINVAL;

			*out_hwirq = mpic->timer_vecs[intspec[0]];
			break;
		default:
			pr_debug("%s: unknown irq type %u\n",
				 __func__, intspec[2]);
			return -EINVAL;
		}

		*out_flags = map_mpic_senses[intspec[1] & 3];
	} else if (intsize > 1) {
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		u32 mask = 0x3;

		/* Apple invented a new race of encoding on machines with
		 * an HT APIC. They encode, among others, the index within
		 * the HT APIC. We don't care about it here since thankfully,
		 * it appears that they have the APIC already properly
		 * configured, and thus our current fixup code that reads the
		 * APIC config works fine. However, we still need to mask out
		 * bits in the specifier to make sure we only get bit 0 which
		 * is the level/edge bit (the only sense bit exposed by Apple),
		 * as their bit 1 means something else.
		 */
		if (machine_is(powermac))
			mask = 0x1;
		*out_flags = map_mpic_senses[intspec[1] & mask];
	} else
1176 1177
		*out_flags = IRQ_TYPE_NONE;

1178 1179 1180
	DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
	    intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);

1181 1182 1183
	return 0;
}

1184
/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
1185
static void mpic_cascade(struct irq_desc *desc)
1186 1187 1188 1189 1190 1191 1192 1193
{
	struct irq_chip *chip = irq_desc_get_chip(desc);
	struct mpic *mpic = irq_desc_get_handler_data(desc);
	unsigned int virq;

	BUG_ON(!(mpic->flags & MPIC_SECONDARY));

	virq = mpic_get_one_irq(mpic);
1194
	if (virq)
1195 1196 1197 1198 1199
		generic_handle_irq(virq);

	chip->irq_eoi(&desc->irq_data);
}

1200
static const struct irq_domain_ops mpic_host_ops = {
1201 1202 1203 1204 1205
	.match = mpic_host_match,
	.map = mpic_host_map,
	.xlate = mpic_host_xlate,
};

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
static u32 fsl_mpic_get_version(struct mpic *mpic)
{
	u32 brr1;

	if (!(mpic->flags & MPIC_FSL))
		return 0;

	brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
			MPIC_FSL_BRR1);

	return brr1 & MPIC_FSL_BRR1_VER;
}

1219 1220 1221 1222
/*
 * Exported functions
 */

1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
u32 fsl_mpic_primary_get_version(void)
{
	struct mpic *mpic = mpic_primary;

	if (mpic)
		return fsl_mpic_get_version(mpic);

	return 0;
}

1233
struct mpic * __init mpic_alloc(struct device_node *node,
1234
				phys_addr_t phys_addr,
1235 1236 1237 1238 1239
				unsigned int flags,
				unsigned int isu_size,
				unsigned int irq_count,
				const char *name)
{
1240 1241 1242 1243 1244
	int i, psize, intvec_top;
	struct mpic *mpic;
	u32 greg_feature;
	const char *vers;
	const u32 *psrc;
1245
	u32 last_irq;
1246
	u32 fsl_version = 0;
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	/* Default MPIC search parameters */
	static const struct of_device_id __initconst mpic_device_id[] = {
		{ .type	      = "open-pic", },
		{ .compatible = "open-pic", },
		{},
	};

	/*
	 * If we were not passed a device-tree node, then perform the default
	 * search for standardized a standardized OpenPIC.
	 */
	if (node) {
		node = of_node_get(node);
	} else {
		node = of_find_matching_node(NULL, mpic_device_id);
		if (!node)
			return NULL;
	}
1266

1267 1268
	/* Pick the physical address from the device tree if unspecified */
	if (!phys_addr) {
1269 1270 1271 1272 1273 1274
		/* Check if it is DCR-based */
		if (of_get_property(node, "dcr-reg", NULL)) {
			flags |= MPIC_USES_DCR;
		} else {
			struct resource r;
			if (of_address_to_resource(node, 0, &r))
1275
				goto err_of_node_put;
1276 1277 1278
			phys_addr = r.start;
		}
	}
1279

1280 1281 1282 1283 1284
	/* Read extra device-tree properties into the flags variable */
	if (of_get_property(node, "big-endian", NULL))
		flags |= MPIC_BIG_ENDIAN;
	if (of_get_property(node, "pic-no-reset", NULL))
		flags |= MPIC_NO_RESET;
1285 1286
	if (of_get_property(node, "single-cpu-affinity", NULL))
		flags |= MPIC_SINGLE_DEST_CPU;
1287
	if (of_device_is_compatible(node, "fsl,mpic"))
1288
		flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
1289

K
Kumar Gala 已提交
1290
	mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
1291
	if (mpic == NULL)
1292
		goto err_of_node_put;
K
Kumar Gala 已提交
1293

1294
	mpic->name = name;
1295
	mpic->node = node;
1296
	mpic->paddr = phys_addr;
1297
	mpic->flags = flags;
1298

1299
	mpic->hc_irq = mpic_irq_chip;
1300
	mpic->hc_irq.name = name;
1301
	if (!(mpic->flags & MPIC_SECONDARY))
1302
		mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
1303
#ifdef CONFIG_MPIC_U3_HT_IRQS
1304
	mpic->hc_ht_irq = mpic_irq_ht_chip;
1305
	mpic->hc_ht_irq.name = name;
1306
	if (!(mpic->flags & MPIC_SECONDARY))
1307
		mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
1308
#endif /* CONFIG_MPIC_U3_HT_IRQS */
1309

1310
#ifdef CONFIG_SMP
1311
	mpic->hc_ipi = mpic_ipi_chip;
1312
	mpic->hc_ipi.name = name;
1313 1314
#endif /* CONFIG_SMP */

1315 1316 1317
	mpic->hc_tm = mpic_tm_chip;
	mpic->hc_tm.name = name;

1318 1319
	mpic->num_sources = 0; /* so far */

1320
	if (mpic->flags & MPIC_LARGE_VECTORS)
1321 1322 1323 1324
		intvec_top = 2047;
	else
		intvec_top = 255;

1325 1326 1327 1328 1329 1330 1331 1332
	mpic->timer_vecs[0] = intvec_top - 12;
	mpic->timer_vecs[1] = intvec_top - 11;
	mpic->timer_vecs[2] = intvec_top - 10;
	mpic->timer_vecs[3] = intvec_top - 9;
	mpic->timer_vecs[4] = intvec_top - 8;
	mpic->timer_vecs[5] = intvec_top - 7;
	mpic->timer_vecs[6] = intvec_top - 6;
	mpic->timer_vecs[7] = intvec_top - 5;
1333 1334 1335 1336 1337 1338
	mpic->ipi_vecs[0]   = intvec_top - 4;
	mpic->ipi_vecs[1]   = intvec_top - 3;
	mpic->ipi_vecs[2]   = intvec_top - 2;
	mpic->ipi_vecs[3]   = intvec_top - 1;
	mpic->spurious_vec  = intvec_top;

1339
	/* Look for protected sources */
1340
	psrc = of_get_property(mpic->node, "protected-sources", &psize);
1341 1342 1343 1344 1345 1346 1347 1348 1349
	if (psrc) {
		/* Allocate a bitmap with one bit per interrupt */
		unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
		mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
		BUG_ON(mpic->protected == NULL);
		for (i = 0; i < psize/sizeof(u32); i++) {
			if (psrc[i] > intvec_top)
				continue;
			__set_bit(psrc[i], mpic->protected);
1350 1351
		}
	}
1352

1353
#ifdef CONFIG_MPIC_WEIRD
1354
	mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
1355 1356
#endif

1357
	/* default register type */
1358
	if (mpic->flags & MPIC_BIG_ENDIAN)
1359 1360 1361
		mpic->reg_type = mpic_access_mmio_be;
	else
		mpic->reg_type = mpic_access_mmio_le;
1362

1363 1364 1365 1366
	/*
	 * An MPIC with a "dcr-reg" property must be accessed that way, but
	 * only if the kernel includes DCR support.
	 */
1367
#ifdef CONFIG_PPC_DCR
1368
	if (mpic->flags & MPIC_USES_DCR)
1369 1370
		mpic->reg_type = mpic_access_dcr;
#else
1371
	BUG_ON(mpic->flags & MPIC_USES_DCR);
1372
#endif
1373

1374
	/* Map the global registers */
1375 1376
	mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
	mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
1377

1378
	if (mpic->flags & MPIC_FSL) {
1379 1380
		int ret;

1381 1382 1383 1384 1385 1386 1387
		/*
		 * Yes, Freescale really did put global registers in the
		 * magic per-cpu area -- and they don't even show up in the
		 * non-magic per-cpu copies that this driver normally uses.
		 */
		mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
			 MPIC_CPU_THISBASE, 0x1000);
1388

1389
		fsl_version = fsl_mpic_get_version(mpic);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403

		/* Error interrupt mask register (EIMR) is required for
		 * handling individual device error interrupts. EIMR
		 * was added in MPIC version 4.1.
		 *
		 * Over here we reserve vector number space for error
		 * interrupt vectors. This space is stolen from the
		 * global vector number space, as in case of ipis
		 * and timer interrupts.
		 *
		 * Available vector space = intvec_top - 12, where 12
		 * is the number of vectors which have been consumed by
		 * ipis and timer interrupts.
		 */
1404
		if (fsl_version >= 0x401) {
1405 1406 1407 1408
			ret = mpic_setup_error_int(mpic, intvec_top - 12);
			if (ret)
				return NULL;
		}
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427

	}

	/*
	 * EPR is only available starting with v4.0.  To support
	 * platforms that don't know the MPIC version at compile-time,
	 * such as qemu-e500, turn off coreint if this MPIC doesn't
	 * support it.  Note that we never enable it if it wasn't
	 * requested in the first place.
	 *
	 * This is done outside the MPIC_FSL check, so that we
	 * also disable coreint if the MPIC node doesn't have
	 * an "fsl,mpic" compatible at all.  This will be the case
	 * with device trees generated by older versions of QEMU.
	 * fsl_version will be zero if MPIC_FSL is not set.
	 */
	if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
		WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
		ppc_md.get_irq = mpic_get_irq;
1428 1429
	}

1430
	/* Reset */
1431 1432 1433 1434

	/* When using a device-node, reset requests are only honored if the MPIC
	 * is allowed to reset.
	 */
1435
	if (!(mpic->flags & MPIC_NO_RESET)) {
1436
		printk(KERN_DEBUG "mpic: Resetting\n");
1437 1438
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1439
			   | MPIC_GREG_GCONF_RESET);
1440
		while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1441 1442 1443 1444
		       & MPIC_GREG_GCONF_RESET)
			mb();
	}

1445
	/* CoreInt */
1446
	if (mpic->flags & MPIC_ENABLE_COREINT)
1447 1448 1449 1450
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_COREINT);

1451
	if (mpic->flags & MPIC_ENABLE_MCK)
1452 1453 1454 1455
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_MCK);

1456 1457 1458 1459 1460 1461
	/*
	 * The MPIC driver will crash if there are more cores than we
	 * can initialize, so we may as well catch that problem here.
	 */
	BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);

1462
	/* Map the per-CPU registers */
1463 1464 1465
	for_each_possible_cpu(i) {
		unsigned int cpu = get_hard_smp_processor_id(i);

1466
		mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
1467
			 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
1468
			 0x1000);
1469 1470
	}

1471 1472 1473 1474 1475 1476 1477 1478 1479
	/*
	 * Read feature register.  For non-ISU MPICs, num sources as well. On
	 * ISU MPICs, sources are counted as ISUs are added
	 */
	greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));

	/*
	 * By default, the last source number comes from the MPIC, but the
	 * device-tree and board support code can override it on buggy hw.
1480 1481
	 * If we get passed an isu_size (multi-isu MPIC) then we use that
	 * as a default instead of the value read from the HW.
1482 1483
	 */
	last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
R
Rob Herring 已提交
1484
				>> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
1485 1486
	if (isu_size)
		last_irq = isu_size  * MPIC_MAX_ISU - 1;
1487 1488 1489 1490
	of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
	if (irq_count)
		last_irq = irq_count - 1;

1491
	/* Initialize main ISU if none provided */
1492 1493 1494
	if (!isu_size) {
		isu_size = last_irq + 1;
		mpic->num_sources = isu_size;
1495
		mpic_map(mpic, mpic->paddr, &mpic->isus[0],
1496 1497
				MPIC_INFO(IRQ_BASE),
				MPIC_INFO(IRQ_STRIDE) * isu_size);
1498
	}
1499 1500

	mpic->isu_size = isu_size;
1501 1502 1503
	mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
	mpic->isu_mask = (1 << mpic->isu_shift) - 1;

1504
	mpic->irqhost = irq_domain_add_linear(mpic->node,
1505
				       intvec_top,
1506
				       &mpic_host_ops, mpic);
1507 1508 1509 1510 1511

	/*
	 * FIXME: The code leaks the MPIC object and mappings here; this
	 * is very unlikely to fail but it ought to be fixed anyways.
	 */
1512 1513 1514
	if (mpic->irqhost == NULL)
		return NULL;

1515
	/* Display version */
1516
	switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
	case 1:
		vers = "1.0";
		break;
	case 2:
		vers = "1.2";
		break;
	case 3:
		vers = "1.3";
		break;
	default:
		vers = "<unknown>";
		break;
	}
1530 1531
	printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
	       " max %d CPUs\n",
1532
	       name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
1533 1534
	printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
	       mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
1535 1536 1537 1538

	mpic->next = mpics;
	mpics = mpic;

1539
	if (!(mpic->flags & MPIC_SECONDARY)) {
1540
		mpic_primary = mpic;
1541 1542
		irq_set_default_host(mpic->irqhost);
	}
1543 1544

	return mpic;
1545 1546 1547 1548

err_of_node_put:
	of_node_put(node);
	return NULL;
1549 1550 1551
}

void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
1552
			    phys_addr_t paddr)
1553 1554 1555 1556 1557
{
	unsigned int isu_first = isu_num * mpic->isu_size;

	BUG_ON(isu_num >= MPIC_MAX_ISU);

1558
	mpic_map(mpic,
1559
		 paddr, &mpic->isus[isu_num], 0,
1560
		 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
1561

1562 1563 1564 1565 1566 1567
	if ((isu_first + mpic->isu_size) > mpic->num_sources)
		mpic->num_sources = isu_first + mpic->isu_size;
}

void __init mpic_init(struct mpic *mpic)
{
1568
	int i, cpu;
1569
	int num_timers = 4;
1570 1571 1572 1573 1574 1575

	BUG_ON(mpic->num_sources == 0);

	printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);

	/* Set current processor priority to max */
1576
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1577

1578
	if (mpic->flags & MPIC_FSL) {
1579
		u32 version = fsl_mpic_get_version(mpic);
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590

		/*
		 * Timer group B is present at the latest in MPIC 3.1 (e.g.
		 * mpc8536).  It is not present in MPIC 2.0 (e.g. mpc8544).
		 * I don't know about the status of intermediate versions (or
		 * whether they even exist).
		 */
		if (version >= 0x0301)
			num_timers = 8;
	}

1591
	/* Initialize timers to our reserved vectors and mask them for now */
1592 1593 1594
	for (i = 0; i < num_timers; i++) {
		unsigned int offset = mpic_tm_offset(mpic, i);

1595
		mpic_write(mpic->tmregs,
1596
			   offset + MPIC_INFO(TIMER_DESTINATION),
1597
			   1 << hard_smp_processor_id());
1598
		mpic_write(mpic->tmregs,
1599
			   offset + MPIC_INFO(TIMER_VECTOR_PRI),
1600
			   MPIC_VECPRI_MASK |
1601
			   (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
1602
			   (mpic->timer_vecs[0] + i));
1603 1604 1605 1606 1607 1608 1609 1610
	}

	/* Initialize IPIs to our reserved vectors and mark them disabled for now */
	mpic_test_broken_ipi(mpic);
	for (i = 0; i < 4; i++) {
		mpic_ipi_write(i,
			       MPIC_VECPRI_MASK |
			       (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
1611
			       (mpic->ipi_vecs[0] + i));
1612 1613
	}

1614
	/* Do the HT PIC fixups on U3 broken mpic */
1615
	DBG("MPIC flags: %x\n", mpic->flags);
1616
	if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
1617
		mpic_scan_ht_pics(mpic);
1618 1619
		mpic_u3msi_init(mpic);
	}
1620

1621 1622
	mpic_pasemi_msi_init(mpic);

1623
	cpu = mpic_processor_id(mpic);
1624

1625 1626 1627 1628 1629
	if (!(mpic->flags & MPIC_NO_RESET)) {
		for (i = 0; i < mpic->num_sources; i++) {
			/* start with vector = source number, and masked */
			u32 vecpri = MPIC_VECPRI_MASK | i |
				(8 << MPIC_VECPRI_PRIORITY_SHIFT);
R
Rob Herring 已提交
1630

1631 1632 1633 1634 1635 1636 1637
			/* check if protected */
			if (mpic->protected && test_bit(i, mpic->protected))
				continue;
			/* init hw */
			mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
			mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
		}
1638
	}
R
Rob Herring 已提交
1639

1640 1641
	/* Init spurious vector */
	mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
1642

1643 1644 1645 1646 1647
	/* Disable 8259 passthrough, if supported */
	if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			   mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			   | MPIC_GREG_GCONF_8259_PTHROU_DIS);
1648

1649 1650 1651 1652 1653
	if (mpic->flags & MPIC_NO_BIAS)
		mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
			mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
			| MPIC_GREG_GCONF_NO_BIAS);

1654
	/* Set current processor priority to 0 */
1655
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1656 1657 1658

#ifdef CONFIG_PM
	/* allocate memory to save mpic state */
1659 1660
	mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
				  GFP_KERNEL);
1661 1662
	BUG_ON(mpic->save_data == NULL);
#endif
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673

	/* Check if this MPIC is chained from a parent interrupt controller */
	if (mpic->flags & MPIC_SECONDARY) {
		int virq = irq_of_parse_and_map(mpic->node, 0);
		if (virq != NO_IRQ) {
			printk(KERN_INFO "%s: hooking up to IRQ %d\n",
					mpic->node->full_name, virq);
			irq_set_handler_data(virq, mpic);
			irq_set_chained_handler(virq, &mpic_cascade);
		}
	}
1674 1675 1676 1677

	/* FSL mpic error interrupt intialization */
	if (mpic->flags & MPIC_FSL_HAS_EIMR)
		mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
1678 1679 1680 1681
}

void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
{
1682
	struct mpic *mpic = mpic_find(irq);
1683
	unsigned int src = virq_to_hw(irq);
1684 1685 1686
	unsigned long flags;
	u32 reg;

1687 1688 1689
	if (!mpic)
		return;

1690
	raw_spin_lock_irqsave(&mpic_lock, flags);
1691
	if (mpic_is_ipi(mpic, src)) {
1692
		reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
1693
			~MPIC_VECPRI_PRIORITY_MASK;
1694
		mpic_ipi_write(src - mpic->ipi_vecs[0],
1695
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1696
	} else if (mpic_is_tm(mpic, src)) {
1697 1698 1699 1700
		reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
			~MPIC_VECPRI_PRIORITY_MASK;
		mpic_tm_write(src - mpic->timer_vecs[0],
			      reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1701
	} else {
1702
		reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
1703
			& ~MPIC_VECPRI_PRIORITY_MASK;
1704
		mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
1705 1706
			       reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
	}
1707
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
}

void mpic_setup_this_cpu(void)
{
#ifdef CONFIG_SMP
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());

1722
	raw_spin_lock_irqsave(&mpic_lock, flags);
1723 1724 1725 1726

 	/* let the mpic know we want intrs. default affinity is 0xffffffff
	 * until changed via /proc. That's how it's done on x86. If we want
	 * it differently, then we should make sure we also change the default
1727
	 * values of irq_desc[].affinity in irq.c.
1728
 	 */
1729
	if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
1730
	 	for (i = 0; i < mpic->num_sources ; i++)
1731 1732
			mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
				mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
1733 1734 1735
	}

	/* Set current processor priority to 0 */
1736
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
1737

1738
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1739 1740 1741 1742 1743 1744 1745
#endif /* CONFIG_SMP */
}

int mpic_cpu_get_priority(void)
{
	struct mpic *mpic = mpic_primary;

1746
	return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
1747 1748 1749 1750 1751 1752 1753
}

void mpic_cpu_set_priority(int prio)
{
	struct mpic *mpic = mpic_primary;

	prio &= MPIC_CPU_TASKPRI_MASK;
1754
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
}

void mpic_teardown_this_cpu(int secondary)
{
	struct mpic *mpic = mpic_primary;
	unsigned long flags;
	u32 msk = 1 << hard_smp_processor_id();
	unsigned int i;

	BUG_ON(mpic == NULL);

	DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1767
	raw_spin_lock_irqsave(&mpic_lock, flags);
1768 1769 1770

	/* let the mpic know we don't want intrs.  */
	for (i = 0; i < mpic->num_sources ; i++)
1771 1772
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
1773 1774

	/* Set current processor priority to max */
1775
	mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
1776 1777 1778 1779
	/* We need to EOI the IPI since not all platforms reset the MPIC
	 * on boot and new interrupts wouldn't get delivered otherwise.
	 */
	mpic_eoi(mpic);
1780

1781
	raw_spin_unlock_irqrestore(&mpic_lock, flags);
1782 1783 1784
}


1785
static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
1786
{
1787
	u32 src;
1788

1789
	src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
1790
#ifdef DEBUG_LOW
1791
	DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
1792
#endif
1793 1794 1795
	if (unlikely(src == mpic->spurious_vec)) {
		if (mpic->flags & MPIC_SPV_EOI)
			mpic_eoi(mpic);
1796
		return NO_IRQ;
1797
	}
1798
	if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1799 1800
		printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
				   mpic->name, (int)src);
1801 1802 1803 1804
		mpic_eoi(mpic);
		return NO_IRQ;
	}

1805
	return irq_linear_revmap(mpic->irqhost, src);
1806 1807
}

1808 1809 1810 1811 1812
unsigned int mpic_get_one_irq(struct mpic *mpic)
{
	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
}

O
Olaf Hering 已提交
1813
unsigned int mpic_get_irq(void)
1814 1815 1816 1817 1818
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

O
Olaf Hering 已提交
1819
	return mpic_get_one_irq(mpic);
1820 1821
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
unsigned int mpic_get_coreint_irq(void)
{
#ifdef CONFIG_BOOKE
	struct mpic *mpic = mpic_primary;
	u32 src;

	BUG_ON(mpic == NULL);

	src = mfspr(SPRN_EPR);

	if (unlikely(src == mpic->spurious_vec)) {
		if (mpic->flags & MPIC_SPV_EOI)
			mpic_eoi(mpic);
		return NO_IRQ;
	}
	if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1838 1839
		printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
				   mpic->name, (int)src);
1840 1841 1842 1843 1844 1845 1846 1847 1848
		return NO_IRQ;
	}

	return irq_linear_revmap(mpic->irqhost, src);
#else
	return NO_IRQ;
#endif
}

1849 1850 1851 1852 1853 1854 1855 1856
unsigned int mpic_get_mcirq(void)
{
	struct mpic *mpic = mpic_primary;

	BUG_ON(mpic == NULL);

	return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
}
1857 1858 1859 1860 1861

#ifdef CONFIG_SMP
void mpic_request_ipis(void)
{
	struct mpic *mpic = mpic_primary;
1862
	int i;
1863 1864
	BUG_ON(mpic == NULL);

1865
	printk(KERN_INFO "mpic: requesting IPIs...\n");
1866 1867 1868

	for (i = 0; i < 4; i++) {
		unsigned int vipi = irq_create_mapping(mpic->irqhost,
1869
						       mpic->ipi_vecs[0] + i);
1870
		if (vipi == NO_IRQ) {
1871 1872
			printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
			continue;
1873
		}
1874
		smp_request_message_ipi(vipi, i);
1875
	}
1876
}
1877

1878
void smp_mpic_message_pass(int cpu, int msg)
1879 1880
{
	struct mpic *mpic = mpic_primary;
1881
	u32 physmask;
1882 1883 1884

	BUG_ON(mpic == NULL);

1885 1886 1887 1888 1889 1890
	/* make sure we're sending something that translates to an IPI */
	if ((unsigned int)msg > 3) {
		printk("SMP %d: smp_message_pass: unknown msg %d\n",
		       smp_processor_id(), msg);
		return;
	}
1891 1892 1893 1894 1895 1896 1897 1898 1899

#ifdef DEBUG_IPI
	DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
#endif

	physmask = 1 << get_hard_smp_processor_id(cpu);

	mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
		       msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
1900
}
1901

1902
void __init smp_mpic_probe(void)
1903 1904 1905 1906 1907
{
	int nr_cpus;

	DBG("smp_mpic_probe()...\n");

1908
	nr_cpus = num_possible_cpus();
1909 1910 1911 1912 1913 1914 1915

	DBG("nr_cpus: %d\n", nr_cpus);

	if (nr_cpus > 1)
		mpic_request_ipis();
}

1916
void smp_mpic_setup_cpu(int cpu)
1917 1918 1919
{
	mpic_setup_this_cpu();
}
1920 1921 1922 1923 1924 1925

void mpic_reset_core(int cpu)
{
	struct mpic *mpic = mpic_primary;
	u32 pir;
	int cpuid = get_hard_smp_processor_id(cpu);
1926
	int i;
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937

	/* Set target bit for core reset */
	pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
	pir |= (1 << cpuid);
	mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
	mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));

	/* Restore target bit after reset complete */
	pir &= ~(1 << cpuid);
	mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
	mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1938 1939 1940 1941 1942 1943 1944 1945 1946

	/* Perform 15 EOI on each reset core to clear pending interrupts.
	 * This is required for FSL CoreNet based devices */
	if (mpic->flags & MPIC_FSL) {
		for (i = 0; i < 15; i++) {
			_mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
				      MPIC_CPU_EOI, 0);
		}
	}
1947
}
1948
#endif /* CONFIG_SMP */
1949 1950

#ifdef CONFIG_PM
1951
static void mpic_suspend_one(struct mpic *mpic)
1952 1953 1954 1955 1956 1957 1958 1959 1960
{
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic->save_data[i].vecprio =
			mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
		mpic->save_data[i].dest =
			mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
	}
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
}

static int mpic_suspend(void)
{
	struct mpic *mpic = mpics;

	while (mpic) {
		mpic_suspend_one(mpic);
		mpic = mpic->next;
	}
1971 1972 1973 1974

	return 0;
}

1975
static void mpic_resume_one(struct mpic *mpic)
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
{
	int i;

	for (i = 0; i < mpic->num_sources; i++) {
		mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
			       mpic->save_data[i].vecprio);
		mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
			       mpic->save_data[i].dest);

#ifdef CONFIG_MPIC_U3_HT_IRQS
1986
	if (mpic->fixups) {
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		struct mpic_irq_fixup *fixup = &mpic->fixups[i];

		if (fixup->base) {
			/* we use the lowest bit in an inverted meaning */
			if ((mpic->save_data[i].fixup_data & 1) == 0)
				continue;

			/* Enable and configure */
			writeb(0x10 + 2 * fixup->index, fixup->base + 2);

			writel(mpic->save_data[i].fixup_data & ~1,
			       fixup->base + 4);
		}
	}
#endif
	} /* end for loop */
2003
}
2004

2005 2006 2007 2008 2009 2010 2011 2012
static void mpic_resume(void)
{
	struct mpic *mpic = mpics;

	while (mpic) {
		mpic_resume_one(mpic);
		mpic = mpic->next;
	}
2013 2014
}

2015
static struct syscore_ops mpic_syscore_ops = {
2016 2017 2018 2019 2020 2021
	.resume = mpic_resume,
	.suspend = mpic_suspend,
};

static int mpic_init_sys(void)
{
2022
	register_syscore_ops(&mpic_syscore_ops);
2023 2024
	subsys_system_register(&mpic_subsys, NULL);

2025
	return 0;
2026 2027 2028
}

device_initcall(mpic_init_sys);
2029
#endif