exynos_mixer.c 32.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 * Seung-Woo Kim <sw0312.kim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *
 * Based on drivers/media/video/s5p-tv/mixer_reg.c
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */

17
#include <drm/drmP.h>
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

#include "regs-mixer.h"
#include "regs-vp.h"

#include <linux/kernel.h>
#include <linux/spinlock.h>
#include <linux/wait.h>
#include <linux/i2c.h>
#include <linux/platform_device.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/delay.h>
#include <linux/pm_runtime.h>
#include <linux/clk.h>
#include <linux/regulator/consumer.h>
33
#include <linux/of.h>
34
#include <linux/component.h>
35 36 37 38

#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
39
#include "exynos_drm_crtc.h"
40
#include "exynos_drm_plane.h"
41
#include "exynos_drm_iommu.h"
42
#include "exynos_mixer.h"
43

44
#define MIXER_WIN_NR		3
45
#define VP_DEFAULT_WIN		2
46

47 48 49 50 51 52
/* The pixelformats that are natively supported by the mixer. */
#define MXR_FORMAT_RGB565	4
#define MXR_FORMAT_ARGB1555	5
#define MXR_FORMAT_ARGB4444	6
#define MXR_FORMAT_ARGB8888	7

53 54 55 56 57 58 59
struct mixer_resources {
	int			irq;
	void __iomem		*mixer_regs;
	void __iomem		*vp_regs;
	spinlock_t		reg_slock;
	struct clk		*mixer;
	struct clk		*vp;
60
	struct clk		*hdmi;
61 62
	struct clk		*sclk_mixer;
	struct clk		*sclk_hdmi;
63
	struct clk		*mout_mixer;
64 65
};

66 67 68
enum mixer_version_id {
	MXR_VER_0_0_0_16,
	MXR_VER_16_0_33_0,
69
	MXR_VER_128_0_0_184,
70 71
};

72 73
enum mixer_flag_bits {
	MXR_BIT_POWERED,
74
	MXR_BIT_VSYNC,
75 76
};

77 78 79 80 81 82 83 84 85 86 87 88 89
static const uint32_t mixer_formats[] = {
	DRM_FORMAT_XRGB4444,
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

static const uint32_t vp_formats[] = {
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

90
struct mixer_context {
91
	struct platform_device *pdev;
J
Joonyoung Shim 已提交
92
	struct device		*dev;
93
	struct drm_device	*drm_dev;
94
	struct exynos_drm_crtc	*crtc;
95
	struct exynos_drm_plane	planes[MIXER_WIN_NR];
96
	int			pipe;
97
	unsigned long		flags;
98
	bool			interlace;
99
	bool			vp_enabled;
100
	bool			has_sclk;
101 102

	struct mixer_resources	mixer_res;
103
	enum mixer_version_id	mxr_ver;
104 105
	wait_queue_head_t	wait_vsync_queue;
	atomic_t		wait_vsync_event;
106 107 108 109
};

struct mixer_drv_data {
	enum mixer_version_id	version;
110
	bool					is_vp_enabled;
111
	bool					has_sclk;
112 113
};

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
static const u8 filter_y_horiz_tap8[] = {
	0,	-1,	-1,	-1,	-1,	-1,	-1,	-1,
	-1,	-1,	-1,	-1,	-1,	0,	0,	0,
	0,	2,	4,	5,	6,	6,	6,	6,
	6,	5,	5,	4,	3,	2,	1,	1,
	0,	-6,	-12,	-16,	-18,	-20,	-21,	-20,
	-20,	-18,	-16,	-13,	-10,	-8,	-5,	-2,
	127,	126,	125,	121,	114,	107,	99,	89,
	79,	68,	57,	46,	35,	25,	16,	8,
};

static const u8 filter_y_vert_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
	0,	5,	11,	19,	27,	37,	48,	59,
	70,	81,	92,	102,	111,	118,	124,	126,
	0,	0,	-1,	-1,	-2,	-3,	-4,	-5,
	-6,	-7,	-8,	-8,	-8,	-8,	-6,	-3,
};

static const u8 filter_cr_horiz_tap4[] = {
	0,	-3,	-6,	-8,	-8,	-8,	-8,	-7,
	-6,	-5,	-4,	-3,	-2,	-1,	-1,	0,
	127,	126,	124,	118,	111,	102,	92,	81,
	70,	59,	48,	37,	27,	19,	11,	5,
};

static inline u32 vp_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->vp_regs + reg_id);
}

static inline void vp_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->vp_regs + reg_id);
}

static inline void vp_reg_writemask(struct mixer_resources *res, u32 reg_id,
				 u32 val, u32 mask)
{
	u32 old = vp_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->vp_regs + reg_id);
}

static inline u32 mixer_reg_read(struct mixer_resources *res, u32 reg_id)
{
	return readl(res->mixer_regs + reg_id);
}

static inline void mixer_reg_write(struct mixer_resources *res, u32 reg_id,
				 u32 val)
{
	writel(val, res->mixer_regs + reg_id);
}

static inline void mixer_reg_writemask(struct mixer_resources *res,
				 u32 reg_id, u32 val, u32 mask)
{
	u32 old = mixer_reg_read(res, reg_id);

	val = (val & mask) | (old & ~mask);
	writel(val, res->mixer_regs + reg_id);
}

static void mixer_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32)readl(ctx->mixer_res.mixer_regs + reg_id)); \
} while (0)

	DUMPREG(MXR_STATUS);
	DUMPREG(MXR_CFG);
	DUMPREG(MXR_INT_EN);
	DUMPREG(MXR_INT_STATUS);

	DUMPREG(MXR_LAYER_CFG);
	DUMPREG(MXR_VIDEO_CFG);

	DUMPREG(MXR_GRAPHIC0_CFG);
	DUMPREG(MXR_GRAPHIC0_BASE);
	DUMPREG(MXR_GRAPHIC0_SPAN);
	DUMPREG(MXR_GRAPHIC0_WH);
	DUMPREG(MXR_GRAPHIC0_SXY);
	DUMPREG(MXR_GRAPHIC0_DXY);

	DUMPREG(MXR_GRAPHIC1_CFG);
	DUMPREG(MXR_GRAPHIC1_BASE);
	DUMPREG(MXR_GRAPHIC1_SPAN);
	DUMPREG(MXR_GRAPHIC1_WH);
	DUMPREG(MXR_GRAPHIC1_SXY);
	DUMPREG(MXR_GRAPHIC1_DXY);
#undef DUMPREG
}

static void vp_regs_dump(struct mixer_context *ctx)
{
#define DUMPREG(reg_id) \
do { \
	DRM_DEBUG_KMS(#reg_id " = %08x\n", \
		(u32) readl(ctx->mixer_res.vp_regs + reg_id)); \
} while (0)

	DUMPREG(VP_ENABLE);
	DUMPREG(VP_SRESET);
	DUMPREG(VP_SHADOW_UPDATE);
	DUMPREG(VP_FIELD_ID);
	DUMPREG(VP_MODE);
	DUMPREG(VP_IMG_SIZE_Y);
	DUMPREG(VP_IMG_SIZE_C);
	DUMPREG(VP_PER_RATE_CTRL);
	DUMPREG(VP_TOP_Y_PTR);
	DUMPREG(VP_BOT_Y_PTR);
	DUMPREG(VP_TOP_C_PTR);
	DUMPREG(VP_BOT_C_PTR);
	DUMPREG(VP_ENDIAN_MODE);
	DUMPREG(VP_SRC_H_POSITION);
	DUMPREG(VP_SRC_V_POSITION);
	DUMPREG(VP_SRC_WIDTH);
	DUMPREG(VP_SRC_HEIGHT);
	DUMPREG(VP_DST_H_POSITION);
	DUMPREG(VP_DST_V_POSITION);
	DUMPREG(VP_DST_WIDTH);
	DUMPREG(VP_DST_HEIGHT);
	DUMPREG(VP_H_RATIO);
	DUMPREG(VP_V_RATIO);

#undef DUMPREG
}

static inline void vp_filter_set(struct mixer_resources *res,
		int reg_id, const u8 *data, unsigned int size)
{
	/* assure 4-byte align */
	BUG_ON(size & 3);
	for (; size; size -= 4, reg_id += 4, data += 4) {
		u32 val = (data[0] << 24) |  (data[1] << 16) |
			(data[2] << 8) | data[3];
		vp_reg_write(res, reg_id, val);
	}
}

static void vp_default_filter(struct mixer_resources *res)
{
	vp_filter_set(res, VP_POLY8_Y0_LL,
265
		filter_y_horiz_tap8, sizeof(filter_y_horiz_tap8));
266
	vp_filter_set(res, VP_POLY4_Y0_LL,
267
		filter_y_vert_tap4, sizeof(filter_y_vert_tap4));
268
	vp_filter_set(res, VP_POLY4_C0_LL,
269
		filter_cr_horiz_tap4, sizeof(filter_cr_horiz_tap4));
270 271 272 273 274 275 276 277 278 279
}

static void mixer_vsync_set_update(struct mixer_context *ctx, bool enable)
{
	struct mixer_resources *res = &ctx->mixer_res;

	/* block update on vsync */
	mixer_reg_writemask(res, MXR_STATUS, enable ?
			MXR_STATUS_SYNC_ENABLE : 0, MXR_STATUS_SYNC_ENABLE);

280 281
	if (ctx->vp_enabled)
		vp_reg_write(res, VP_SHADOW_UPDATE, enable ?
282 283 284 285 286 287 288 289 290 291
			VP_SHADOW_UPDATE_ENABLE : 0);
}

static void mixer_cfg_scan(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	/* choosing between interlace and progressive mode */
	val = (ctx->interlace ? MXR_CFG_SCAN_INTERLACE :
292
				MXR_CFG_SCAN_PROGRESSIVE);
293

294 295 296 297 298 299 300 301 302 303 304 305 306
	if (ctx->mxr_ver != MXR_VER_128_0_0_184) {
		/* choosing between proper HD and SD mode */
		if (height <= 480)
			val |= MXR_CFG_SCAN_NTSC | MXR_CFG_SCAN_SD;
		else if (height <= 576)
			val |= MXR_CFG_SCAN_PAL | MXR_CFG_SCAN_SD;
		else if (height <= 720)
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
		else if (height <= 1080)
			val |= MXR_CFG_SCAN_HD_1080 | MXR_CFG_SCAN_HD;
		else
			val |= MXR_CFG_SCAN_HD_720 | MXR_CFG_SCAN_HD;
	}
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_SCAN_MASK);
}

static void mixer_cfg_rgb_fmt(struct mixer_context *ctx, unsigned int height)
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val;

	if (height == 480) {
		val = MXR_CFG_RGB601_0_255;
	} else if (height == 576) {
		val = MXR_CFG_RGB601_0_255;
	} else if (height == 720) {
		val = MXR_CFG_RGB709_16_235;
		mixer_reg_write(res, MXR_CM_COEFF_Y,
				(1 << 30) | (94 << 20) | (314 << 10) |
				(32 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CB,
				(972 << 20) | (851 << 10) | (225 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CR,
				(225 << 20) | (820 << 10) | (1004 << 0));
	} else if (height == 1080) {
		val = MXR_CFG_RGB709_16_235;
		mixer_reg_write(res, MXR_CM_COEFF_Y,
				(1 << 30) | (94 << 20) | (314 << 10) |
				(32 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CB,
				(972 << 20) | (851 << 10) | (225 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CR,
				(225 << 20) | (820 << 10) | (1004 << 0));
	} else {
		val = MXR_CFG_RGB709_16_235;
		mixer_reg_write(res, MXR_CM_COEFF_Y,
				(1 << 30) | (94 << 20) | (314 << 10) |
				(32 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CB,
				(972 << 20) | (851 << 10) | (225 << 0));
		mixer_reg_write(res, MXR_CM_COEFF_CR,
				(225 << 20) | (820 << 10) | (1004 << 0));
	}

	mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_RGB_FMT_MASK);
}

352 353
static void mixer_cfg_layer(struct mixer_context *ctx, unsigned int win,
				bool enable)
354 355 356 357 358 359 360 361 362 363 364 365
{
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val = enable ? ~0 : 0;

	switch (win) {
	case 0:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP0_ENABLE);
		break;
	case 1:
		mixer_reg_writemask(res, MXR_CFG, val, MXR_CFG_GRP1_ENABLE);
		break;
	case 2:
366 367 368 369
		if (ctx->vp_enabled) {
			vp_reg_writemask(res, VP_ENABLE, val, VP_ENABLE_ON);
			mixer_reg_writemask(res, MXR_CFG, val,
				MXR_CFG_VP_ENABLE);
370 371 372 373 374

			/* control blending of graphic layer 0 */
			mixer_reg_writemask(res, MXR_GRAPHIC_CFG(0), val,
					MXR_GRP_CFG_BLEND_PRE_MUL |
					MXR_GRP_CFG_PIXEL_BLEND_EN);
375
		}
376 377 378 379 380 381 382 383 384 385 386
		break;
	}
}

static void mixer_run(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_REG_RUN);
}

387 388 389 390 391 392 393 394 395 396 397 398
static void mixer_stop(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	int timeout = 20;

	mixer_reg_writemask(res, MXR_STATUS, 0, MXR_STATUS_REG_RUN);

	while (!(mixer_reg_read(res, MXR_STATUS) & MXR_STATUS_REG_IDLE) &&
			--timeout)
		usleep_range(10000, 12000);
}

399 400
static void vp_video_buffer(struct mixer_context *ctx,
			    struct exynos_drm_plane *plane)
401 402
{
	struct mixer_resources *res = &ctx->mixer_res;
403 404 405
	struct drm_plane_state *state = plane->base.state;
	struct drm_framebuffer *fb = state->fb;
	struct drm_display_mode *mode = &state->crtc->mode;
406 407 408 409 410 411
	unsigned long flags;
	dma_addr_t luma_addr[2], chroma_addr[2];
	bool tiled_mode = false;
	bool crcb_mode = false;
	u32 val;

412
	switch (fb->pixel_format) {
413
	case DRM_FORMAT_NV12:
414 415
		crcb_mode = false;
		break;
416 417 418
	case DRM_FORMAT_NV21:
		crcb_mode = true;
		break;
419 420
	default:
		DRM_ERROR("pixel format for vp is wrong [%d].\n",
421
				fb->pixel_format);
422 423 424
		return;
	}

425 426
	luma_addr[0] = plane->dma_addr[0];
	chroma_addr[0] = plane->dma_addr[1];
427

428
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
429 430 431 432 433
		ctx->interlace = true;
		if (tiled_mode) {
			luma_addr[1] = luma_addr[0] + 0x40;
			chroma_addr[1] = chroma_addr[0] + 0x40;
		} else {
434 435
			luma_addr[1] = luma_addr[0] + fb->pitches[0];
			chroma_addr[1] = chroma_addr[0] + fb->pitches[0];
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
		}
	} else {
		ctx->interlace = false;
		luma_addr[1] = 0;
		chroma_addr[1] = 0;
	}

	spin_lock_irqsave(&res->reg_slock, flags);
	mixer_vsync_set_update(ctx, false);

	/* interlace or progressive scan mode */
	val = (ctx->interlace ? ~0 : 0);
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_LINE_SKIP);

	/* setup format */
	val = (crcb_mode ? VP_MODE_NV21 : VP_MODE_NV12);
	val |= (tiled_mode ? VP_MODE_MEM_TILED : VP_MODE_MEM_LINEAR);
	vp_reg_writemask(res, VP_MODE, val, VP_MODE_FMT_MASK);

	/* setting size of input image */
456 457
	vp_reg_write(res, VP_IMG_SIZE_Y, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height));
458
	/* chroma height has to reduced by 2 to avoid chroma distorions */
459 460
	vp_reg_write(res, VP_IMG_SIZE_C, VP_IMG_HSIZE(fb->pitches[0]) |
		VP_IMG_VSIZE(fb->height / 2));
461

462 463
	vp_reg_write(res, VP_SRC_WIDTH, plane->src_w);
	vp_reg_write(res, VP_SRC_HEIGHT, plane->src_h);
464
	vp_reg_write(res, VP_SRC_H_POSITION,
465 466
			VP_SRC_H_POSITION_VAL(plane->src_x));
	vp_reg_write(res, VP_SRC_V_POSITION, plane->src_y);
467

468
	vp_reg_write(res, VP_DST_WIDTH, plane->crtc_w);
469
	vp_reg_write(res, VP_DST_H_POSITION, plane->crtc_x);
470
	if (ctx->interlace) {
471
		vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_h / 2);
472
		vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y / 2);
473
	} else {
474
		vp_reg_write(res, VP_DST_HEIGHT, plane->crtc_h);
475
		vp_reg_write(res, VP_DST_V_POSITION, plane->crtc_y);
476 477
	}

478 479
	vp_reg_write(res, VP_H_RATIO, plane->h_ratio);
	vp_reg_write(res, VP_V_RATIO, plane->v_ratio);
480 481 482 483 484 485 486 487 488

	vp_reg_write(res, VP_ENDIAN_MODE, VP_ENDIAN_MODE_LITTLE);

	/* set buffer address to vp */
	vp_reg_write(res, VP_TOP_Y_PTR, luma_addr[0]);
	vp_reg_write(res, VP_BOT_Y_PTR, luma_addr[1]);
	vp_reg_write(res, VP_TOP_C_PTR, chroma_addr[0]);
	vp_reg_write(res, VP_BOT_C_PTR, chroma_addr[1]);

489 490 491
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
	mixer_cfg_layer(ctx, plane->zpos, true);
492 493 494 495 496
	mixer_run(ctx);

	mixer_vsync_set_update(ctx, true);
	spin_unlock_irqrestore(&res->reg_slock, flags);

497
	mixer_regs_dump(ctx);
498 499 500
	vp_regs_dump(ctx);
}

501 502 503 504
static void mixer_layer_update(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;

505
	mixer_reg_writemask(res, MXR_CFG, ~0, MXR_CFG_LAYER_UPDATE);
506 507
}

508 509 510
static int mixer_setup_scale(const struct exynos_drm_plane *plane,
		unsigned int *x_ratio, unsigned int *y_ratio)
{
511 512
	if (plane->crtc_w != plane->src_w) {
		if (plane->crtc_w == 2 * plane->src_w)
513 514 515 516 517
			*x_ratio = 1;
		else
			goto fail;
	}

518 519
	if (plane->crtc_h != plane->src_h) {
		if (plane->crtc_h == 2 * plane->src_h)
520 521 522 523 524 525 526 527 528 529 530 531
			*y_ratio = 1;
		else
			goto fail;
	}

	return 0;

fail:
	DRM_DEBUG_KMS("only 2x width/height scaling of plane supported\n");
	return -ENOTSUPP;
}

532 533
static void mixer_graph_buffer(struct mixer_context *ctx,
			       struct exynos_drm_plane *plane)
534 535
{
	struct mixer_resources *res = &ctx->mixer_res;
536 537 538
	struct drm_plane_state *state = plane->base.state;
	struct drm_framebuffer *fb = state->fb;
	struct drm_display_mode *mode = &state->crtc->mode;
539
	unsigned long flags;
540
	unsigned int win = plane->zpos;
541
	unsigned int x_ratio = 0, y_ratio = 0;
542 543 544 545 546
	unsigned int src_x_offset, src_y_offset, dst_x_offset, dst_y_offset;
	dma_addr_t dma_addr;
	unsigned int fmt;
	u32 val;

547
	switch (fb->pixel_format) {
548 549 550 551 552 553 554
	case DRM_FORMAT_XRGB4444:
		fmt = MXR_FORMAT_ARGB4444;
		break;

	case DRM_FORMAT_XRGB1555:
		fmt = MXR_FORMAT_ARGB1555;
		break;
555

556 557
	case DRM_FORMAT_RGB565:
		fmt = MXR_FORMAT_RGB565;
558
		break;
559 560 561 562

	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		fmt = MXR_FORMAT_ARGB8888;
563
		break;
564

565
	default:
566 567
		DRM_DEBUG_KMS("pixelformat unsupported by mixer\n");
		return;
568 569
	}

570 571 572
	/* check if mixer supports requested scaling setup */
	if (mixer_setup_scale(plane, &x_ratio, &y_ratio))
		return;
573

574 575
	dst_x_offset = plane->crtc_x;
	dst_y_offset = plane->crtc_y;
576 577

	/* converting dma address base and source offset */
578
	dma_addr = plane->dma_addr[0]
579 580
		+ (plane->src_x * fb->bits_per_pixel >> 3)
		+ (plane->src_y * fb->pitches[0]);
581 582 583
	src_x_offset = 0;
	src_y_offset = 0;

584
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
585 586 587 588 589 590 591 592 593 594 595 596
		ctx->interlace = true;
	else
		ctx->interlace = false;

	spin_lock_irqsave(&res->reg_slock, flags);
	mixer_vsync_set_update(ctx, false);

	/* setup format */
	mixer_reg_writemask(res, MXR_GRAPHIC_CFG(win),
		MXR_GRP_CFG_FORMAT_VAL(fmt), MXR_GRP_CFG_FORMAT_MASK);

	/* setup geometry */
597
	mixer_reg_write(res, MXR_GRAPHIC_SPAN(win),
598
			fb->pitches[0] / (fb->bits_per_pixel >> 3));
599

600 601
	/* setup display size */
	if (ctx->mxr_ver == MXR_VER_128_0_0_184 &&
602
		win == DEFAULT_WIN) {
603 604
		val  = MXR_MXR_RES_HEIGHT(mode->vdisplay);
		val |= MXR_MXR_RES_WIDTH(mode->hdisplay);
605 606 607
		mixer_reg_write(res, MXR_RESOLUTION, val);
	}

608 609
	val  = MXR_GRP_WH_WIDTH(plane->src_w);
	val |= MXR_GRP_WH_HEIGHT(plane->src_h);
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
	val |= MXR_GRP_WH_H_SCALE(x_ratio);
	val |= MXR_GRP_WH_V_SCALE(y_ratio);
	mixer_reg_write(res, MXR_GRAPHIC_WH(win), val);

	/* setup offsets in source image */
	val  = MXR_GRP_SXY_SX(src_x_offset);
	val |= MXR_GRP_SXY_SY(src_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_SXY(win), val);

	/* setup offsets in display image */
	val  = MXR_GRP_DXY_DX(dst_x_offset);
	val |= MXR_GRP_DXY_DY(dst_y_offset);
	mixer_reg_write(res, MXR_GRAPHIC_DXY(win), val);

	/* set buffer address to mixer */
	mixer_reg_write(res, MXR_GRAPHIC_BASE(win), dma_addr);

627 628
	mixer_cfg_scan(ctx, mode->vdisplay);
	mixer_cfg_rgb_fmt(ctx, mode->vdisplay);
629
	mixer_cfg_layer(ctx, win, true);
630 631

	/* layer update mandatory for mixer 16.0.33.0 */
632 633
	if (ctx->mxr_ver == MXR_VER_16_0_33_0 ||
		ctx->mxr_ver == MXR_VER_128_0_0_184)
634 635
		mixer_layer_update(ctx);

636 637 638 639
	mixer_run(ctx);

	mixer_vsync_set_update(ctx, true);
	spin_unlock_irqrestore(&res->reg_slock, flags);
640 641

	mixer_regs_dump(ctx);
642 643 644 645 646 647 648 649 650 651 652 653
}

static void vp_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	int tries = 100;

	vp_reg_write(res, VP_SRESET, VP_SRESET_PROCESSING);
	for (tries = 100; tries; --tries) {
		/* waiting until VP_SRESET_PROCESSING is 0 */
		if (~vp_reg_read(res, VP_SRESET) & VP_SRESET_PROCESSING)
			break;
654
		mdelay(10);
655 656 657 658
	}
	WARN(tries == 0, "failed to reset Video Processor\n");
}

J
Joonyoung Shim 已提交
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
static void mixer_win_reset(struct mixer_context *ctx)
{
	struct mixer_resources *res = &ctx->mixer_res;
	unsigned long flags;
	u32 val; /* value stored to register */

	spin_lock_irqsave(&res->reg_slock, flags);
	mixer_vsync_set_update(ctx, false);

	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_DST_HDMI, MXR_CFG_DST_MASK);

	/* set output in RGB888 mode */
	mixer_reg_writemask(res, MXR_CFG, MXR_CFG_OUT_RGB888, MXR_CFG_OUT_MASK);

	/* 16 beat burst in DMA */
	mixer_reg_writemask(res, MXR_STATUS, MXR_STATUS_16_BURST,
		MXR_STATUS_BURST_MASK);

	/* setting default layer priority: layer1 > layer0 > video
	 * because typical usage scenario would be
	 * layer1 - OSD
	 * layer0 - framebuffer
	 * video - video overlay
	 */
	val = MXR_LAYER_CFG_GRP1_VAL(3);
	val |= MXR_LAYER_CFG_GRP0_VAL(2);
685 686
	if (ctx->vp_enabled)
		val |= MXR_LAYER_CFG_VP_VAL(1);
J
Joonyoung Shim 已提交
687 688 689 690 691 692 693 694 695 696 697 698
	mixer_reg_write(res, MXR_LAYER_CFG, val);

	/* setting background color */
	mixer_reg_write(res, MXR_BG_COLOR0, 0x008080);
	mixer_reg_write(res, MXR_BG_COLOR1, 0x008080);
	mixer_reg_write(res, MXR_BG_COLOR2, 0x008080);

	/* setting graphical layers */
	val  = MXR_GRP_CFG_COLOR_KEY_DISABLE; /* no blank key */
	val |= MXR_GRP_CFG_WIN_BLEND_EN;
	val |= MXR_GRP_CFG_ALPHA_VAL(0xff); /* non-transparent alpha */

699
	/* Don't blend layer 0 onto the mixer background */
J
Joonyoung Shim 已提交
700
	mixer_reg_write(res, MXR_GRAPHIC_CFG(0), val);
701 702 703 704

	/* Blend layer 1 into layer 0 */
	val |= MXR_GRP_CFG_BLEND_PRE_MUL;
	val |= MXR_GRP_CFG_PIXEL_BLEND_EN;
J
Joonyoung Shim 已提交
705 706
	mixer_reg_write(res, MXR_GRAPHIC_CFG(1), val);

707 708 709 710
	/* setting video layers */
	val = MXR_GRP_CFG_ALPHA_VAL(0);
	mixer_reg_write(res, MXR_VIDEO_CFG, val);

711 712 713 714 715
	if (ctx->vp_enabled) {
		/* configuration of Video Processor Registers */
		vp_win_reset(ctx);
		vp_default_filter(res);
	}
J
Joonyoung Shim 已提交
716 717 718 719

	/* disable all layers */
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP0_ENABLE);
	mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_GRP1_ENABLE);
720 721
	if (ctx->vp_enabled)
		mixer_reg_writemask(res, MXR_CFG, 0, MXR_CFG_VP_ENABLE);
J
Joonyoung Shim 已提交
722 723 724 725 726

	mixer_vsync_set_update(ctx, true);
	spin_unlock_irqrestore(&res->reg_slock, flags);
}

727 728 729 730 731
static irqreturn_t mixer_irq_handler(int irq, void *arg)
{
	struct mixer_context *ctx = arg;
	struct mixer_resources *res = &ctx->mixer_res;
	u32 val, base, shadow;
732
	int win;
733 734 735 736 737 738 739 740

	spin_lock(&res->reg_slock);

	/* read interrupt status for handling and clearing flags for VSYNC */
	val = mixer_reg_read(res, MXR_INT_STATUS);

	/* handling VSYNC */
	if (val & MXR_INT_STATUS_VSYNC) {
741 742 743 744
		/* vsync interrupt use different bit for read and clear */
		val |= MXR_INT_CLEAR_VSYNC;
		val &= ~MXR_INT_STATUS_VSYNC;

745 746 747 748 749 750 751 752 753 754 755 756 757
		/* interlace scan need to check shadow register */
		if (ctx->interlace) {
			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(0));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(0));
			if (base != shadow)
				goto out;

			base = mixer_reg_read(res, MXR_GRAPHIC_BASE(1));
			shadow = mixer_reg_read(res, MXR_GRAPHIC_BASE_S(1));
			if (base != shadow)
				goto out;
		}

758
		drm_crtc_handle_vblank(&ctx->crtc->base);
759 760 761 762 763 764 765 766
		for (win = 0 ; win < MIXER_WIN_NR ; win++) {
			struct exynos_drm_plane *plane = &ctx->planes[win];

			if (!plane->pending_fb)
				continue;

			exynos_drm_crtc_finish_update(ctx->crtc, plane);
		}
767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

		/* set wait vsync event to zero and wake up queue. */
		if (atomic_read(&ctx->wait_vsync_event)) {
			atomic_set(&ctx->wait_vsync_event, 0);
			wake_up(&ctx->wait_vsync_queue);
		}
	}

out:
	/* clear interrupts */
	mixer_reg_write(res, MXR_INT_STATUS, val);

	spin_unlock(&res->reg_slock);

	return IRQ_HANDLED;
}

static int mixer_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;
	int ret;

	spin_lock_init(&mixer_res->reg_slock);

	mixer_res->mixer = devm_clk_get(dev, "mixer");
	if (IS_ERR(mixer_res->mixer)) {
		dev_err(dev, "failed to get clock 'mixer'\n");
		return -ENODEV;
	}

799 800 801 802 803 804
	mixer_res->hdmi = devm_clk_get(dev, "hdmi");
	if (IS_ERR(mixer_res->hdmi)) {
		dev_err(dev, "failed to get clock 'hdmi'\n");
		return PTR_ERR(mixer_res->hdmi);
	}

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
	mixer_res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
	if (IS_ERR(mixer_res->sclk_hdmi)) {
		dev_err(dev, "failed to get clock 'sclk_hdmi'\n");
		return -ENODEV;
	}
	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->mixer_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->mixer_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_IRQ, 0);
	if (res == NULL) {
		dev_err(dev, "get interrupt resource failed.\n");
		return -ENXIO;
	}

	ret = devm_request_irq(dev, res->start, mixer_irq_handler,
						0, "drm_mixer", mixer_ctx);
	if (ret) {
		dev_err(dev, "request interrupt failed.\n");
		return ret;
	}
	mixer_res->irq = res->start;

	return 0;
}

static int vp_resources_init(struct mixer_context *mixer_ctx)
{
	struct device *dev = &mixer_ctx->pdev->dev;
	struct mixer_resources *mixer_res = &mixer_ctx->mixer_res;
	struct resource *res;

	mixer_res->vp = devm_clk_get(dev, "vp");
	if (IS_ERR(mixer_res->vp)) {
		dev_err(dev, "failed to get clock 'vp'\n");
		return -ENODEV;
	}

852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
	if (mixer_ctx->has_sclk) {
		mixer_res->sclk_mixer = devm_clk_get(dev, "sclk_mixer");
		if (IS_ERR(mixer_res->sclk_mixer)) {
			dev_err(dev, "failed to get clock 'sclk_mixer'\n");
			return -ENODEV;
		}
		mixer_res->mout_mixer = devm_clk_get(dev, "mout_mixer");
		if (IS_ERR(mixer_res->mout_mixer)) {
			dev_err(dev, "failed to get clock 'mout_mixer'\n");
			return -ENODEV;
		}

		if (mixer_res->sclk_hdmi && mixer_res->mout_mixer)
			clk_set_parent(mixer_res->mout_mixer,
				       mixer_res->sclk_hdmi);
	}
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884

	res = platform_get_resource(mixer_ctx->pdev, IORESOURCE_MEM, 1);
	if (res == NULL) {
		dev_err(dev, "get memory resource failed.\n");
		return -ENXIO;
	}

	mixer_res->vp_regs = devm_ioremap(dev, res->start,
							resource_size(res));
	if (mixer_res->vp_regs == NULL) {
		dev_err(dev, "register mapping failed.\n");
		return -ENXIO;
	}

	return 0;
}

885
static int mixer_initialize(struct mixer_context *mixer_ctx,
886
			struct drm_device *drm_dev)
887 888
{
	int ret;
889 890
	struct exynos_drm_private *priv;
	priv = drm_dev->dev_private;
891

892
	mixer_ctx->drm_dev = drm_dev;
893
	mixer_ctx->pipe = priv->pipe++;
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910

	/* acquire resources: regs, irqs, clocks */
	ret = mixer_resources_init(mixer_ctx);
	if (ret) {
		DRM_ERROR("mixer_resources_init failed ret=%d\n", ret);
		return ret;
	}

	if (mixer_ctx->vp_enabled) {
		/* acquire vp resources: regs, irqs, clocks */
		ret = vp_resources_init(mixer_ctx);
		if (ret) {
			DRM_ERROR("vp_resources_init failed ret=%d\n", ret);
			return ret;
		}
	}

911
	ret = drm_iommu_attach_device(drm_dev, mixer_ctx->dev);
912 913
	if (ret)
		priv->pipe--;
914

915
	return ret;
916 917
}

918
static void mixer_ctx_remove(struct mixer_context *mixer_ctx)
919
{
920
	drm_iommu_detach_device(mixer_ctx->drm_dev, mixer_ctx->dev);
921 922
}

923
static int mixer_enable_vblank(struct exynos_drm_crtc *crtc)
924
{
925
	struct mixer_context *mixer_ctx = crtc->ctx;
926 927
	struct mixer_resources *res = &mixer_ctx->mixer_res;

928 929
	__set_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
930
		return 0;
931 932

	/* enable vsync interrupt */
933 934
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
	mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
935 936 937 938

	return 0;
}

939
static void mixer_disable_vblank(struct exynos_drm_crtc *crtc)
940
{
941
	struct mixer_context *mixer_ctx = crtc->ctx;
942 943
	struct mixer_resources *res = &mixer_ctx->mixer_res;

944 945 946
	__clear_bit(MXR_BIT_VSYNC, &mixer_ctx->flags);

	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
947 948
		return;

949
	/* disable vsync interrupt */
950
	mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
951 952 953
	mixer_reg_writemask(res, MXR_INT_EN, 0, MXR_INT_EN_VSYNC);
}

954 955
static void mixer_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
956
{
957
	struct mixer_context *mixer_ctx = crtc->ctx;
958

959
	DRM_DEBUG_KMS("win: %d\n", plane->zpos);
960

961
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
962 963
		return;

964
	if (plane->zpos > 1 && mixer_ctx->vp_enabled)
965
		vp_video_buffer(mixer_ctx, plane);
966
	else
967
		mixer_graph_buffer(mixer_ctx, plane);
968 969
}

970 971
static void mixer_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
972
{
973
	struct mixer_context *mixer_ctx = crtc->ctx;
974 975 976
	struct mixer_resources *res = &mixer_ctx->mixer_res;
	unsigned long flags;

977
	DRM_DEBUG_KMS("win: %d\n", plane->zpos);
978

979
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
980 981
		return;

982 983 984
	spin_lock_irqsave(&res->reg_slock, flags);
	mixer_vsync_set_update(mixer_ctx, false);

985
	mixer_cfg_layer(mixer_ctx, plane->zpos, false);
986 987 988 989 990

	mixer_vsync_set_update(mixer_ctx, true);
	spin_unlock_irqrestore(&res->reg_slock, flags);
}

991
static void mixer_wait_for_vblank(struct exynos_drm_crtc *crtc)
992
{
993
	struct mixer_context *mixer_ctx = crtc->ctx;
994
	int err;
995

996
	if (!test_bit(MXR_BIT_POWERED, &mixer_ctx->flags))
997 998
		return;

999
	err = drm_vblank_get(mixer_ctx->drm_dev, mixer_ctx->pipe);
1000 1001 1002 1003
	if (err < 0) {
		DRM_DEBUG_KMS("failed to acquire vblank counter\n");
		return;
	}
1004

1005 1006 1007 1008 1009 1010 1011 1012
	atomic_set(&mixer_ctx->wait_vsync_event, 1);

	/*
	 * wait for MIXER to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(mixer_ctx->wait_vsync_queue,
				!atomic_read(&mixer_ctx->wait_vsync_event),
D
Daniel Vetter 已提交
1013
				HZ/20))
1014
		DRM_DEBUG_KMS("vblank wait timed out.\n");
1015

1016
	drm_vblank_put(mixer_ctx->drm_dev, mixer_ctx->pipe);
1017 1018
}

1019
static void mixer_enable(struct exynos_drm_crtc *crtc)
1020
{
1021
	struct mixer_context *ctx = crtc->ctx;
1022
	struct mixer_resources *res = &ctx->mixer_res;
1023
	int ret;
1024

1025
	if (test_bit(MXR_BIT_POWERED, &ctx->flags))
1026 1027
		return;

1028 1029
	pm_runtime_get_sync(ctx->dev);

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	ret = clk_prepare_enable(res->mixer);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the mixer clk [%d]\n", ret);
		return;
	}
	ret = clk_prepare_enable(res->hdmi);
	if (ret < 0) {
		DRM_ERROR("Failed to prepare_enable the hdmi clk [%d]\n", ret);
		return;
	}
1040
	if (ctx->vp_enabled) {
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
		ret = clk_prepare_enable(res->vp);
		if (ret < 0) {
			DRM_ERROR("Failed to prepare_enable the vp clk [%d]\n",
				  ret);
			return;
		}
		if (ctx->has_sclk) {
			ret = clk_prepare_enable(res->sclk_mixer);
			if (ret < 0) {
				DRM_ERROR("Failed to prepare_enable the " \
					   "sclk_mixer clk [%d]\n",
					  ret);
				return;
			}
		}
1056 1057
	}

1058
	set_bit(MXR_BIT_POWERED, &ctx->flags);
1059

1060 1061
	mixer_reg_writemask(res, MXR_STATUS, ~0, MXR_STATUS_SOFT_RESET);

1062
	if (test_bit(MXR_BIT_VSYNC, &ctx->flags)) {
1063
		mixer_reg_writemask(res, MXR_INT_STATUS, ~0, MXR_INT_CLEAR_VSYNC);
1064 1065
		mixer_reg_writemask(res, MXR_INT_EN, ~0, MXR_INT_EN_VSYNC);
	}
1066 1067 1068
	mixer_win_reset(ctx);
}

1069
static void mixer_disable(struct exynos_drm_crtc *crtc)
1070
{
1071
	struct mixer_context *ctx = crtc->ctx;
1072
	struct mixer_resources *res = &ctx->mixer_res;
1073
	int i;
1074

1075
	if (!test_bit(MXR_BIT_POWERED, &ctx->flags))
1076
		return;
1077

1078
	mixer_stop(ctx);
1079
	mixer_regs_dump(ctx);
1080 1081

	for (i = 0; i < MIXER_WIN_NR; i++)
1082
		mixer_disable_plane(crtc, &ctx->planes[i]);
1083

1084
	clear_bit(MXR_BIT_POWERED, &ctx->flags);
1085

1086
	clk_disable_unprepare(res->hdmi);
1087
	clk_disable_unprepare(res->mixer);
1088
	if (ctx->vp_enabled) {
1089
		clk_disable_unprepare(res->vp);
1090 1091
		if (ctx->has_sclk)
			clk_disable_unprepare(res->sclk_mixer);
1092 1093
	}

1094
	pm_runtime_put_sync(ctx->dev);
1095 1096
}

1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
/* Only valid for Mixer version 16.0.33.0 */
int mixer_check_mode(struct drm_display_mode *mode)
{
	u32 w, h;

	w = mode->hdisplay;
	h = mode->vdisplay;

	DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d\n",
		mode->hdisplay, mode->vdisplay, mode->vrefresh,
		(mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);

	if ((w >= 464 && w <= 720 && h >= 261 && h <= 576) ||
		(w >= 1024 && w <= 1280 && h >= 576 && h <= 720) ||
		(w >= 1664 && w <= 1920 && h >= 936 && h <= 1080))
		return 0;

	return -EINVAL;
}

1117
static const struct exynos_drm_crtc_ops mixer_crtc_ops = {
1118 1119
	.enable			= mixer_enable,
	.disable		= mixer_disable,
1120 1121
	.enable_vblank		= mixer_enable_vblank,
	.disable_vblank		= mixer_disable_vblank,
1122
	.wait_for_vblank	= mixer_wait_for_vblank,
1123 1124
	.update_plane		= mixer_update_plane,
	.disable_plane		= mixer_disable_plane,
1125
};
1126

1127 1128 1129 1130 1131
static struct mixer_drv_data exynos5420_mxr_drv_data = {
	.version = MXR_VER_128_0_0_184,
	.is_vp_enabled = 0,
};

1132
static struct mixer_drv_data exynos5250_mxr_drv_data = {
1133 1134 1135 1136
	.version = MXR_VER_16_0_33_0,
	.is_vp_enabled = 0,
};

1137 1138 1139 1140 1141
static struct mixer_drv_data exynos4212_mxr_drv_data = {
	.version = MXR_VER_0_0_0_16,
	.is_vp_enabled = 1,
};

1142
static struct mixer_drv_data exynos4210_mxr_drv_data = {
1143
	.version = MXR_VER_0_0_0_16,
1144
	.is_vp_enabled = 1,
1145
	.has_sclk = 1,
1146 1147
};

1148
static const struct platform_device_id mixer_driver_types[] = {
1149 1150
	{
		.name		= "s5p-mixer",
1151
		.driver_data	= (unsigned long)&exynos4210_mxr_drv_data,
1152 1153
	}, {
		.name		= "exynos5-mixer",
1154
		.driver_data	= (unsigned long)&exynos5250_mxr_drv_data,
1155 1156 1157 1158 1159 1160 1161
	}, {
		/* end node */
	}
};

static struct of_device_id mixer_match_types[] = {
	{
1162 1163 1164 1165 1166 1167
		.compatible = "samsung,exynos4210-mixer",
		.data	= &exynos4210_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos4212-mixer",
		.data	= &exynos4212_mxr_drv_data,
	}, {
1168
		.compatible = "samsung,exynos5-mixer",
1169 1170 1171 1172
		.data	= &exynos5250_mxr_drv_data,
	}, {
		.compatible = "samsung,exynos5250-mixer",
		.data	= &exynos5250_mxr_drv_data,
1173 1174 1175
	}, {
		.compatible = "samsung,exynos5420-mixer",
		.data	= &exynos5420_mxr_drv_data,
1176 1177 1178 1179
	}, {
		/* end node */
	}
};
1180
MODULE_DEVICE_TABLE(of, mixer_match_types);
1181

1182
static int mixer_bind(struct device *dev, struct device *manager, void *data)
1183
{
1184
	struct mixer_context *ctx = dev_get_drvdata(dev);
1185
	struct drm_device *drm_dev = data;
1186
	struct exynos_drm_plane *exynos_plane;
1187 1188
	unsigned int zpos;
	int ret;
1189

A
Alban Browaeys 已提交
1190 1191 1192 1193
	ret = mixer_initialize(ctx, drm_dev);
	if (ret)
		return ret;

1194
	for (zpos = 0; zpos < MIXER_WIN_NR; zpos++) {
1195 1196 1197 1198
		enum drm_plane_type type;
		const uint32_t *formats;
		unsigned int fcount;

1199
		type = (zpos == DEFAULT_WIN) ? DRM_PLANE_TYPE_PRIMARY :
1200
						DRM_PLANE_TYPE_OVERLAY;
1201 1202 1203 1204 1205 1206 1207 1208
		if (zpos < VP_DEFAULT_WIN) {
			formats = mixer_formats;
			fcount = ARRAY_SIZE(mixer_formats);
		} else {
			formats = vp_formats;
			fcount = ARRAY_SIZE(vp_formats);
		}

1209
		ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
1210 1211
					1 << ctx->pipe, type, formats, fcount,
					zpos);
1212 1213 1214 1215
		if (ret)
			return ret;
	}

1216
	exynos_plane = &ctx->planes[DEFAULT_WIN];
1217 1218 1219
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
					   ctx->pipe, EXYNOS_DISPLAY_TYPE_HDMI,
					   &mixer_crtc_ops, ctx);
1220
	if (IS_ERR(ctx->crtc)) {
A
Alban Browaeys 已提交
1221
		mixer_ctx_remove(ctx);
1222 1223
		ret = PTR_ERR(ctx->crtc);
		goto free_ctx;
1224
	}
1225 1226

	return 0;
1227 1228 1229 1230

free_ctx:
	devm_kfree(dev, ctx);
	return ret;
1231 1232
}

1233
static void mixer_unbind(struct device *dev, struct device *master, void *data)
1234
{
1235
	struct mixer_context *ctx = dev_get_drvdata(dev);
1236

1237
	mixer_ctx_remove(ctx);
1238 1239 1240 1241 1242 1243 1244 1245 1246
}

static const struct component_ops mixer_component_ops = {
	.bind	= mixer_bind,
	.unbind	= mixer_unbind,
};

static int mixer_probe(struct platform_device *pdev)
{
1247 1248 1249
	struct device *dev = &pdev->dev;
	struct mixer_drv_data *drv;
	struct mixer_context *ctx;
1250 1251
	int ret;

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx) {
		DRM_ERROR("failed to alloc mixer context.\n");
		return -ENOMEM;
	}

	if (dev->of_node) {
		const struct of_device_id *match;

		match = of_match_node(mixer_match_types, dev->of_node);
		drv = (struct mixer_drv_data *)match->data;
	} else {
		drv = (struct mixer_drv_data *)
			platform_get_device_id(pdev)->driver_data;
	}

	ctx->pdev = pdev;
	ctx->dev = dev;
	ctx->vp_enabled = drv->is_vp_enabled;
	ctx->has_sclk = drv->has_sclk;
	ctx->mxr_ver = drv->version;
	init_waitqueue_head(&ctx->wait_vsync_queue);
	atomic_set(&ctx->wait_vsync_event, 0);

	platform_set_drvdata(pdev, ctx);

1278
	ret = component_add(&pdev->dev, &mixer_component_ops);
1279 1280
	if (!ret)
		pm_runtime_enable(dev);
1281 1282

	return ret;
1283 1284 1285 1286
}

static int mixer_remove(struct platform_device *pdev)
{
1287 1288
	pm_runtime_disable(&pdev->dev);

1289 1290
	component_del(&pdev->dev, &mixer_component_ops);

1291 1292 1293 1294 1295
	return 0;
}

struct platform_driver mixer_driver = {
	.driver = {
1296
		.name = "exynos-mixer",
1297
		.owner = THIS_MODULE,
1298
		.of_match_table = mixer_match_types,
1299 1300
	},
	.probe = mixer_probe,
1301
	.remove = mixer_remove,
1302
	.id_table	= mixer_driver_types,
1303
};