amdgpu_vcn.c 20.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37 38
#include <drm/drm.h>

#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"
#include "soc15_common.h"

39
#include "vcn/vcn_1_0_offset.h"
40
#include "vcn/vcn_1_0_sh_mask.h"
41 42 43 44 45 46

/* 1 second timeout */
#define VCN_IDLE_TIMEOUT	msecs_to_jiffies(1000)

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
47
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
48
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
49
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
50
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
51
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
52
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
53
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
54 55

MODULE_FIRMWARE(FIRMWARE_RAVEN);
56
MODULE_FIRMWARE(FIRMWARE_PICASSO);
57
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
58
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
59
MODULE_FIRMWARE(FIRMWARE_RENOIR);
60
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
61
MODULE_FIRMWARE(FIRMWARE_NAVI14);
62
MODULE_FIRMWARE(FIRMWARE_NAVI12);
63 64 65 66 67 68 69 70

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
	unsigned long bo_size;
	const char *fw_name;
	const struct common_firmware_header *hdr;
71
	unsigned char fw_check;
72
	int i, r;
73 74 75 76 77

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);

	switch (adev->asic_type) {
	case CHIP_RAVEN:
78
		if (adev->rev_id >= 8)
79
			fw_name = FIRMWARE_RAVEN2;
80 81
		else if (adev->pdev->device == 0x15d8)
			fw_name = FIRMWARE_PICASSO;
82 83
		else
			fw_name = FIRMWARE_RAVEN;
84
		break;
85 86 87
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
		break;
88 89 90 91 92 93
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
94 95
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
96 97 98
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
99
		break;
100
	case CHIP_NAVI14:
J
James Zhu 已提交
101
		fw_name = FIRMWARE_NAVI14;
102
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
103
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
104
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
105
		break;
106 107 108 109 110 111
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
133
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
134

135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
161

162
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
163
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
164
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
165 166

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
167 168 169
		if (adev->vcn.harvest_config & (1 << i))
			continue;

170 171 172 173 174 175 176
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
177 178
	}

179 180 181 182 183 184 185 186 187 188
	if (adev->vcn.indirect_sram) {
		r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
			    AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.dpg_sram_bo,
			    &adev->vcn.dpg_sram_gpu_addr, &adev->vcn.dpg_sram_cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate DPG bo\n", r);
			return r;
		}
	}

189 190 191 192 193
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
194
	int i, j;
195

196 197
	if (adev->vcn.indirect_sram) {
		amdgpu_bo_free_kernel(&adev->vcn.dpg_sram_bo,
198 199
				      &adev->vcn.dpg_sram_gpu_addr,
				      (void **)&adev->vcn.dpg_sram_cpu_addr);
200 201
	}

202
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
203 204
		if (adev->vcn.harvest_config & (1 << j))
			continue;
205
		kvfree(adev->vcn.inst[j].saved_bo);
206

207 208 209
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
210

211
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
212

213 214 215 216 217
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);

		amdgpu_ring_fini(&adev->vcn.inst[j].ring_jpeg);
	}
218

219 220 221 222 223 224 225 226 227
	release_firmware(adev->vcn.fw);

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
228
	int i;
229

230 231
	cancel_delayed_work_sync(&adev->vcn.idle_work);

232
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
233 234
		if (adev->vcn.harvest_config & (1 << i))
			continue;
235 236
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
237

238 239
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
240

241 242 243
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
244

245 246
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
247 248 249 250 251 252 253
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
254
	int i;
255

256
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
257 258
		if (adev->vcn.harvest_config & (1 << i))
			continue;
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
274
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
275 276 277 278 279 280 281
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
282
		}
283 284 285 286
	}
	return 0;
}

287 288 289 290
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
291 292
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
293

294
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
295 296
		if (adev->vcn.harvest_config & (1 << j))
			continue;
297 298 299
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
300

301 302
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
303

304 305 306 307
			if (fence[j])
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
308

309 310 311 312
			if (amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_jpeg))
				new_state.jpeg = VCN_DPG_STATE__PAUSE;
			else
				new_state.jpeg = VCN_DPG_STATE__UNPAUSE;
313

314 315
			adev->vcn.pause_dpg_mode(adev, &new_state);
		}
316

317 318 319 320
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_jpeg);
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
321

322
	if (fences == 0) {
323
		amdgpu_gfx_off_ctrl(adev, true);
324
		if (adev->asic_type < CHIP_ARCTURUS && adev->pm.dpm_enabled)
325
			amdgpu_dpm_enable_uvd(adev, false);
R
Rex Zhu 已提交
326 327 328
		else
			amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
							       AMD_PG_STATE_GATE);
329 330 331 332 333 334 335 336 337 338
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);

339
	if (set_clocks) {
340
		amdgpu_gfx_off_ctrl(adev, false);
341
		if (adev->asic_type < CHIP_ARCTURUS && adev->pm.dpm_enabled)
R
Rex Zhu 已提交
342 343 344 345
			amdgpu_dpm_enable_uvd(adev, true);
		else
			amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
							       AMD_PG_STATE_UNGATE);
346
	}
347 348 349

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;
350 351
		unsigned int fences = 0;
		unsigned int i;
352

353
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
354
			fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);
355 356
		}
		if (fences)
357 358
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
		else
359
			new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
360

361
		if (amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_jpeg))
362 363
			new_state.jpeg = VCN_DPG_STATE__PAUSE;
		else
364 365 366 367 368 369
			new_state.jpeg = VCN_DPG_STATE__UNPAUSE;

		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
		else if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
			new_state.jpeg = VCN_DPG_STATE__PAUSE;
370

371
		adev->vcn.pause_dpg_mode(adev, &new_state);
372
	}
373 374 375 376 377 378 379
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

380 381 382 383 384 385 386
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

387
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
388
	r = amdgpu_ring_alloc(ring, 3);
389
	if (r)
390
		return r;
391
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
392 393 394
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
395
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
396 397
		if (tmp == 0xDEADBEEF)
			break;
398
		udelay(1);
399 400
	}

401 402 403
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

404 405 406
	return r;
}

407
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
408
				   struct amdgpu_bo *bo,
409
				   struct dma_fence **fence)
410
{
411 412
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
413 414 415 416 417 418 419 420 421 422 423
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
424
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
425
	ib->ptr[1] = addr;
L
Leo Liu 已提交
426
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
427
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
428
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
429 430
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
431
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
432 433 434 435
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

436
	r = amdgpu_job_submit_direct(job, ring, &f);
437 438
	if (r)
		goto err_free;
439

440 441 442
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
443 444 445 446 447 448 449 450 451 452 453

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
454 455
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
456 457 458 459 460 461 462
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
463
	struct amdgpu_bo *bo = NULL;
464 465 466
	uint32_t *msg;
	int r, i;

467 468 469
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
470 471 472
	if (r)
		return r;

473
	msg[0] = cpu_to_le32(0x00000028);
474
	msg[1] = cpu_to_le32(0x00000038);
475
	msg[2] = cpu_to_le32(0x00000001);
476
	msg[3] = cpu_to_le32(0x00000000);
477
	msg[4] = cpu_to_le32(handle);
478
	msg[5] = cpu_to_le32(0x00000000);
479 480
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
481
	msg[8] = cpu_to_le32(0x00000010);
482
	msg[9] = cpu_to_le32(0x00000000);
483 484
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
485 486 487
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
488 489
		msg[i] = cpu_to_le32(0x0);

490
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
491 492 493
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
494
			       struct dma_fence **fence)
495 496
{
	struct amdgpu_device *adev = ring->adev;
497
	struct amdgpu_bo *bo = NULL;
498 499 500
	uint32_t *msg;
	int r, i;

501 502 503
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
504 505 506
	if (r)
		return r;

507 508 509 510 511 512 513
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
514 515
		msg[i] = cpu_to_le32(0x0);

516
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
517 518 519 520 521 522 523 524
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
525
	if (r)
526 527
		goto error;

528
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
529
	if (r)
530 531 532
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
533
	if (r == 0)
534
		r = -ETIMEDOUT;
535
	else if (r > 0)
536 537 538 539 540 541
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
542

543 544 545
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
546
	uint32_t rptr;
547 548 549 550
	unsigned i;
	int r;

	r = amdgpu_ring_alloc(ring, 16);
551
	if (r)
552
		return r;
553

554 555
	rptr = amdgpu_ring_get_rptr(ring);

556
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
557 558 559 560 561
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
562
		udelay(1);
563 564
	}

565
	if (i >= adev->usec_timeout)
566 567 568 569 570
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
571 572 573
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
L
Leo Liu 已提交
574
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
575 576 577 578 579 580 581 582 583 584 585 586 587 588
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
	uint64_t dummy;
	int i, r;

	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
		return r;

	ib = &job->ibs[0];
	dummy = ib->gpu_addr + 1024;

	ib->length_dw = 0;
L
Leo Liu 已提交
589 590
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
591
	ib->ptr[ib->length_dw++] = handle;
L
Leo Liu 已提交
592 593 594
	ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
	ib->ptr[ib->length_dw++] = dummy;
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
595

L
Leo Liu 已提交
596 597 598
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
599 600 601
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
602 603
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
604 605 606 607

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

608
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
609 610 611 612 613 614
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
615

L
Leo Liu 已提交
616 617 618 619 620 621 622 623
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
L
Leo Liu 已提交
624
				struct dma_fence **fence)
L
Leo Liu 已提交
625
{
L
Leo Liu 已提交
626
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
627 628 629
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
L
Leo Liu 已提交
630
	uint64_t dummy;
L
Leo Liu 已提交
631 632 633 634 635 636 637
	int i, r;

	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
		return r;

	ib = &job->ibs[0];
L
Leo Liu 已提交
638
	dummy = ib->gpu_addr + 1024;
L
Leo Liu 已提交
639 640

	ib->length_dw = 0;
L
Leo Liu 已提交
641 642
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
643
	ib->ptr[ib->length_dw++] = handle;
L
Leo Liu 已提交
644 645 646
	ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
	ib->ptr[ib->length_dw++] = dummy;
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
647

L
Leo Liu 已提交
648 649 650
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
651 652 653
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
654 655
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
656 657 658 659

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

660
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
661 662
	if (r)
		goto err;
L
Leo Liu 已提交
663 664 665 666

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
667

L
Leo Liu 已提交
668 669 670 671 672 673 674 675 676 677 678 679 680
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
	long r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
681
	if (r)
L
Leo Liu 已提交
682 683
		goto error;

L
Leo Liu 已提交
684
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
685
	if (r)
L
Leo Liu 已提交
686 687 688
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
689
	if (r == 0)
L
Leo Liu 已提交
690
		r = -ETIMEDOUT;
691
	else if (r > 0)
L
Leo Liu 已提交
692
		r = 0;
693

L
Leo Liu 已提交
694 695 696 697
error:
	dma_fence_put(fence);
	return r;
}
698 699 700 701 702 703 704 705

int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

706
	WREG32(adev->vcn.inst[ring->me].external.jpeg_pitch, 0xCAFEDEAD);
707
	r = amdgpu_ring_alloc(ring, 3);
708
	if (r)
709 710
		return r;

711
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.jpeg_pitch, 0));
712 713 714 715
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
716
		tmp = RREG32(adev->vcn.inst[ring->me].external.jpeg_pitch);
717 718
		if (tmp == 0xDEADBEEF)
			break;
719
		udelay(1);
720 721
	}

722 723
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;
724 725 726

	return r;
}
B
Boyuan Zhang 已提交
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743

static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
		struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
	const unsigned ib_size_dw = 16;
	int i, r;

	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
		return r;

	ib = &job->ibs[0];

744
	ib->ptr[0] = PACKETJ(adev->vcn.internal.jpeg_pitch, 0, 0, PACKETJ_TYPE0);
B
Boyuan Zhang 已提交
745 746 747 748 749 750 751
	ib->ptr[1] = 0xDEADBEEF;
	for (i = 2; i < 16; i += 2) {
		ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

752
	r = amdgpu_job_submit_direct(job, ring, &f);
B
Boyuan Zhang 已提交
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	struct dma_fence *fence = NULL;
	long r = 0;

	r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
776
	if (r)
B
Boyuan Zhang 已提交
777 778 779 780 781 782 783 784
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
	if (r == 0) {
		r = -ETIMEDOUT;
		goto error;
	} else if (r < 0) {
		goto error;
785
	} else {
B
Boyuan Zhang 已提交
786
		r = 0;
787
	}
B
Boyuan Zhang 已提交
788 789

	for (i = 0; i < adev->usec_timeout; i++) {
790
		tmp = RREG32(adev->vcn.inst[ring->me].external.jpeg_pitch);
B
Boyuan Zhang 已提交
791 792
		if (tmp == 0xDEADBEEF)
			break;
793
		udelay(1);
B
Boyuan Zhang 已提交
794 795
	}

796 797
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;
B
Boyuan Zhang 已提交
798 799 800 801 802

	dma_fence_put(fence);
error:
	return r;
}