gtt.c 72.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * GTT virtualization
 *
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *    Xiao Zheng <xiao.zheng@intel.com>
 *
 * Contributors:
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *
 */

#include "i915_drv.h"
37 38
#include "gvt.h"
#include "i915_pvinfo.h"
39 40
#include "trace.h"

41 42 43 44 45 46
#if defined(VERBOSE_DEBUG)
#define gvt_vdbg_mm(fmt, args...) gvt_dbg_mm(fmt, ##args)
#else
#define gvt_vdbg_mm(fmt, args...)
#endif

47 48 49 50 51 52 53 54 55 56 57
static bool enable_out_of_sync = false;
static int preallocated_oos_pages = 8192;

/*
 * validate a gm address and related range size,
 * translate it to host gm address
 */
bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size)
{
	if ((!vgpu_gmadr_is_valid(vgpu, addr)) || (size
			&& !vgpu_gmadr_is_valid(vgpu, addr + size - 1))) {
58 59
		gvt_vgpu_err("invalid range gmadr 0x%llx size 0x%x\n",
				addr, size);
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
		return false;
	}
	return true;
}

/* translate a guest gmadr to host gmadr */
int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr)
{
	if (WARN(!vgpu_gmadr_is_valid(vgpu, g_addr),
		 "invalid guest gmadr %llx\n", g_addr))
		return -EACCES;

	if (vgpu_gmadr_is_aperture(vgpu, g_addr))
		*h_addr = vgpu_aperture_gmadr_base(vgpu)
			  + (g_addr - vgpu_aperture_offset(vgpu));
	else
		*h_addr = vgpu_hidden_gmadr_base(vgpu)
			  + (g_addr - vgpu_hidden_offset(vgpu));
	return 0;
}

/* translate a host gmadr to guest gmadr */
int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr)
{
	if (WARN(!gvt_gmadr_is_valid(vgpu->gvt, h_addr),
		 "invalid host gmadr %llx\n", h_addr))
		return -EACCES;

	if (gvt_gmadr_is_aperture(vgpu->gvt, h_addr))
		*g_addr = vgpu_aperture_gmadr_base(vgpu)
			+ (h_addr - gvt_aperture_gmadr_base(vgpu->gvt));
	else
		*g_addr = vgpu_hidden_gmadr_base(vgpu)
			+ (h_addr - gvt_hidden_gmadr_base(vgpu->gvt));
	return 0;
}

int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
			     unsigned long *h_index)
{
	u64 h_addr;
	int ret;

Z
Zhi Wang 已提交
103
	ret = intel_gvt_ggtt_gmadr_g2h(vgpu, g_index << I915_GTT_PAGE_SHIFT,
104 105 106 107
				       &h_addr);
	if (ret)
		return ret;

Z
Zhi Wang 已提交
108
	*h_index = h_addr >> I915_GTT_PAGE_SHIFT;
109 110 111 112 113 114 115 116 117
	return 0;
}

int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
			     unsigned long *g_index)
{
	u64 g_addr;
	int ret;

Z
Zhi Wang 已提交
118
	ret = intel_gvt_ggtt_gmadr_h2g(vgpu, h_index << I915_GTT_PAGE_SHIFT,
119 120 121 122
				       &g_addr);
	if (ret)
		return ret;

Z
Zhi Wang 已提交
123
	*g_index = g_addr >> I915_GTT_PAGE_SHIFT;
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	return 0;
}

#define gtt_type_is_entry(type) \
	(type > GTT_TYPE_INVALID && type < GTT_TYPE_PPGTT_ENTRY \
	 && type != GTT_TYPE_PPGTT_PTE_ENTRY \
	 && type != GTT_TYPE_PPGTT_ROOT_ENTRY)

#define gtt_type_is_pt(type) \
	(type >= GTT_TYPE_PPGTT_PTE_PT && type < GTT_TYPE_MAX)

#define gtt_type_is_pte_pt(type) \
	(type == GTT_TYPE_PPGTT_PTE_PT)

#define gtt_type_is_root_pointer(type) \
	(gtt_type_is_entry(type) && type > GTT_TYPE_PPGTT_ROOT_ENTRY)

#define gtt_init_entry(e, t, p, v) do { \
	(e)->type = t; \
	(e)->pdev = p; \
	memcpy(&(e)->val64, &v, sizeof(v)); \
} while (0)

/*
 * Mappings between GTT_TYPE* enumerations.
 * Following information can be found according to the given type:
 * - type of next level page table
 * - type of entry inside this level page table
 * - type of entry with PSE set
 *
 * If the given type doesn't have such a kind of information,
 * e.g. give a l4 root entry type, then request to get its PSE type,
 * give a PTE page table type, then request to get its next level page
 * table type, as we know l4 root entry doesn't have a PSE bit,
 * and a PTE page table doesn't have a next level page table type,
 * GTT_TYPE_INVALID will be returned. This is useful when traversing a
 * page table.
 */

struct gtt_type_table_entry {
	int entry_type;
165
	int pt_type;
166 167 168 169
	int next_pt_type;
	int pse_entry_type;
};

170
#define GTT_TYPE_TABLE_ENTRY(type, e_type, cpt_type, npt_type, pse_type) \
171 172
	[type] = { \
		.entry_type = e_type, \
173
		.pt_type = cpt_type, \
174 175 176 177 178 179 180
		.next_pt_type = npt_type, \
		.pse_entry_type = pse_type, \
	}

static struct gtt_type_table_entry gtt_type_table[] = {
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
			GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
181
			GTT_TYPE_INVALID,
182 183 184 185
			GTT_TYPE_PPGTT_PML4_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_PT,
			GTT_TYPE_PPGTT_PML4_ENTRY,
186
			GTT_TYPE_PPGTT_PML4_PT,
187 188 189 190
			GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_ENTRY,
			GTT_TYPE_PPGTT_PML4_ENTRY,
191
			GTT_TYPE_PPGTT_PML4_PT,
192 193 194 195
			GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_INVALID),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_PT,
			GTT_TYPE_PPGTT_PDP_ENTRY,
196
			GTT_TYPE_PPGTT_PDP_PT,
197 198 199 200
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
			GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
201
			GTT_TYPE_INVALID,
202 203 204 205
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_ENTRY,
			GTT_TYPE_PPGTT_PDP_ENTRY,
206
			GTT_TYPE_PPGTT_PDP_PT,
207 208 209 210
			GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_PT,
			GTT_TYPE_PPGTT_PDE_ENTRY,
211
			GTT_TYPE_PPGTT_PDE_PT,
212 213 214 215
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_ENTRY,
			GTT_TYPE_PPGTT_PDE_ENTRY,
216
			GTT_TYPE_PPGTT_PDE_PT,
217 218
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
219
	/* We take IPS bit as 'PSE' for PTE level. */
220 221
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
222
			GTT_TYPE_PPGTT_PTE_PT,
223
			GTT_TYPE_INVALID,
224
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
225 226
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_4K_ENTRY,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
227
			GTT_TYPE_PPGTT_PTE_PT,
228
			GTT_TYPE_INVALID,
229 230 231 232 233 234
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_64K_ENTRY,
			GTT_TYPE_PPGTT_PTE_4K_ENTRY,
			GTT_TYPE_PPGTT_PTE_PT,
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_64K_ENTRY),
235 236
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_2M_ENTRY,
			GTT_TYPE_PPGTT_PDE_ENTRY,
237
			GTT_TYPE_PPGTT_PDE_PT,
238 239 240 241
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_2M_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_1G_ENTRY,
			GTT_TYPE_PPGTT_PDP_ENTRY,
242
			GTT_TYPE_PPGTT_PDP_PT,
243 244 245 246 247
			GTT_TYPE_INVALID,
			GTT_TYPE_PPGTT_PTE_1G_ENTRY),
	GTT_TYPE_TABLE_ENTRY(GTT_TYPE_GGTT_PTE,
			GTT_TYPE_GGTT_PTE,
			GTT_TYPE_INVALID,
248
			GTT_TYPE_INVALID,
249 250 251 252 253 254 255 256
			GTT_TYPE_INVALID),
};

static inline int get_next_pt_type(int type)
{
	return gtt_type_table[type].next_pt_type;
}

257 258 259 260 261
static inline int get_pt_type(int type)
{
	return gtt_type_table[type].pt_type;
}

262 263 264 265 266 267 268 269 270 271 272 273
static inline int get_entry_type(int type)
{
	return gtt_type_table[type].entry_type;
}

static inline int get_pse_type(int type)
{
	return gtt_type_table[type].pse_entry_type;
}

static u64 read_pte64(struct drm_i915_private *dev_priv, unsigned long index)
{
274
	void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
275 276

	return readq(addr);
277 278
}

279
static void ggtt_invalidate(struct drm_i915_private *dev_priv)
280 281 282 283 284 285
{
	mmio_hw_access_pre(dev_priv);
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	mmio_hw_access_post(dev_priv);
}

286 287 288
static void write_pte64(struct drm_i915_private *dev_priv,
		unsigned long index, u64 pte)
{
289
	void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
290 291 292 293

	writeq(pte, addr);
}

294
static inline int gtt_get_entry64(void *pt,
295 296 297 298 299 300 301 302
		struct intel_gvt_gtt_entry *e,
		unsigned long index, bool hypervisor_access, unsigned long gpa,
		struct intel_vgpu *vgpu)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (WARN_ON(info->gtt_entry_size != 8))
303
		return -EINVAL;
304 305 306 307 308

	if (hypervisor_access) {
		ret = intel_gvt_hypervisor_read_gpa(vgpu, gpa +
				(index << info->gtt_entry_size_shift),
				&e->val64, 8);
309 310
		if (WARN_ON(ret))
			return ret;
311 312 313 314 315
	} else if (!pt) {
		e->val64 = read_pte64(vgpu->gvt->dev_priv, index);
	} else {
		e->val64 = *((u64 *)pt + index);
	}
316
	return 0;
317 318
}

319
static inline int gtt_set_entry64(void *pt,
320 321 322 323 324 325 326 327
		struct intel_gvt_gtt_entry *e,
		unsigned long index, bool hypervisor_access, unsigned long gpa,
		struct intel_vgpu *vgpu)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (WARN_ON(info->gtt_entry_size != 8))
328
		return -EINVAL;
329 330 331 332 333

	if (hypervisor_access) {
		ret = intel_gvt_hypervisor_write_gpa(vgpu, gpa +
				(index << info->gtt_entry_size_shift),
				&e->val64, 8);
334 335
		if (WARN_ON(ret))
			return ret;
336 337 338 339 340
	} else if (!pt) {
		write_pte64(vgpu->gvt->dev_priv, index, e->val64);
	} else {
		*((u64 *)pt + index) = e->val64;
	}
341
	return 0;
342 343 344 345
}

#define GTT_HAW 46

346 347
#define ADDR_1G_MASK	GENMASK_ULL(GTT_HAW - 1, 30)
#define ADDR_2M_MASK	GENMASK_ULL(GTT_HAW - 1, 21)
348
#define ADDR_64K_MASK	GENMASK_ULL(GTT_HAW - 1, 16)
349
#define ADDR_4K_MASK	GENMASK_ULL(GTT_HAW - 1, 12)
350

351 352 353
#define GTT_SPTE_FLAG_MASK GENMASK_ULL(62, 52)
#define GTT_SPTE_FLAG_64K_SPLITED BIT(52) /* splited 64K gtt entry */

354 355
#define GTT_64K_PTE_STRIDE 16

356 357 358 359 360
static unsigned long gen8_gtt_get_pfn(struct intel_gvt_gtt_entry *e)
{
	unsigned long pfn;

	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY)
361
		pfn = (e->val64 & ADDR_1G_MASK) >> PAGE_SHIFT;
362
	else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY)
363
		pfn = (e->val64 & ADDR_2M_MASK) >> PAGE_SHIFT;
364 365
	else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY)
		pfn = (e->val64 & ADDR_64K_MASK) >> PAGE_SHIFT;
366
	else
367
		pfn = (e->val64 & ADDR_4K_MASK) >> PAGE_SHIFT;
368 369 370 371 372 373 374
	return pfn;
}

static void gen8_gtt_set_pfn(struct intel_gvt_gtt_entry *e, unsigned long pfn)
{
	if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
		e->val64 &= ~ADDR_1G_MASK;
375
		pfn &= (ADDR_1G_MASK >> PAGE_SHIFT);
376 377
	} else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY) {
		e->val64 &= ~ADDR_2M_MASK;
378
		pfn &= (ADDR_2M_MASK >> PAGE_SHIFT);
379 380 381
	} else if (e->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY) {
		e->val64 &= ~ADDR_64K_MASK;
		pfn &= (ADDR_64K_MASK >> PAGE_SHIFT);
382 383
	} else {
		e->val64 &= ~ADDR_4K_MASK;
384
		pfn &= (ADDR_4K_MASK >> PAGE_SHIFT);
385 386
	}

387
	e->val64 |= (pfn << PAGE_SHIFT);
388 389 390 391
}

static bool gen8_gtt_test_pse(struct intel_gvt_gtt_entry *e)
{
392
	return !!(e->val64 & _PAGE_PSE);
393 394
}

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
static void gen8_gtt_clear_pse(struct intel_gvt_gtt_entry *e)
{
	if (gen8_gtt_test_pse(e)) {
		switch (e->type) {
		case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
			e->val64 &= ~_PAGE_PSE;
			e->type = GTT_TYPE_PPGTT_PDE_ENTRY;
			break;
		case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
			e->type = GTT_TYPE_PPGTT_PDP_ENTRY;
			e->val64 &= ~_PAGE_PSE;
			break;
		default:
			WARN_ON(1);
		}
	}
}

413 414 415
static bool gen8_gtt_test_ips(struct intel_gvt_gtt_entry *e)
{
	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
416 417
		return false;

418 419 420 421 422 423 424 425 426
	return !!(e->val64 & GEN8_PDE_IPS_64K);
}

static void gen8_gtt_clear_ips(struct intel_gvt_gtt_entry *e)
{
	if (GEM_WARN_ON(e->type != GTT_TYPE_PPGTT_PDE_ENTRY))
		return;

	e->val64 &= ~GEN8_PDE_IPS_64K;
427 428 429 430 431 432 433 434 435 436 437 438 439
}

static bool gen8_gtt_test_present(struct intel_gvt_gtt_entry *e)
{
	/*
	 * i915 writes PDP root pointer registers without present bit,
	 * it also works, so we need to treat root pointer entry
	 * specifically.
	 */
	if (e->type == GTT_TYPE_PPGTT_ROOT_L3_ENTRY
			|| e->type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
		return (e->val64 != 0);
	else
440
		return (e->val64 & _PAGE_PRESENT);
441 442 443 444
}

static void gtt_entry_clear_present(struct intel_gvt_gtt_entry *e)
{
445
	e->val64 &= ~_PAGE_PRESENT;
446 447
}

448 449
static void gtt_entry_set_present(struct intel_gvt_gtt_entry *e)
{
450
	e->val64 |= _PAGE_PRESENT;
451 452
}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
static bool gen8_gtt_test_64k_splited(struct intel_gvt_gtt_entry *e)
{
	return !!(e->val64 & GTT_SPTE_FLAG_64K_SPLITED);
}

static void gen8_gtt_set_64k_splited(struct intel_gvt_gtt_entry *e)
{
	e->val64 |= GTT_SPTE_FLAG_64K_SPLITED;
}

static void gen8_gtt_clear_64k_splited(struct intel_gvt_gtt_entry *e)
{
	e->val64 &= ~GTT_SPTE_FLAG_64K_SPLITED;
}

468 469 470 471 472
/*
 * Per-platform GMA routines.
 */
static unsigned long gma_to_ggtt_pte_index(unsigned long gma)
{
Z
Zhi Wang 已提交
473
	unsigned long x = (gma >> I915_GTT_PAGE_SHIFT);
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496

	trace_gma_index(__func__, gma, x);
	return x;
}

#define DEFINE_PPGTT_GMA_TO_INDEX(prefix, ename, exp) \
static unsigned long prefix##_gma_to_##ename##_index(unsigned long gma) \
{ \
	unsigned long x = (exp); \
	trace_gma_index(__func__, gma, x); \
	return x; \
}

DEFINE_PPGTT_GMA_TO_INDEX(gen8, pte, (gma >> 12 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, pde, (gma >> 21 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, l3_pdp, (gma >> 30 & 0x3));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, l4_pdp, (gma >> 30 & 0x1ff));
DEFINE_PPGTT_GMA_TO_INDEX(gen8, pml4, (gma >> 39 & 0x1ff));

static struct intel_gvt_gtt_pte_ops gen8_gtt_pte_ops = {
	.get_entry = gtt_get_entry64,
	.set_entry = gtt_set_entry64,
	.clear_present = gtt_entry_clear_present,
497
	.set_present = gtt_entry_set_present,
498 499
	.test_present = gen8_gtt_test_present,
	.test_pse = gen8_gtt_test_pse,
500
	.clear_pse = gen8_gtt_clear_pse,
501 502
	.clear_ips = gen8_gtt_clear_ips,
	.test_ips = gen8_gtt_test_ips,
503 504 505
	.clear_64k_splited = gen8_gtt_clear_64k_splited,
	.set_64k_splited = gen8_gtt_set_64k_splited,
	.test_64k_splited = gen8_gtt_test_64k_splited,
506 507 508 509 510 511 512 513 514 515 516 517 518
	.get_pfn = gen8_gtt_get_pfn,
	.set_pfn = gen8_gtt_set_pfn,
};

static struct intel_gvt_gtt_gma_ops gen8_gtt_gma_ops = {
	.gma_to_ggtt_pte_index = gma_to_ggtt_pte_index,
	.gma_to_pte_index = gen8_gma_to_pte_index,
	.gma_to_pde_index = gen8_gma_to_pde_index,
	.gma_to_l3_pdp_index = gen8_gma_to_l3_pdp_index,
	.gma_to_l4_pdp_index = gen8_gma_to_l4_pdp_index,
	.gma_to_pml4_index = gen8_gma_to_pml4_index,
};

519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
/* Update entry type per pse and ips bit. */
static void update_entry_type_for_real(struct intel_gvt_gtt_pte_ops *pte_ops,
	struct intel_gvt_gtt_entry *entry, bool ips)
{
	switch (entry->type) {
	case GTT_TYPE_PPGTT_PDE_ENTRY:
	case GTT_TYPE_PPGTT_PDP_ENTRY:
		if (pte_ops->test_pse(entry))
			entry->type = get_pse_type(entry->type);
		break;
	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
		if (ips)
			entry->type = get_pse_type(entry->type);
		break;
	default:
		GEM_BUG_ON(!gtt_type_is_entry(entry->type));
	}

	GEM_BUG_ON(entry->type == GTT_TYPE_INVALID);
}

540 541 542
/*
 * MM helpers.
 */
543 544 545
static void _ppgtt_get_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index,
		bool guest)
546
{
547
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
548

549
	GEM_BUG_ON(mm->type != INTEL_GVT_MM_PPGTT);
550

551 552 553 554
	entry->type = mm->ppgtt_mm.root_entry_type;
	pte_ops->get_entry(guest ? mm->ppgtt_mm.guest_pdps :
			   mm->ppgtt_mm.shadow_pdps,
			   entry, index, false, 0, mm->vgpu);
555
	update_entry_type_for_real(pte_ops, entry, false);
556 557
}

558 559
static inline void ppgtt_get_guest_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
560
{
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
	_ppgtt_get_root_entry(mm, entry, index, true);
}

static inline void ppgtt_get_shadow_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_get_root_entry(mm, entry, index, false);
}

static void _ppgtt_set_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index,
		bool guest)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	pte_ops->set_entry(guest ? mm->ppgtt_mm.guest_pdps :
			   mm->ppgtt_mm.shadow_pdps,
			   entry, index, false, 0, mm->vgpu);
}

static inline void ppgtt_set_guest_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_set_root_entry(mm, entry, index, true);
}

static inline void ppgtt_set_shadow_root_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	_ppgtt_set_root_entry(mm, entry, index, false);
}

static void ggtt_get_guest_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	entry->type = GTT_TYPE_GGTT_PTE;
	pte_ops->get_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
			   false, 0, mm->vgpu);
}

static void ggtt_set_guest_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	pte_ops->set_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
			   false, 0, mm->vgpu);
}

616 617 618 619 620 621 622 623 624 625
static void ggtt_get_host_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);

	pte_ops->get_entry(NULL, entry, index, false, 0, mm->vgpu);
}

626 627 628 629 630 631
static void ggtt_set_host_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *entry, unsigned long index)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;

	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
632

633
	pte_ops->set_entry(NULL, entry, index, false, 0, mm->vgpu);
634 635 636 637 638
}

/*
 * PPGTT shadow page table helpers.
 */
639
static inline int ppgtt_spt_get_entry(
640 641 642 643 644 645 646
		struct intel_vgpu_ppgtt_spt *spt,
		void *page_table, int type,
		struct intel_gvt_gtt_entry *e, unsigned long index,
		bool guest)
{
	struct intel_gvt *gvt = spt->vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
647
	int ret;
648 649 650 651

	e->type = get_entry_type(type);

	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
652
		return -EINVAL;
653

654
	ret = ops->get_entry(page_table, e, index, guest,
655
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
656
			spt->vgpu);
657 658 659
	if (ret)
		return ret;

660 661
	update_entry_type_for_real(ops, e, guest ?
				   spt->guest_page.pde_ips : false);
662 663 664

	gvt_vdbg_mm("read ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
		    type, e->type, index, e->val64);
665
	return 0;
666 667
}

668
static inline int ppgtt_spt_set_entry(
669 670 671 672 673 674 675 676 677
		struct intel_vgpu_ppgtt_spt *spt,
		void *page_table, int type,
		struct intel_gvt_gtt_entry *e, unsigned long index,
		bool guest)
{
	struct intel_gvt *gvt = spt->vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;

	if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
678
		return -EINVAL;
679

680 681 682
	gvt_vdbg_mm("set ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
		    type, e->type, index, e->val64);

683
	return ops->set_entry(page_table, e, index, guest,
684
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
685 686 687 688 689
			spt->vgpu);
}

#define ppgtt_get_guest_entry(spt, e, index) \
	ppgtt_spt_get_entry(spt, NULL, \
690
		spt->guest_page.type, e, index, true)
691 692 693

#define ppgtt_set_guest_entry(spt, e, index) \
	ppgtt_spt_set_entry(spt, NULL, \
694
		spt->guest_page.type, e, index, true)
695 696 697 698 699 700 701 702 703

#define ppgtt_get_shadow_entry(spt, e, index) \
	ppgtt_spt_get_entry(spt, spt->shadow_page.vaddr, \
		spt->shadow_page.type, e, index, false)

#define ppgtt_set_shadow_entry(spt, e, index) \
	ppgtt_spt_set_entry(spt, spt->shadow_page.vaddr, \
		spt->shadow_page.type, e, index, false)

704
static void *alloc_spt(gfp_t gfp_mask)
705
{
706
	struct intel_vgpu_ppgtt_spt *spt;
707

708 709 710
	spt = kzalloc(sizeof(*spt), gfp_mask);
	if (!spt)
		return NULL;
711

712 713 714 715 716 717
	spt->shadow_page.page = alloc_page(gfp_mask);
	if (!spt->shadow_page.page) {
		kfree(spt);
		return NULL;
	}
	return spt;
718 719
}

720
static void free_spt(struct intel_vgpu_ppgtt_spt *spt)
721
{
722 723
	__free_page(spt->shadow_page.page);
	kfree(spt);
724 725
}

726 727 728
static int detach_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page);

729
static void ppgtt_free_spt(struct intel_vgpu_ppgtt_spt *spt)
730
{
731
	struct device *kdev = &spt->vgpu->gvt->dev_priv->drm.pdev->dev;
732

733
	trace_spt_free(spt->vgpu->id, spt, spt->guest_page.type);
734

735 736
	dma_unmap_page(kdev, spt->shadow_page.mfn << I915_GTT_PAGE_SHIFT, 4096,
		       PCI_DMA_BIDIRECTIONAL);
737 738

	radix_tree_delete(&spt->vgpu->gtt.spt_tree, spt->shadow_page.mfn);
739

740 741 742
	if (spt->guest_page.gfn) {
		if (spt->guest_page.oos_page)
			detach_oos_page(spt->vgpu, spt->guest_page.oos_page);
743

744 745
		intel_vgpu_unregister_page_track(spt->vgpu, spt->guest_page.gfn);
	}
746 747 748 749 750

	list_del_init(&spt->post_shadow_list);
	free_spt(spt);
}

751
static void ppgtt_free_all_spt(struct intel_vgpu *vgpu)
752
{
753
	struct intel_vgpu_ppgtt_spt *spt;
754 755
	struct radix_tree_iter iter;
	void **slot;
756

757 758
	radix_tree_for_each_slot(slot, &vgpu->gtt.spt_tree, &iter, 0) {
		spt = radix_tree_deref_slot(slot);
759
		ppgtt_free_spt(spt);
760
	}
761 762
}

763
static int ppgtt_handle_guest_write_page_table_bytes(
764
		struct intel_vgpu_ppgtt_spt *spt,
765 766
		u64 pa, void *p_data, int bytes);

767 768 769
static int ppgtt_write_protection_handler(
		struct intel_vgpu_page_track *page_track,
		u64 gpa, void *data, int bytes)
770
{
771 772
	struct intel_vgpu_ppgtt_spt *spt = page_track->priv_data;

773 774 775 776 777
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

778
	ret = ppgtt_handle_guest_write_page_table_bytes(spt, gpa, data, bytes);
779 780 781 782 783
	if (ret)
		return ret;
	return ret;
}

784 785 786 787 788 789
/* Find a spt by guest gfn. */
static struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_gfn(
		struct intel_vgpu *vgpu, unsigned long gfn)
{
	struct intel_vgpu_page_track *track;

790 791 792
	track = intel_vgpu_find_page_track(vgpu, gfn);
	if (track && track->handler == ppgtt_write_protection_handler)
		return track->priv_data;
793 794 795 796 797

	return NULL;
}

/* Find the spt by shadow page mfn. */
798
static inline struct intel_vgpu_ppgtt_spt *intel_vgpu_find_spt_by_mfn(
799 800
		struct intel_vgpu *vgpu, unsigned long mfn)
{
801
	return radix_tree_lookup(&vgpu->gtt.spt_tree, mfn);
802 803
}

804
static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt);
805

806
/* Allocate shadow page table without guest page. */
807
static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_spt(
808
		struct intel_vgpu *vgpu, intel_gvt_gtt_type_t type)
809
{
810
	struct device *kdev = &vgpu->gvt->dev_priv->drm.pdev->dev;
811
	struct intel_vgpu_ppgtt_spt *spt = NULL;
812
	dma_addr_t daddr;
813
	int ret;
814 815 816 817

retry:
	spt = alloc_spt(GFP_KERNEL | __GFP_ZERO);
	if (!spt) {
818
		if (reclaim_one_ppgtt_mm(vgpu->gvt))
819 820
			goto retry;

821
		gvt_vgpu_err("fail to allocate ppgtt shadow page\n");
822 823 824 825 826 827 828 829
		return ERR_PTR(-ENOMEM);
	}

	spt->vgpu = vgpu;
	atomic_set(&spt->refcount, 1);
	INIT_LIST_HEAD(&spt->post_shadow_list);

	/*
830
	 * Init shadow_page.
831
	 */
832 833 834 835 836
	spt->shadow_page.type = type;
	daddr = dma_map_page(kdev, spt->shadow_page.page,
			     0, 4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(kdev, daddr)) {
		gvt_vgpu_err("fail to map dma addr\n");
837 838
		ret = -EINVAL;
		goto err_free_spt;
839
	}
840 841
	spt->shadow_page.vaddr = page_address(spt->shadow_page.page);
	spt->shadow_page.mfn = daddr >> I915_GTT_PAGE_SHIFT;
842

843 844
	ret = radix_tree_insert(&vgpu->gtt.spt_tree, spt->shadow_page.mfn, spt);
	if (ret)
845
		goto err_unmap_dma;
846

847
	return spt;
848 849 850 851 852 853

err_unmap_dma:
	dma_unmap_page(kdev, daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
err_free_spt:
	free_spt(spt);
	return ERR_PTR(ret);
854 855
}

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
/* Allocate shadow page table associated with specific gfn. */
static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_spt_gfn(
		struct intel_vgpu *vgpu, intel_gvt_gtt_type_t type,
		unsigned long gfn, bool guest_pde_ips)
{
	struct intel_vgpu_ppgtt_spt *spt;
	int ret;

	spt = ppgtt_alloc_spt(vgpu, type);
	if (IS_ERR(spt))
		return spt;

	/*
	 * Init guest_page.
	 */
	ret = intel_vgpu_register_page_track(vgpu, gfn,
			ppgtt_write_protection_handler, spt);
	if (ret) {
		ppgtt_free_spt(spt);
		return ERR_PTR(ret);
	}

	spt->guest_page.type = type;
	spt->guest_page.gfn = gfn;
	spt->guest_page.pde_ips = guest_pde_ips;

	trace_spt_alloc(vgpu->id, spt, type, spt->shadow_page.mfn, gfn);

	return spt;
}

887 888 889 890
#define pt_entry_size_shift(spt) \
	((spt)->vgpu->gvt->device_info.gtt_entry_size_shift)

#define pt_entries(spt) \
Z
Zhi Wang 已提交
891
	(I915_GTT_PAGE_SIZE >> pt_entry_size_shift(spt))
892 893

#define for_each_present_guest_entry(spt, e, i) \
894 895
	for (i = 0; i < pt_entries(spt); \
	     i += spt->guest_page.pde_ips ? GTT_64K_PTE_STRIDE : 1) \
896 897
		if (!ppgtt_get_guest_entry(spt, e, i) && \
		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
898 899

#define for_each_present_shadow_entry(spt, e, i) \
900 901
	for (i = 0; i < pt_entries(spt); \
	     i += spt->shadow_page.pde_ips ? GTT_64K_PTE_STRIDE : 1) \
902 903
		if (!ppgtt_get_shadow_entry(spt, e, i) && \
		    spt->vgpu->gvt->gtt.pte_ops->test_present(e))
904

905 906 907 908 909
#define for_each_shadow_entry(spt, e, i) \
	for (i = 0; i < pt_entries(spt); \
	     i += (spt->shadow_page.pde_ips ? GTT_64K_PTE_STRIDE : 1)) \
		if (!ppgtt_get_shadow_entry(spt, e, i))

910
static inline void ppgtt_get_spt(struct intel_vgpu_ppgtt_spt *spt)
911 912 913 914 915 916 917
{
	int v = atomic_read(&spt->refcount);

	trace_spt_refcount(spt->vgpu->id, "inc", spt, v, (v + 1));
	atomic_inc(&spt->refcount);
}

918 919 920 921 922 923 924 925
static inline int ppgtt_put_spt(struct intel_vgpu_ppgtt_spt *spt)
{
	int v = atomic_read(&spt->refcount);

	trace_spt_refcount(spt->vgpu->id, "dec", spt, v, (v - 1));
	return atomic_dec_return(&spt->refcount);
}

926
static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt);
927

928
static int ppgtt_invalidate_spt_by_shadow_entry(struct intel_vgpu *vgpu,
929 930 931 932
		struct intel_gvt_gtt_entry *e)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_vgpu_ppgtt_spt *s;
933
	intel_gvt_gtt_type_t cur_pt_type;
934

935
	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(e->type)));
936

937 938 939 940 941 942 943
	if (e->type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY
		&& e->type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
		cur_pt_type = get_next_pt_type(e->type) + 1;
		if (ops->get_pfn(e) ==
			vgpu->gtt.scratch_pt[cur_pt_type].page_mfn)
			return 0;
	}
944
	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
945
	if (!s) {
946 947
		gvt_vgpu_err("fail to find shadow page: mfn: 0x%lx\n",
				ops->get_pfn(e));
948 949
		return -ENXIO;
	}
950
	return ppgtt_invalidate_spt(s);
951 952
}

953 954 955 956 957 958 959 960 961 962 963
static inline void ppgtt_invalidate_pte(struct intel_vgpu_ppgtt_spt *spt,
		struct intel_gvt_gtt_entry *entry)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	unsigned long pfn;
	int type;

	pfn = ops->get_pfn(entry);
	type = spt->shadow_page.type;

964 965
	/* Uninitialized spte or unshadowed spte. */
	if (!pfn || pfn == vgpu->gtt.scratch_pt[type].page_mfn)
966 967 968 969 970
		return;

	intel_gvt_hypervisor_dma_unmap_guest_page(vgpu, pfn << PAGE_SHIFT);
}

971
static int ppgtt_invalidate_spt(struct intel_vgpu_ppgtt_spt *spt)
972
{
973
	struct intel_vgpu *vgpu = spt->vgpu;
974 975 976 977 978
	struct intel_gvt_gtt_entry e;
	unsigned long index;
	int ret;

	trace_spt_change(spt->vgpu->id, "die", spt,
979
			spt->guest_page.gfn, spt->shadow_page.type);
980

981
	if (ppgtt_put_spt(spt) > 0)
982 983 984
		return 0;

	for_each_present_shadow_entry(spt, &e, index) {
985 986 987
		switch (e.type) {
		case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
			gvt_vdbg_mm("invalidate 4K entry\n");
988 989
			ppgtt_invalidate_pte(spt, &e);
			break;
990
		case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
991 992 993
			/* We don't setup 64K shadow entry so far. */
			WARN(1, "suspicious 64K gtt entry\n");
			continue;
994
		case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
995 996
			gvt_vdbg_mm("invalidate 2M entry\n");
			continue;
997
		case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
998
			WARN(1, "GVT doesn't support 1GB page\n");
999 1000 1001 1002 1003
			continue;
		case GTT_TYPE_PPGTT_PML4_ENTRY:
		case GTT_TYPE_PPGTT_PDP_ENTRY:
		case GTT_TYPE_PPGTT_PDE_ENTRY:
			gvt_vdbg_mm("invalidate PMUL4/PDP/PDE entry\n");
1004
			ret = ppgtt_invalidate_spt_by_shadow_entry(
1005 1006 1007 1008 1009 1010
					spt->vgpu, &e);
			if (ret)
				goto fail;
			break;
		default:
			GEM_BUG_ON(1);
1011 1012
		}
	}
1013

1014
	trace_spt_change(spt->vgpu->id, "release", spt,
1015
			 spt->guest_page.gfn, spt->shadow_page.type);
1016
	ppgtt_free_spt(spt);
1017 1018
	return 0;
fail:
1019 1020
	gvt_vgpu_err("fail: shadow page %p shadow entry 0x%llx type %d\n",
			spt, e.val64, e.type);
1021 1022 1023
	return ret;
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static bool vgpu_ips_enabled(struct intel_vgpu *vgpu)
{
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;

	if (INTEL_GEN(dev_priv) == 9 || INTEL_GEN(dev_priv) == 10) {
		u32 ips = vgpu_vreg_t(vgpu, GEN8_GAMW_ECO_DEV_RW_IA) &
			GAMW_ECO_ENABLE_64K_IPS_FIELD;

		return ips == GAMW_ECO_ENABLE_64K_IPS_FIELD;
	} else if (INTEL_GEN(dev_priv) >= 11) {
		/* 64K paging only controlled by IPS bit in PTE now. */
		return true;
	} else
		return false;
}

1040
static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt);
1041

1042
static struct intel_vgpu_ppgtt_spt *ppgtt_populate_spt_by_guest_entry(
1043 1044 1045
		struct intel_vgpu *vgpu, struct intel_gvt_gtt_entry *we)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1046
	struct intel_vgpu_ppgtt_spt *spt = NULL;
1047
	bool ips = false;
1048 1049
	int ret;

1050
	GEM_BUG_ON(!gtt_type_is_pt(get_next_pt_type(we->type)));
1051

1052 1053 1054
	if (we->type == GTT_TYPE_PPGTT_PDE_ENTRY)
		ips = vgpu_ips_enabled(vgpu) && ops->test_ips(we);

1055
	spt = intel_vgpu_find_spt_by_gfn(vgpu, ops->get_pfn(we));
1056
	if (spt) {
1057
		ppgtt_get_spt(spt);
1058

1059 1060 1061 1062 1063 1064
		if (ips != spt->guest_page.pde_ips) {
			spt->guest_page.pde_ips = ips;

			gvt_dbg_mm("reshadow PDE since ips changed\n");
			clear_page(spt->shadow_page.vaddr);
			ret = ppgtt_populate_spt(spt);
1065 1066 1067 1068
			if (ret) {
				ppgtt_put_spt(spt);
				goto err;
			}
1069 1070
		}
	} else {
1071 1072
		int type = get_next_pt_type(we->type);

1073
		spt = ppgtt_alloc_spt_gfn(vgpu, type, ops->get_pfn(we), ips);
1074 1075
		if (IS_ERR(spt)) {
			ret = PTR_ERR(spt);
1076
			goto err;
1077 1078
		}

1079
		ret = intel_vgpu_enable_page_track(vgpu, spt->guest_page.gfn);
1080
		if (ret)
1081
			goto err_free_spt;
1082

1083
		ret = ppgtt_populate_spt(spt);
1084
		if (ret)
1085
			goto err_free_spt;
1086

1087 1088
		trace_spt_change(vgpu->id, "new", spt, spt->guest_page.gfn,
				 spt->shadow_page.type);
1089
	}
1090
	return spt;
1091 1092 1093 1094

err_free_spt:
	ppgtt_free_spt(spt);
err:
1095
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1096
		     spt, we->val64, we->type);
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	return ERR_PTR(ret);
}

static inline void ppgtt_generate_shadow_entry(struct intel_gvt_gtt_entry *se,
		struct intel_vgpu_ppgtt_spt *s, struct intel_gvt_gtt_entry *ge)
{
	struct intel_gvt_gtt_pte_ops *ops = s->vgpu->gvt->gtt.pte_ops;

	se->type = ge->type;
	se->val64 = ge->val64;

1108 1109 1110 1111
	/* Because we always split 64KB pages, so clear IPS in shadow PDE. */
	if (se->type == GTT_TYPE_PPGTT_PDE_ENTRY)
		ops->clear_ips(se);

1112 1113 1114
	ops->set_pfn(se, s->shadow_page.mfn);
}

1115
/**
1116 1117 1118 1119
 * Check if can do 2M page
 * @vgpu: target vgpu
 * @entry: target pfn's gtt entry
 *
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
 * Return 1 if 2MB huge gtt shadowing is possilbe, 0 if miscondition,
 * negtive if found err.
 */
static int is_2MB_gtt_possible(struct intel_vgpu *vgpu,
	struct intel_gvt_gtt_entry *entry)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	unsigned long pfn;

	if (!HAS_PAGE_SIZES(vgpu->gvt->dev_priv, I915_GTT_PAGE_SIZE_2M))
		return 0;

	pfn = intel_gvt_hypervisor_gfn_to_mfn(vgpu, ops->get_pfn(entry));
	if (pfn == INTEL_GVT_INVALID_ADDR)
		return -EINVAL;

	return PageTransHuge(pfn_to_page(pfn));
}

static int split_2MB_gtt_entry(struct intel_vgpu *vgpu,
	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
	struct intel_gvt_gtt_entry *se)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_vgpu_ppgtt_spt *sub_spt;
	struct intel_gvt_gtt_entry sub_se;
	unsigned long start_gfn;
	dma_addr_t dma_addr;
	unsigned long sub_index;
	int ret;

	gvt_dbg_mm("Split 2M gtt entry, index %lu\n", index);

	start_gfn = ops->get_pfn(se);

	sub_spt = ppgtt_alloc_spt(vgpu, GTT_TYPE_PPGTT_PTE_PT);
	if (IS_ERR(sub_spt))
		return PTR_ERR(sub_spt);

	for_each_shadow_entry(sub_spt, &sub_se, sub_index) {
		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu,
				start_gfn + sub_index, PAGE_SIZE, &dma_addr);
		if (ret) {
			ppgtt_invalidate_spt(spt);
			return ret;
		}
		sub_se.val64 = se->val64;

		/* Copy the PAT field from PDE. */
		sub_se.val64 &= ~_PAGE_PAT;
		sub_se.val64 |= (se->val64 & _PAGE_PAT_LARGE) >> 5;

		ops->set_pfn(&sub_se, dma_addr >> PAGE_SHIFT);
		ppgtt_set_shadow_entry(sub_spt, &sub_se, sub_index);
	}

	/* Clear dirty field. */
	se->val64 &= ~_PAGE_DIRTY;

	ops->clear_pse(se);
	ops->clear_ips(se);
	ops->set_pfn(se, sub_spt->shadow_page.mfn);
	ppgtt_set_shadow_entry(spt, se, index);
	return 0;
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
static int split_64KB_gtt_entry(struct intel_vgpu *vgpu,
	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
	struct intel_gvt_gtt_entry *se)
{
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_gvt_gtt_entry entry = *se;
	unsigned long start_gfn;
	dma_addr_t dma_addr;
	int i, ret;

	gvt_vdbg_mm("Split 64K gtt entry, index %lu\n", index);

	GEM_BUG_ON(index % GTT_64K_PTE_STRIDE);

	start_gfn = ops->get_pfn(se);

	entry.type = GTT_TYPE_PPGTT_PTE_4K_ENTRY;
	ops->set_64k_splited(&entry);

	for (i = 0; i < GTT_64K_PTE_STRIDE; i++) {
		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu,
1207
					start_gfn + i, PAGE_SIZE, &dma_addr);
1208 1209 1210 1211 1212 1213 1214 1215 1216
		if (ret)
			return ret;

		ops->set_pfn(&entry, dma_addr >> PAGE_SHIFT);
		ppgtt_set_shadow_entry(spt, &entry, index + i);
	}
	return 0;
}

1217 1218 1219 1220 1221 1222
static int ppgtt_populate_shadow_entry(struct intel_vgpu *vgpu,
	struct intel_vgpu_ppgtt_spt *spt, unsigned long index,
	struct intel_gvt_gtt_entry *ge)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	struct intel_gvt_gtt_entry se = *ge;
1223
	unsigned long gfn, page_size = PAGE_SIZE;
1224 1225
	dma_addr_t dma_addr;
	int ret;
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235

	if (!pte_ops->test_present(ge))
		return 0;

	gfn = pte_ops->get_pfn(ge);

	switch (ge->type) {
	case GTT_TYPE_PPGTT_PTE_4K_ENTRY:
		gvt_vdbg_mm("shadow 4K gtt entry\n");
		break;
1236
	case GTT_TYPE_PPGTT_PTE_64K_ENTRY:
1237 1238 1239 1240 1241 1242 1243
		gvt_vdbg_mm("shadow 64K gtt entry\n");
		/*
		 * The layout of 64K page is special, the page size is
		 * controlled by uper PDE. To be simple, we always split
		 * 64K page to smaller 4K pages in shadow PT.
		 */
		return split_64KB_gtt_entry(vgpu, spt, index, &se);
1244
	case GTT_TYPE_PPGTT_PTE_2M_ENTRY:
1245 1246 1247 1248 1249 1250 1251 1252
		gvt_vdbg_mm("shadow 2M gtt entry\n");
		ret = is_2MB_gtt_possible(vgpu, ge);
		if (ret == 0)
			return split_2MB_gtt_entry(vgpu, spt, index, &se);
		else if (ret < 0)
			return ret;
		page_size = I915_GTT_PAGE_SIZE_2M;
		break;
1253
	case GTT_TYPE_PPGTT_PTE_1G_ENTRY:
1254
		gvt_vgpu_err("GVT doesn't support 1GB entry\n");
1255 1256 1257 1258 1259 1260
		return -EINVAL;
	default:
		GEM_BUG_ON(1);
	};

	/* direct shadow */
1261 1262
	ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn, page_size,
						      &dma_addr);
1263
	if (ret)
1264 1265
		return -ENXIO;

1266
	pte_ops->set_pfn(&se, dma_addr >> PAGE_SHIFT);
1267 1268 1269 1270
	ppgtt_set_shadow_entry(spt, &se, index);
	return 0;
}

1271
static int ppgtt_populate_spt(struct intel_vgpu_ppgtt_spt *spt)
1272 1273
{
	struct intel_vgpu *vgpu = spt->vgpu;
1274 1275
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1276 1277
	struct intel_vgpu_ppgtt_spt *s;
	struct intel_gvt_gtt_entry se, ge;
1278
	unsigned long gfn, i;
1279 1280 1281
	int ret;

	trace_spt_change(spt->vgpu->id, "born", spt,
1282
			 spt->guest_page.gfn, spt->shadow_page.type);
1283

1284 1285
	for_each_present_guest_entry(spt, &ge, i) {
		if (gtt_type_is_pt(get_next_pt_type(ge.type))) {
1286
			s = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1287 1288 1289 1290 1291 1292 1293 1294
			if (IS_ERR(s)) {
				ret = PTR_ERR(s);
				goto fail;
			}
			ppgtt_get_shadow_entry(spt, &se, i);
			ppgtt_generate_shadow_entry(&se, s, &ge);
			ppgtt_set_shadow_entry(spt, &se, i);
		} else {
1295
			gfn = ops->get_pfn(&ge);
1296
			if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
1297
				ops->set_pfn(&se, gvt->gtt.scratch_mfn);
1298 1299 1300
				ppgtt_set_shadow_entry(spt, &se, i);
				continue;
			}
1301

1302 1303 1304
			ret = ppgtt_populate_shadow_entry(vgpu, spt, i, &ge);
			if (ret)
				goto fail;
1305 1306 1307 1308
		}
	}
	return 0;
fail:
1309 1310
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
			spt, ge.val64, ge.type);
1311 1312 1313
	return ret;
}

1314
static int ppgtt_handle_guest_entry_removal(struct intel_vgpu_ppgtt_spt *spt,
1315
		struct intel_gvt_gtt_entry *se, unsigned long index)
1316 1317 1318 1319 1320
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	int ret;

1321 1322
	trace_spt_guest_change(spt->vgpu->id, "remove", spt,
			       spt->shadow_page.type, se->val64, index);
1323

1324 1325 1326
	gvt_vdbg_mm("destroy old shadow entry, type %d, index %lu, value %llx\n",
		    se->type, index, se->val64);

1327
	if (!ops->test_present(se))
1328 1329
		return 0;

1330 1331
	if (ops->get_pfn(se) ==
	    vgpu->gtt.scratch_pt[spt->shadow_page.type].page_mfn)
1332 1333
		return 0;

1334
	if (gtt_type_is_pt(get_next_pt_type(se->type))) {
1335
		struct intel_vgpu_ppgtt_spt *s =
1336
			intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(se));
1337
		if (!s) {
1338
			gvt_vgpu_err("fail to find guest page\n");
1339 1340 1341
			ret = -ENXIO;
			goto fail;
		}
1342
		ret = ppgtt_invalidate_spt(s);
1343 1344
		if (ret)
			goto fail;
1345 1346 1347 1348
	} else {
		/* We don't setup 64K shadow entry so far. */
		WARN(se->type == GTT_TYPE_PPGTT_PTE_64K_ENTRY,
		     "suspicious 64K entry\n");
1349
		ppgtt_invalidate_pte(spt, se);
1350
	}
1351

1352 1353
	return 0;
fail:
1354
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1355
			spt, se->val64, se->type);
1356 1357 1358
	return ret;
}

1359
static int ppgtt_handle_guest_entry_add(struct intel_vgpu_ppgtt_spt *spt,
1360 1361 1362 1363 1364 1365 1366
		struct intel_gvt_gtt_entry *we, unsigned long index)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_entry m;
	struct intel_vgpu_ppgtt_spt *s;
	int ret;

1367 1368
	trace_spt_guest_change(spt->vgpu->id, "add", spt, spt->shadow_page.type,
			       we->val64, index);
1369

1370 1371 1372
	gvt_vdbg_mm("add shadow entry: type %d, index %lu, value %llx\n",
		    we->type, index, we->val64);

1373
	if (gtt_type_is_pt(get_next_pt_type(we->type))) {
1374
		s = ppgtt_populate_spt_by_guest_entry(vgpu, we);
1375 1376 1377 1378 1379 1380 1381 1382
		if (IS_ERR(s)) {
			ret = PTR_ERR(s);
			goto fail;
		}
		ppgtt_get_shadow_entry(spt, &m, index);
		ppgtt_generate_shadow_entry(&m, s, we);
		ppgtt_set_shadow_entry(spt, &m, index);
	} else {
1383
		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, we);
1384 1385 1386 1387 1388
		if (ret)
			goto fail;
	}
	return 0;
fail:
1389 1390
	gvt_vgpu_err("fail: spt %p guest entry 0x%llx type %d\n",
		spt, we->val64, we->type);
1391 1392 1393 1394 1395 1396 1397 1398 1399
	return ret;
}

static int sync_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1400
	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1401
	struct intel_gvt_gtt_entry old, new;
1402 1403 1404 1405
	int index;
	int ret;

	trace_oos_change(vgpu->id, "sync", oos_page->id,
1406
			 spt, spt->guest_page.type);
1407

1408
	old.type = new.type = get_entry_type(spt->guest_page.type);
1409 1410
	old.val64 = new.val64 = 0;

Z
Zhi Wang 已提交
1411 1412
	for (index = 0; index < (I915_GTT_PAGE_SIZE >>
				info->gtt_entry_size_shift); index++) {
1413 1414
		ops->get_entry(oos_page->mem, &old, index, false, 0, vgpu);
		ops->get_entry(NULL, &new, index, true,
1415
			       spt->guest_page.gfn << PAGE_SHIFT, vgpu);
1416 1417 1418 1419 1420 1421

		if (old.val64 == new.val64
			&& !test_and_clear_bit(index, spt->post_shadow_bitmap))
			continue;

		trace_oos_sync(vgpu->id, oos_page->id,
1422
				spt, spt->guest_page.type,
1423 1424
				new.val64, index);

1425
		ret = ppgtt_populate_shadow_entry(vgpu, spt, index, &new);
1426 1427 1428 1429 1430 1431
		if (ret)
			return ret;

		ops->set_entry(oos_page->mem, &new, index, false, 0, vgpu);
	}

1432
	spt->guest_page.write_cnt = 0;
1433 1434 1435 1436 1437 1438 1439 1440
	list_del_init(&spt->post_shadow_list);
	return 0;
}

static int detach_oos_page(struct intel_vgpu *vgpu,
		struct intel_vgpu_oos_page *oos_page)
{
	struct intel_gvt *gvt = vgpu->gvt;
1441
	struct intel_vgpu_ppgtt_spt *spt = oos_page->spt;
1442 1443

	trace_oos_change(vgpu->id, "detach", oos_page->id,
1444
			 spt, spt->guest_page.type);
1445

1446 1447 1448
	spt->guest_page.write_cnt = 0;
	spt->guest_page.oos_page = NULL;
	oos_page->spt = NULL;
1449 1450 1451 1452 1453 1454 1455

	list_del_init(&oos_page->vm_list);
	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_free_list_head);

	return 0;
}

1456 1457
static int attach_oos_page(struct intel_vgpu_oos_page *oos_page,
		struct intel_vgpu_ppgtt_spt *spt)
1458
{
1459
	struct intel_gvt *gvt = spt->vgpu->gvt;
1460 1461
	int ret;

1462 1463
	ret = intel_gvt_hypervisor_read_gpa(spt->vgpu,
			spt->guest_page.gfn << I915_GTT_PAGE_SHIFT,
Z
Zhi Wang 已提交
1464
			oos_page->mem, I915_GTT_PAGE_SIZE);
1465 1466 1467
	if (ret)
		return ret;

1468 1469
	oos_page->spt = spt;
	spt->guest_page.oos_page = oos_page;
1470 1471 1472

	list_move_tail(&oos_page->list, &gvt->gtt.oos_page_use_list_head);

1473 1474
	trace_oos_change(spt->vgpu->id, "attach", oos_page->id,
			 spt, spt->guest_page.type);
1475 1476 1477
	return 0;
}

1478
static int ppgtt_set_guest_page_sync(struct intel_vgpu_ppgtt_spt *spt)
1479
{
1480
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1481 1482
	int ret;

1483
	ret = intel_vgpu_enable_page_track(spt->vgpu, spt->guest_page.gfn);
1484 1485 1486
	if (ret)
		return ret;

1487 1488
	trace_oos_change(spt->vgpu->id, "set page sync", oos_page->id,
			 spt, spt->guest_page.type);
1489

1490 1491
	list_del_init(&oos_page->vm_list);
	return sync_oos_page(spt->vgpu, oos_page);
1492 1493
}

1494
static int ppgtt_allocate_oos_page(struct intel_vgpu_ppgtt_spt *spt)
1495
{
1496
	struct intel_gvt *gvt = spt->vgpu->gvt;
1497
	struct intel_gvt_gtt *gtt = &gvt->gtt;
1498
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1499 1500 1501 1502 1503 1504 1505
	int ret;

	WARN(oos_page, "shadow PPGTT page has already has a oos page\n");

	if (list_empty(&gtt->oos_page_free_list_head)) {
		oos_page = container_of(gtt->oos_page_use_list_head.next,
			struct intel_vgpu_oos_page, list);
1506
		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1507 1508
		if (ret)
			return ret;
1509
		ret = detach_oos_page(spt->vgpu, oos_page);
1510 1511 1512 1513 1514
		if (ret)
			return ret;
	} else
		oos_page = container_of(gtt->oos_page_free_list_head.next,
			struct intel_vgpu_oos_page, list);
1515
	return attach_oos_page(oos_page, spt);
1516 1517
}

1518
static int ppgtt_set_guest_page_oos(struct intel_vgpu_ppgtt_spt *spt)
1519
{
1520
	struct intel_vgpu_oos_page *oos_page = spt->guest_page.oos_page;
1521 1522 1523 1524

	if (WARN(!oos_page, "shadow PPGTT page should have a oos page\n"))
		return -EINVAL;

1525 1526
	trace_oos_change(spt->vgpu->id, "set page out of sync", oos_page->id,
			 spt, spt->guest_page.type);
1527

1528
	list_add_tail(&oos_page->vm_list, &spt->vgpu->gtt.oos_page_list_head);
1529
	return intel_vgpu_disable_page_track(spt->vgpu, spt->guest_page.gfn);
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
}

/**
 * intel_vgpu_sync_oos_pages - sync all the out-of-synced shadow for vGPU
 * @vgpu: a vGPU
 *
 * This function is called before submitting a guest workload to host,
 * to sync all the out-of-synced shadow for vGPU
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_oos_page *oos_page;
	int ret;

	if (!enable_out_of_sync)
		return 0;

	list_for_each_safe(pos, n, &vgpu->gtt.oos_page_list_head) {
		oos_page = container_of(pos,
				struct intel_vgpu_oos_page, vm_list);
1554
		ret = ppgtt_set_guest_page_sync(oos_page->spt);
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		if (ret)
			return ret;
	}
	return 0;
}

/*
 * The heart of PPGTT shadow page table.
 */
static int ppgtt_handle_guest_write_page_table(
1565
		struct intel_vgpu_ppgtt_spt *spt,
1566 1567 1568
		struct intel_gvt_gtt_entry *we, unsigned long index)
{
	struct intel_vgpu *vgpu = spt->vgpu;
1569
	int type = spt->shadow_page.type;
1570
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1571
	struct intel_gvt_gtt_entry old_se;
1572
	int new_present;
1573
	int i, ret;
1574 1575 1576

	new_present = ops->test_present(we);

1577 1578 1579 1580 1581
	/*
	 * Adding the new entry first and then removing the old one, that can
	 * guarantee the ppgtt table is validated during the window between
	 * adding and removal.
	 */
1582
	ppgtt_get_shadow_entry(spt, &old_se, index);
1583 1584

	if (new_present) {
1585
		ret = ppgtt_handle_guest_entry_add(spt, we, index);
1586 1587 1588
		if (ret)
			goto fail;
	}
1589

1590
	ret = ppgtt_handle_guest_entry_removal(spt, &old_se, index);
1591 1592 1593 1594
	if (ret)
		goto fail;

	if (!new_present) {
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
		/* For 64KB splited entries, we need clear them all. */
		if (ops->test_64k_splited(&old_se) &&
		    !(index % GTT_64K_PTE_STRIDE)) {
			gvt_vdbg_mm("remove splited 64K shadow entries\n");
			for (i = 0; i < GTT_64K_PTE_STRIDE; i++) {
				ops->clear_64k_splited(&old_se);
				ops->set_pfn(&old_se,
					vgpu->gtt.scratch_pt[type].page_mfn);
				ppgtt_set_shadow_entry(spt, &old_se, index + i);
			}
1605 1606 1607 1608 1609 1610
		} else if (old_se.type == GTT_TYPE_PPGTT_PTE_2M_ENTRY ||
			   old_se.type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
			ops->clear_pse(&old_se);
			ops->set_pfn(&old_se,
				     vgpu->gtt.scratch_pt[type].page_mfn);
			ppgtt_set_shadow_entry(spt, &old_se, index);
1611 1612 1613 1614 1615
		} else {
			ops->set_pfn(&old_se,
				     vgpu->gtt.scratch_pt[type].page_mfn);
			ppgtt_set_shadow_entry(spt, &old_se, index);
		}
1616 1617
	}

1618 1619
	return 0;
fail:
1620 1621
	gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d.\n",
			spt, we->val64, we->type);
1622 1623 1624
	return ret;
}

1625 1626


1627
static inline bool can_do_out_of_sync(struct intel_vgpu_ppgtt_spt *spt)
1628 1629
{
	return enable_out_of_sync
1630 1631
		&& gtt_type_is_pte_pt(spt->guest_page.type)
		&& spt->guest_page.write_cnt >= 2;
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
}

static void ppgtt_set_post_shadow(struct intel_vgpu_ppgtt_spt *spt,
		unsigned long index)
{
	set_bit(index, spt->post_shadow_bitmap);
	if (!list_empty(&spt->post_shadow_list))
		return;

	list_add_tail(&spt->post_shadow_list,
			&spt->vgpu->gtt.post_shadow_list_head);
}

/**
 * intel_vgpu_flush_post_shadow - flush the post shadow transactions
 * @vgpu: a vGPU
 *
 * This function is called before submitting a guest workload to host,
 * to flush all the post shadows for a vGPU.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_ppgtt_spt *spt;
1659
	struct intel_gvt_gtt_entry ge;
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
	unsigned long index;
	int ret;

	list_for_each_safe(pos, n, &vgpu->gtt.post_shadow_list_head) {
		spt = container_of(pos, struct intel_vgpu_ppgtt_spt,
				post_shadow_list);

		for_each_set_bit(index, spt->post_shadow_bitmap,
				GTT_ENTRY_NUM_IN_ONE_PAGE) {
			ppgtt_get_guest_entry(spt, &ge, index);

1671 1672
			ret = ppgtt_handle_guest_write_page_table(spt,
							&ge, index);
1673 1674 1675 1676 1677 1678 1679 1680 1681
			if (ret)
				return ret;
			clear_bit(index, spt->post_shadow_bitmap);
		}
		list_del_init(&spt->post_shadow_list);
	}
	return 0;
}

1682
static int ppgtt_handle_guest_write_page_table_bytes(
1683
		struct intel_vgpu_ppgtt_spt *spt,
1684 1685 1686 1687 1688
		u64 pa, void *p_data, int bytes)
{
	struct intel_vgpu *vgpu = spt->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1689
	struct intel_gvt_gtt_entry we, se;
1690 1691 1692 1693 1694 1695 1696
	unsigned long index;
	int ret;

	index = (pa & (PAGE_SIZE - 1)) >> info->gtt_entry_size_shift;

	ppgtt_get_guest_entry(spt, &we, index);

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	/*
	 * For page table which has 64K gtt entry, only PTE#0, PTE#16,
	 * PTE#32, ... PTE#496 are used. Unused PTEs update should be
	 * ignored.
	 */
	if (we.type == GTT_TYPE_PPGTT_PTE_64K_ENTRY &&
	    (index % GTT_64K_PTE_STRIDE)) {
		gvt_vdbg_mm("Ignore write to unused PTE entry, index %lu\n",
			    index);
		return 0;
	}
1708 1709

	if (bytes == info->gtt_entry_size) {
1710
		ret = ppgtt_handle_guest_write_page_table(spt, &we, index);
1711 1712 1713 1714
		if (ret)
			return ret;
	} else {
		if (!test_bit(index, spt->post_shadow_bitmap)) {
1715 1716
			int type = spt->shadow_page.type;

1717
			ppgtt_get_shadow_entry(spt, &se, index);
1718
			ret = ppgtt_handle_guest_entry_removal(spt, &se, index);
1719 1720
			if (ret)
				return ret;
1721 1722
			ops->set_pfn(&se, vgpu->gtt.scratch_pt[type].page_mfn);
			ppgtt_set_shadow_entry(spt, &se, index);
1723 1724 1725 1726 1727 1728 1729
		}
		ppgtt_set_post_shadow(spt, index);
	}

	if (!enable_out_of_sync)
		return 0;

1730
	spt->guest_page.write_cnt++;
1731

1732 1733
	if (spt->guest_page.oos_page)
		ops->set_entry(spt->guest_page.oos_page->mem, &we, index,
1734 1735
				false, 0, vgpu);

1736 1737 1738
	if (can_do_out_of_sync(spt)) {
		if (!spt->guest_page.oos_page)
			ppgtt_allocate_oos_page(spt);
1739

1740
		ret = ppgtt_set_guest_page_oos(spt);
1741 1742 1743 1744 1745 1746
		if (ret < 0)
			return ret;
	}
	return 0;
}

1747
static void invalidate_ppgtt_mm(struct intel_vgpu_mm *mm)
1748 1749 1750 1751 1752 1753
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
	struct intel_gvt_gtt_entry se;
1754
	int index;
1755

1756
	if (!mm->ppgtt_mm.shadowed)
1757 1758
		return;

1759 1760 1761
	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.shadow_pdps); index++) {
		ppgtt_get_shadow_root_entry(mm, &se, index);

1762 1763
		if (!ops->test_present(&se))
			continue;
1764

1765
		ppgtt_invalidate_spt_by_shadow_entry(vgpu, &se);
1766
		se.val64 = 0;
1767
		ppgtt_set_shadow_root_entry(mm, &se, index);
1768

1769 1770
		trace_spt_guest_change(vgpu->id, "destroy root pointer",
				       NULL, se.type, se.val64, index);
1771 1772
	}

1773
	mm->ppgtt_mm.shadowed = false;
1774 1775
}

1776 1777

static int shadow_ppgtt_mm(struct intel_vgpu_mm *mm)
1778 1779 1780 1781 1782 1783 1784
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
	struct intel_vgpu_ppgtt_spt *spt;
	struct intel_gvt_gtt_entry ge, se;
1785
	int index, ret;
1786

1787
	if (mm->ppgtt_mm.shadowed)
1788 1789
		return 0;

1790 1791 1792 1793
	mm->ppgtt_mm.shadowed = true;

	for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.guest_pdps); index++) {
		ppgtt_get_guest_root_entry(mm, &ge, index);
1794 1795 1796 1797

		if (!ops->test_present(&ge))
			continue;

1798 1799
		trace_spt_guest_change(vgpu->id, __func__, NULL,
				       ge.type, ge.val64, index);
1800

1801
		spt = ppgtt_populate_spt_by_guest_entry(vgpu, &ge);
1802
		if (IS_ERR(spt)) {
1803
			gvt_vgpu_err("fail to populate guest root pointer\n");
1804 1805 1806 1807
			ret = PTR_ERR(spt);
			goto fail;
		}
		ppgtt_generate_shadow_entry(&se, spt, &ge);
1808
		ppgtt_set_shadow_root_entry(mm, &se, index);
1809

1810 1811
		trace_spt_guest_change(vgpu->id, "populate root pointer",
				       NULL, se.type, se.val64, index);
1812
	}
1813

1814 1815
	return 0;
fail:
1816
	invalidate_ppgtt_mm(mm);
1817 1818 1819
	return ret;
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
static struct intel_vgpu_mm *vgpu_alloc_mm(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_mm *mm;

	mm = kzalloc(sizeof(*mm), GFP_KERNEL);
	if (!mm)
		return NULL;

	mm->vgpu = vgpu;
	kref_init(&mm->ref);
	atomic_set(&mm->pincount, 0);

	return mm;
}

static void vgpu_free_mm(struct intel_vgpu_mm *mm)
{
	kfree(mm);
}

1840
/**
1841
 * intel_vgpu_create_ppgtt_mm - create a ppgtt mm object for a vGPU
1842
 * @vgpu: a vGPU
1843 1844
 * @root_entry_type: ppgtt root entry type
 * @pdps: guest pdps.
1845
 *
1846
 * This function is used to create a ppgtt mm object for a vGPU.
1847 1848 1849 1850
 *
 * Returns:
 * Zero on success, negative error code in pointer if failed.
 */
1851 1852
struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
		intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
1853 1854 1855 1856 1857
{
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_vgpu_mm *mm;
	int ret;

1858 1859 1860
	mm = vgpu_alloc_mm(vgpu);
	if (!mm)
		return ERR_PTR(-ENOMEM);
1861

1862
	mm->type = INTEL_GVT_MM_PPGTT;
1863

1864 1865 1866
	GEM_BUG_ON(root_entry_type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY &&
		   root_entry_type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY);
	mm->ppgtt_mm.root_entry_type = root_entry_type;
1867

1868 1869
	INIT_LIST_HEAD(&mm->ppgtt_mm.list);
	INIT_LIST_HEAD(&mm->ppgtt_mm.lru_list);
1870

1871 1872 1873 1874 1875
	if (root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
		mm->ppgtt_mm.guest_pdps[0] = pdps[0];
	else
		memcpy(mm->ppgtt_mm.guest_pdps, pdps,
		       sizeof(mm->ppgtt_mm.guest_pdps));
1876

1877
	ret = shadow_ppgtt_mm(mm);
1878
	if (ret) {
1879 1880 1881
		gvt_vgpu_err("failed to shadow ppgtt mm\n");
		vgpu_free_mm(mm);
		return ERR_PTR(ret);
1882 1883
	}

1884 1885 1886 1887
	list_add_tail(&mm->ppgtt_mm.list, &vgpu->gtt.ppgtt_mm_list_head);
	list_add_tail(&mm->ppgtt_mm.lru_list, &gvt->gtt.ppgtt_mm_lru_list_head);
	return mm;
}
1888

1889 1890 1891 1892
static struct intel_vgpu_mm *intel_vgpu_create_ggtt_mm(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_mm *mm;
	unsigned long nr_entries;
1893

1894 1895 1896 1897 1898 1899 1900
	mm = vgpu_alloc_mm(vgpu);
	if (!mm)
		return ERR_PTR(-ENOMEM);

	mm->type = INTEL_GVT_MM_GGTT;

	nr_entries = gvt_ggtt_gm_sz(vgpu->gvt) >> I915_GTT_PAGE_SHIFT;
1901 1902 1903
	mm->ggtt_mm.virtual_ggtt =
		vzalloc(array_size(nr_entries,
				   vgpu->gvt->device_info.gtt_entry_size));
1904 1905 1906
	if (!mm->ggtt_mm.virtual_ggtt) {
		vgpu_free_mm(mm);
		return ERR_PTR(-ENOMEM);
1907
	}
1908

1909
	return mm;
1910 1911 1912
}

/**
1913
 * _intel_vgpu_mm_release - destroy a mm object
1914 1915 1916 1917 1918
 * @mm_ref: a kref object
 *
 * This function is used to destroy a mm object for vGPU
 *
 */
1919
void _intel_vgpu_mm_release(struct kref *mm_ref)
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
{
	struct intel_vgpu_mm *mm = container_of(mm_ref, typeof(*mm), ref);

	if (GEM_WARN_ON(atomic_read(&mm->pincount)))
		gvt_err("vgpu mm pin count bug detected\n");

	if (mm->type == INTEL_GVT_MM_PPGTT) {
		list_del(&mm->ppgtt_mm.list);
		list_del(&mm->ppgtt_mm.lru_list);
		invalidate_ppgtt_mm(mm);
	} else {
		vfree(mm->ggtt_mm.virtual_ggtt);
	}

	vgpu_free_mm(mm);
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
}

/**
 * intel_vgpu_unpin_mm - decrease the pin count of a vGPU mm object
 * @mm: a vGPU mm object
 *
 * This function is called when user doesn't want to use a vGPU mm object
 */
void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm)
{
	atomic_dec(&mm->pincount);
}

/**
 * intel_vgpu_pin_mm - increase the pin count of a vGPU mm object
1950
 * @mm: target vgpu mm
1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
 *
 * This function is called when user wants to use a vGPU mm object. If this
 * mm object hasn't been shadowed yet, the shadow will be populated at this
 * time.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm)
{
	int ret;

1963
	atomic_inc(&mm->pincount);
1964

1965 1966
	if (mm->type == INTEL_GVT_MM_PPGTT) {
		ret = shadow_ppgtt_mm(mm);
1967 1968
		if (ret)
			return ret;
1969 1970 1971 1972

		list_move_tail(&mm->ppgtt_mm.lru_list,
			       &mm->vgpu->gvt->gtt.ppgtt_mm_lru_list_head);

1973 1974 1975 1976 1977
	}

	return 0;
}

1978
static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt)
1979 1980 1981 1982
{
	struct intel_vgpu_mm *mm;
	struct list_head *pos, *n;

1983 1984
	list_for_each_safe(pos, n, &gvt->gtt.ppgtt_mm_lru_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.lru_list);
1985 1986 1987 1988

		if (atomic_read(&mm->pincount))
			continue;

1989 1990
		list_del_init(&mm->ppgtt_mm.lru_list);
		invalidate_ppgtt_mm(mm);
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
		return 1;
	}
	return 0;
}

/*
 * GMA translation APIs.
 */
static inline int ppgtt_get_next_level_entry(struct intel_vgpu_mm *mm,
		struct intel_gvt_gtt_entry *e, unsigned long index, bool guest)
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
	struct intel_vgpu_ppgtt_spt *s;

2006
	s = intel_vgpu_find_spt_by_mfn(vgpu, ops->get_pfn(e));
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
	if (!s)
		return -ENXIO;

	if (!guest)
		ppgtt_get_shadow_entry(s, e, index);
	else
		ppgtt_get_guest_entry(s, e, index);
	return 0;
}

/**
 * intel_vgpu_gma_to_gpa - translate a gma to GPA
 * @mm: mm object. could be a PPGTT or GGTT mm object
 * @gma: graphics memory address in this mm object
 *
 * This function is used to translate a graphics memory address in specific
 * graphics memory space to guest physical address.
 *
 * Returns:
 * Guest physical address on success, INTEL_GVT_INVALID_ADDR if failed.
 */
unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm, unsigned long gma)
{
	struct intel_vgpu *vgpu = mm->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_gtt_pte_ops *pte_ops = gvt->gtt.pte_ops;
	struct intel_gvt_gtt_gma_ops *gma_ops = gvt->gtt.gma_ops;
	unsigned long gpa = INTEL_GVT_INVALID_ADDR;
	unsigned long gma_index[4];
	struct intel_gvt_gtt_entry e;
2037
	int i, levels = 0;
2038 2039
	int ret;

2040 2041
	GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT &&
		   mm->type != INTEL_GVT_MM_PPGTT);
2042 2043 2044 2045 2046

	if (mm->type == INTEL_GVT_MM_GGTT) {
		if (!vgpu_gmadr_is_valid(vgpu, gma))
			goto err;

2047 2048 2049
		ggtt_get_guest_entry(mm, &e,
			gma_ops->gma_to_ggtt_pte_index(gma));

Z
Zhi Wang 已提交
2050 2051
		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT)
			+ (gma & ~I915_GTT_PAGE_MASK);
2052 2053

		trace_gma_translate(vgpu->id, "ggtt", 0, 0, gma, gpa);
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	} else {
		switch (mm->ppgtt_mm.root_entry_type) {
		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
			ppgtt_get_shadow_root_entry(mm, &e, 0);

			gma_index[0] = gma_ops->gma_to_pml4_index(gma);
			gma_index[1] = gma_ops->gma_to_l4_pdp_index(gma);
			gma_index[2] = gma_ops->gma_to_pde_index(gma);
			gma_index[3] = gma_ops->gma_to_pte_index(gma);
			levels = 4;
			break;
		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
			ppgtt_get_shadow_root_entry(mm, &e,
					gma_ops->gma_to_l3_pdp_index(gma));

			gma_index[0] = gma_ops->gma_to_pde_index(gma);
			gma_index[1] = gma_ops->gma_to_pte_index(gma);
			levels = 2;
			break;
		default:
			GEM_BUG_ON(1);
		}
2076

2077 2078 2079 2080 2081 2082
		/* walk the shadow page table and get gpa from guest entry */
		for (i = 0; i < levels; i++) {
			ret = ppgtt_get_next_level_entry(mm, &e, gma_index[i],
				(i == levels - 1));
			if (ret)
				goto err;
2083

2084 2085 2086 2087
			if (!pte_ops->test_present(&e)) {
				gvt_dbg_core("GMA 0x%lx is not present\n", gma);
				goto err;
			}
2088
		}
2089

2090 2091 2092 2093 2094
		gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT) +
					(gma & ~I915_GTT_PAGE_MASK);
		trace_gma_translate(vgpu->id, "ppgtt", 0,
				    mm->ppgtt_mm.root_entry_type, gma, gpa);
	}
2095 2096 2097

	return gpa;
err:
2098
	gvt_vgpu_err("invalid mm type: %d gma %lx\n", mm->type, gma);
2099 2100 2101
	return INTEL_GVT_INVALID_ADDR;
}

2102
static int emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
	unsigned int off, void *p_data, unsigned int bytes)
{
	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	unsigned long index = off >> info->gtt_entry_size_shift;
	struct intel_gvt_gtt_entry e;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	ggtt_get_guest_entry(ggtt_mm, &e, index);
	memcpy(p_data, (void *)&e.val64 + (off & (info->gtt_entry_size - 1)),
			bytes);
	return 0;
}

/**
 * intel_vgpu_emulate_gtt_mmio_read - emulate GTT MMIO register read
 * @vgpu: a vGPU
 * @off: register offset
 * @p_data: data will be returned to guest
 * @bytes: data length
 *
 * This function is used to emulate the GTT MMIO register read
 *
 * Returns:
 * Zero on success, error code if failed.
 */
2131
int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
2132 2133 2134 2135 2136 2137 2138 2139 2140
	void *p_data, unsigned int bytes)
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	off -= info->gtt_start_offset;
2141
	ret = emulate_ggtt_mmio_read(vgpu, off, p_data, bytes);
2142 2143 2144
	return ret;
}

2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
static void ggtt_invalidate_pte(struct intel_vgpu *vgpu,
		struct intel_gvt_gtt_entry *entry)
{
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	unsigned long pfn;

	pfn = pte_ops->get_pfn(entry);
	if (pfn != vgpu->gvt->gtt.scratch_mfn)
		intel_gvt_hypervisor_dma_unmap_guest_page(vgpu,
						pfn << PAGE_SHIFT);
}

2157
static int emulate_ggtt_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
2158 2159 2160 2161 2162 2163 2164
	void *p_data, unsigned int bytes)
{
	struct intel_gvt *gvt = vgpu->gvt;
	const struct intel_gvt_device_info *info = &gvt->device_info;
	struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
	struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
	unsigned long g_gtt_index = off >> info->gtt_entry_size_shift;
2165
	unsigned long gma, gfn;
2166
	struct intel_gvt_gtt_entry e, m;
2167 2168
	dma_addr_t dma_addr;
	int ret;
2169 2170
	struct intel_gvt_partial_pte *partial_pte, *pos, *n;
	bool partial_update = false;
2171 2172 2173 2174

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

Z
Zhi Wang 已提交
2175
	gma = g_gtt_index << I915_GTT_PAGE_SHIFT;
2176 2177

	/* the VM may configure the whole GM space when ballooning is used */
2178
	if (!vgpu_gmadr_is_valid(vgpu, gma))
2179 2180
		return 0;

2181
	e.type = GTT_TYPE_GGTT_PTE;
2182 2183 2184
	memcpy((void *)&e.val64 + (off & (info->gtt_entry_size - 1)), p_data,
			bytes);

2185
	/* If ggtt entry size is 8 bytes, and it's split into two 4 bytes
2186 2187
	 * write, save the first 4 bytes in a list and update virtual
	 * PTE. Only update shadow PTE when the second 4 bytes comes.
2188 2189
	 */
	if (bytes < info->gtt_entry_size) {
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
		bool found = false;

		list_for_each_entry_safe(pos, n,
				&ggtt_mm->ggtt_mm.partial_pte_list, list) {
			if (g_gtt_index == pos->offset >>
					info->gtt_entry_size_shift) {
				if (off != pos->offset) {
					/* the second partial part*/
					int last_off = pos->offset &
						(info->gtt_entry_size - 1);

					memcpy((void *)&e.val64 + last_off,
						(void *)&pos->data + last_off,
						bytes);

					list_del(&pos->list);
					kfree(pos);
					found = true;
					break;
				}

				/* update of the first partial part */
				pos->data = e.val64;
				ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);
				return 0;
			}
		}
2217

2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
		if (!found) {
			/* the first partial part */
			partial_pte = kzalloc(sizeof(*partial_pte), GFP_KERNEL);
			if (!partial_pte)
				return -ENOMEM;
			partial_pte->offset = off;
			partial_pte->data = e.val64;
			list_add_tail(&partial_pte->list,
				&ggtt_mm->ggtt_mm.partial_pte_list);
			partial_update = true;
2228 2229 2230
		}
	}

2231
	if (!partial_update && (ops->test_present(&e))) {
2232
		gfn = ops->get_pfn(&e);
2233
		m = e;
2234 2235 2236 2237 2238 2239 2240 2241 2242

		/* one PTE update may be issued in multiple writes and the
		 * first write may not construct a valid gfn
		 */
		if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
			goto out;
		}

2243
		ret = intel_gvt_hypervisor_dma_map_guest_page(vgpu, gfn,
2244
							PAGE_SIZE, &dma_addr);
2245
		if (ret) {
2246
			gvt_vgpu_err("fail to populate guest ggtt entry\n");
2247 2248 2249 2250
			/* guest driver may read/write the entry when partial
			 * update the entry in this situation p2m will fail
			 * settting the shadow entry to point to a scratch page
			 */
2251
			ops->set_pfn(&m, gvt->gtt.scratch_mfn);
2252
		} else
2253
			ops->set_pfn(&m, dma_addr >> PAGE_SHIFT);
2254
	} else {
2255
		ops->set_pfn(&m, gvt->gtt.scratch_mfn);
2256 2257
		ops->clear_present(&m);
	}
2258

2259
out:
2260 2261 2262 2263 2264
	ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);

	ggtt_get_host_entry(ggtt_mm, &e, g_gtt_index);
	ggtt_invalidate_pte(vgpu, &e);

2265
	ggtt_set_host_entry(ggtt_mm, &m, g_gtt_index);
2266
	ggtt_invalidate(gvt->dev_priv);
2267 2268 2269 2270
	return 0;
}

/*
2271
 * intel_vgpu_emulate_ggtt_mmio_write - emulate GTT MMIO register write
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
 * @vgpu: a vGPU
 * @off: register offset
 * @p_data: data from guest write
 * @bytes: data length
 *
 * This function is used to emulate the GTT MMIO register write
 *
 * Returns:
 * Zero on success, error code if failed.
 */
2282 2283
int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
		unsigned int off, void *p_data, unsigned int bytes)
2284 2285 2286 2287 2288 2289 2290 2291
{
	const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
	int ret;

	if (bytes != 4 && bytes != 8)
		return -EINVAL;

	off -= info->gtt_start_offset;
2292
	ret = emulate_ggtt_mmio_write(vgpu, off, p_data, bytes);
2293 2294 2295
	return ret;
}

2296 2297
static int alloc_scratch_pages(struct intel_vgpu *vgpu,
		intel_gvt_gtt_type_t type)
2298 2299
{
	struct intel_vgpu_gtt *gtt = &vgpu->gtt;
2300
	struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
2301
	int page_entry_num = I915_GTT_PAGE_SIZE >>
2302
				vgpu->gvt->device_info.gtt_entry_size_shift;
J
Jike Song 已提交
2303
	void *scratch_pt;
2304
	int i;
2305 2306
	struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2307

2308 2309 2310
	if (WARN_ON(type < GTT_TYPE_PPGTT_PTE_PT || type >= GTT_TYPE_MAX))
		return -EINVAL;

J
Jike Song 已提交
2311
	scratch_pt = (void *)get_zeroed_page(GFP_KERNEL);
2312
	if (!scratch_pt) {
2313
		gvt_vgpu_err("fail to allocate scratch page\n");
2314 2315 2316
		return -ENOMEM;
	}

2317 2318 2319
	daddr = dma_map_page(dev, virt_to_page(scratch_pt), 0,
			4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dev, daddr)) {
2320
		gvt_vgpu_err("fail to dmamap scratch_pt\n");
2321 2322
		__free_page(virt_to_page(scratch_pt));
		return -ENOMEM;
2323
	}
2324
	gtt->scratch_pt[type].page_mfn =
2325
		(unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
J
Jike Song 已提交
2326
	gtt->scratch_pt[type].page = virt_to_page(scratch_pt);
2327
	gvt_dbg_mm("vgpu%d create scratch_pt: type %d mfn=0x%lx\n",
2328
			vgpu->id, type, gtt->scratch_pt[type].page_mfn);
2329 2330 2331 2332 2333 2334

	/* Build the tree by full filled the scratch pt with the entries which
	 * point to the next level scratch pt or scratch page. The
	 * scratch_pt[type] indicate the scratch pt/scratch page used by the
	 * 'type' pt.
	 * e.g. scratch_pt[GTT_TYPE_PPGTT_PDE_PT] is used by
J
Jike Song 已提交
2335
	 * GTT_TYPE_PPGTT_PDE_PT level pt, that means this scratch_pt it self
2336 2337
	 * is GTT_TYPE_PPGTT_PTE_PT, and full filled by scratch page mfn.
	 */
2338
	if (type > GTT_TYPE_PPGTT_PTE_PT) {
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
		struct intel_gvt_gtt_entry se;

		memset(&se, 0, sizeof(struct intel_gvt_gtt_entry));
		se.type = get_entry_type(type - 1);
		ops->set_pfn(&se, gtt->scratch_pt[type - 1].page_mfn);

		/* The entry parameters like present/writeable/cache type
		 * set to the same as i915's scratch page tree.
		 */
		se.val64 |= _PAGE_PRESENT | _PAGE_RW;
		if (type == GTT_TYPE_PPGTT_PDE_PT)
2350
			se.val64 |= PPAT_CACHED;
2351 2352

		for (i = 0; i < page_entry_num; i++)
J
Jike Song 已提交
2353
			ops->set_entry(scratch_pt, &se, i, false, 0, vgpu);
2354 2355 2356 2357
	}

	return 0;
}
2358

2359 2360 2361
static int release_scratch_page_tree(struct intel_vgpu *vgpu)
{
	int i;
2362 2363
	struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2364 2365 2366

	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
		if (vgpu->gtt.scratch_pt[i].page != NULL) {
2367
			daddr = (dma_addr_t)(vgpu->gtt.scratch_pt[i].page_mfn <<
2368
					I915_GTT_PAGE_SHIFT);
2369
			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2370 2371 2372 2373
			__free_page(vgpu->gtt.scratch_pt[i].page);
			vgpu->gtt.scratch_pt[i].page = NULL;
			vgpu->gtt.scratch_pt[i].page_mfn = 0;
		}
2374 2375 2376 2377 2378
	}

	return 0;
}

2379
static int create_scratch_page_tree(struct intel_vgpu *vgpu)
2380
{
2381 2382 2383 2384 2385 2386
	int i, ret;

	for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
		ret = alloc_scratch_pages(vgpu, i);
		if (ret)
			goto err;
2387
	}
2388 2389 2390 2391 2392 2393

	return 0;

err:
	release_scratch_page_tree(vgpu);
	return ret;
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
}

/**
 * intel_vgpu_init_gtt - initialize per-vGPU graphics memory virulization
 * @vgpu: a vGPU
 *
 * This function is used to initialize per-vGPU graphics memory virtualization
 * components.
 *
 * Returns:
 * Zero on success, error code if failed.
 */
int intel_vgpu_init_gtt(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_gtt *gtt = &vgpu->gtt;

2410
	INIT_RADIX_TREE(&gtt->spt_tree, GFP_KERNEL);
2411

2412
	INIT_LIST_HEAD(&gtt->ppgtt_mm_list_head);
2413 2414 2415
	INIT_LIST_HEAD(&gtt->oos_page_list_head);
	INIT_LIST_HEAD(&gtt->post_shadow_list_head);

2416 2417
	gtt->ggtt_mm = intel_vgpu_create_ggtt_mm(vgpu);
	if (IS_ERR(gtt->ggtt_mm)) {
2418
		gvt_vgpu_err("fail to create mm for ggtt.\n");
2419
		return PTR_ERR(gtt->ggtt_mm);
2420 2421
	}

2422
	intel_vgpu_reset_ggtt(vgpu, false);
2423

2424 2425
	INIT_LIST_HEAD(&gtt->ggtt_mm->ggtt_mm.partial_pte_list);

2426
	return create_scratch_page_tree(vgpu);
2427 2428
}

2429
static void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu)
2430 2431 2432 2433
{
	struct list_head *pos, *n;
	struct intel_vgpu_mm *mm;

2434 2435
	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2436
		intel_vgpu_destroy_mm(mm);
2437
	}
2438 2439

	if (GEM_WARN_ON(!list_empty(&vgpu->gtt.ppgtt_mm_list_head)))
2440
		gvt_err("vgpu ppgtt mm is not fully destroyed\n");
2441

2442
	if (GEM_WARN_ON(!radix_tree_empty(&vgpu->gtt.spt_tree))) {
2443
		gvt_err("Why we still has spt not freed?\n");
2444
		ppgtt_free_all_spt(vgpu);
2445 2446 2447 2448 2449
	}
}

static void intel_vgpu_destroy_ggtt_mm(struct intel_vgpu *vgpu)
{
2450
	struct intel_gvt_partial_pte *pos, *next;
2451

2452 2453 2454
	list_for_each_entry_safe(pos, next,
				 &vgpu->gtt.ggtt_mm->ggtt_mm.partial_pte_list,
				 list) {
2455 2456 2457 2458
		gvt_dbg_mm("partial PTE update on hold 0x%lx : 0x%llx\n",
			pos->offset, pos->data);
		kfree(pos);
	}
2459
	intel_vgpu_destroy_mm(vgpu->gtt.ggtt_mm);
2460
	vgpu->gtt.ggtt_mm = NULL;
2461 2462
}

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
/**
 * intel_vgpu_clean_gtt - clean up per-vGPU graphics memory virulization
 * @vgpu: a vGPU
 *
 * This function is used to clean up per-vGPU graphics memory virtualization
 * components.
 *
 * Returns:
 * Zero on success, error code if failed.
 */
void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu)
{
2475 2476
	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
	intel_vgpu_destroy_ggtt_mm(vgpu);
2477
	release_scratch_page_tree(vgpu);
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
}

static void clean_spt_oos(struct intel_gvt *gvt)
{
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct list_head *pos, *n;
	struct intel_vgpu_oos_page *oos_page;

	WARN(!list_empty(&gtt->oos_page_use_list_head),
		"someone is still using oos page\n");

	list_for_each_safe(pos, n, &gtt->oos_page_free_list_head) {
		oos_page = container_of(pos, struct intel_vgpu_oos_page, list);
		list_del(&oos_page->list);
		kfree(oos_page);
	}
}

static int setup_spt_oos(struct intel_gvt *gvt)
{
	struct intel_gvt_gtt *gtt = &gvt->gtt;
	struct intel_vgpu_oos_page *oos_page;
	int i;
	int ret;

	INIT_LIST_HEAD(&gtt->oos_page_free_list_head);
	INIT_LIST_HEAD(&gtt->oos_page_use_list_head);

	for (i = 0; i < preallocated_oos_pages; i++) {
		oos_page = kzalloc(sizeof(*oos_page), GFP_KERNEL);
		if (!oos_page) {
			ret = -ENOMEM;
			goto fail;
		}

		INIT_LIST_HEAD(&oos_page->list);
		INIT_LIST_HEAD(&oos_page->vm_list);
		oos_page->id = i;
		list_add_tail(&oos_page->list, &gtt->oos_page_free_list_head);
	}

	gvt_dbg_mm("%d oos pages preallocated\n", i);

	return 0;
fail:
	clean_spt_oos(gvt);
	return ret;
}

/**
 * intel_vgpu_find_ppgtt_mm - find a PPGTT mm object
 * @vgpu: a vGPU
2530
 * @pdps: pdp root array
2531 2532 2533 2534 2535 2536 2537
 *
 * This function is used to find a PPGTT mm object from mm object pool
 *
 * Returns:
 * pointer to mm object on success, NULL if failed.
 */
struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
2538
		u64 pdps[])
2539 2540
{
	struct intel_vgpu_mm *mm;
2541
	struct list_head *pos;
2542

2543 2544
	list_for_each(pos, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
2545

2546 2547 2548
		switch (mm->ppgtt_mm.root_entry_type) {
		case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
			if (pdps[0] == mm->ppgtt_mm.guest_pdps[0])
2549
				return mm;
2550 2551 2552 2553
			break;
		case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
			if (!memcmp(pdps, mm->ppgtt_mm.guest_pdps,
				    sizeof(mm->ppgtt_mm.guest_pdps)))
2554
				return mm;
2555 2556 2557
			break;
		default:
			GEM_BUG_ON(1);
2558 2559 2560 2561 2562 2563
		}
	}
	return NULL;
}

/**
2564
 * intel_vgpu_get_ppgtt_mm - get or create a PPGTT mm object.
2565
 * @vgpu: a vGPU
2566 2567
 * @root_entry_type: ppgtt root entry type
 * @pdps: guest pdps
2568
 *
2569
 * This function is used to find or create a PPGTT mm object from a guest.
2570 2571 2572 2573
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
2574
struct intel_vgpu_mm *intel_vgpu_get_ppgtt_mm(struct intel_vgpu *vgpu,
2575
		intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
2576 2577 2578
{
	struct intel_vgpu_mm *mm;

2579
	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2580
	if (mm) {
2581
		intel_vgpu_mm_get(mm);
2582
	} else {
2583
		mm = intel_vgpu_create_ppgtt_mm(vgpu, root_entry_type, pdps);
2584
		if (IS_ERR(mm))
2585
			gvt_vgpu_err("fail to create mm\n");
2586
	}
2587
	return mm;
2588 2589 2590
}

/**
2591
 * intel_vgpu_put_ppgtt_mm - find and put a PPGTT mm object.
2592
 * @vgpu: a vGPU
2593
 * @pdps: guest pdps
2594
 *
2595
 * This function is used to find a PPGTT mm object from a guest and destroy it.
2596 2597 2598 2599
 *
 * Returns:
 * Zero on success, negative error code if failed.
 */
2600
int intel_vgpu_put_ppgtt_mm(struct intel_vgpu *vgpu, u64 pdps[])
2601 2602 2603
{
	struct intel_vgpu_mm *mm;

2604
	mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
2605
	if (!mm) {
2606
		gvt_vgpu_err("fail to find ppgtt instance.\n");
2607 2608
		return -EINVAL;
	}
2609
	intel_vgpu_mm_put(mm);
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	return 0;
}

/**
 * intel_gvt_init_gtt - initialize mm components of a GVT device
 * @gvt: GVT device
 *
 * This function is called at the initialization stage, to initialize
 * the mm components of a GVT device.
 *
 * Returns:
 * zero on success, negative error code if failed.
 */
int intel_gvt_init_gtt(struct intel_gvt *gvt)
{
	int ret;
J
Jike Song 已提交
2626
	void *page;
2627 2628
	struct device *dev = &gvt->dev_priv->drm.pdev->dev;
	dma_addr_t daddr;
2629 2630 2631

	gvt_dbg_core("init gtt\n");

2632 2633
	gvt->gtt.pte_ops = &gen8_gtt_pte_ops;
	gvt->gtt.gma_ops = &gen8_gtt_gma_ops;
2634

J
Jike Song 已提交
2635 2636
	page = (void *)get_zeroed_page(GFP_KERNEL);
	if (!page) {
2637 2638 2639 2640
		gvt_err("fail to allocate scratch ggtt page\n");
		return -ENOMEM;
	}

2641 2642 2643 2644 2645 2646
	daddr = dma_map_page(dev, virt_to_page(page), 0,
			4096, PCI_DMA_BIDIRECTIONAL);
	if (dma_mapping_error(dev, daddr)) {
		gvt_err("fail to dmamap scratch ggtt page\n");
		__free_page(virt_to_page(page));
		return -ENOMEM;
2647
	}
2648 2649 2650

	gvt->gtt.scratch_page = virt_to_page(page);
	gvt->gtt.scratch_mfn = (unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
2651

2652 2653 2654 2655
	if (enable_out_of_sync) {
		ret = setup_spt_oos(gvt);
		if (ret) {
			gvt_err("fail to initialize SPT oos\n");
2656
			dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2657
			__free_page(gvt->gtt.scratch_page);
2658 2659 2660
			return ret;
		}
	}
2661
	INIT_LIST_HEAD(&gvt->gtt.ppgtt_mm_lru_list_head);
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
	return 0;
}

/**
 * intel_gvt_clean_gtt - clean up mm components of a GVT device
 * @gvt: GVT device
 *
 * This function is called at the driver unloading stage, to clean up the
 * the mm components of a GVT device.
 *
 */
void intel_gvt_clean_gtt(struct intel_gvt *gvt)
{
2675
	struct device *dev = &gvt->dev_priv->drm.pdev->dev;
2676
	dma_addr_t daddr = (dma_addr_t)(gvt->gtt.scratch_mfn <<
Z
Zhi Wang 已提交
2677
					I915_GTT_PAGE_SHIFT);
2678 2679 2680

	dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);

2681
	__free_page(gvt->gtt.scratch_page);
2682

2683 2684 2685
	if (enable_out_of_sync)
		clean_spt_oos(gvt);
}
2686

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
/**
 * intel_vgpu_invalidate_ppgtt - invalidate PPGTT instances
 * @vgpu: a vGPU
 *
 * This function is called when invalidate all PPGTT instances of a vGPU.
 *
 */
void intel_vgpu_invalidate_ppgtt(struct intel_vgpu *vgpu)
{
	struct list_head *pos, *n;
	struct intel_vgpu_mm *mm;

	list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
		mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
		if (mm->type == INTEL_GVT_MM_PPGTT) {
			list_del_init(&mm->ppgtt_mm.lru_list);
			if (mm->ppgtt_mm.shadowed)
				invalidate_ppgtt_mm(mm);
		}
	}
}

2709 2710 2711
/**
 * intel_vgpu_reset_ggtt - reset the GGTT entry
 * @vgpu: a vGPU
2712
 * @invalidate_old: invalidate old entries
2713 2714 2715 2716 2717
 *
 * This function is called at the vGPU create stage
 * to reset all the GGTT entries.
 *
 */
2718
void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu, bool invalidate_old)
2719 2720
{
	struct intel_gvt *gvt = vgpu->gvt;
2721
	struct drm_i915_private *dev_priv = gvt->dev_priv;
2722 2723
	struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
	struct intel_gvt_gtt_entry entry = {.type = GTT_TYPE_GGTT_PTE};
2724
	struct intel_gvt_gtt_entry old_entry;
2725 2726 2727
	u32 index;
	u32 num_entries;

2728 2729
	pte_ops->set_pfn(&entry, gvt->gtt.scratch_mfn);
	pte_ops->set_present(&entry);
2730 2731 2732

	index = vgpu_aperture_gmadr_base(vgpu) >> PAGE_SHIFT;
	num_entries = vgpu_aperture_sz(vgpu) >> PAGE_SHIFT;
2733 2734 2735 2736 2737
	while (num_entries--) {
		if (invalidate_old) {
			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
			ggtt_invalidate_pte(vgpu, &old_entry);
		}
2738
		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2739
	}
2740 2741 2742

	index = vgpu_hidden_gmadr_base(vgpu) >> PAGE_SHIFT;
	num_entries = vgpu_hidden_sz(vgpu) >> PAGE_SHIFT;
2743 2744 2745 2746 2747
	while (num_entries--) {
		if (invalidate_old) {
			ggtt_get_host_entry(vgpu->gtt.ggtt_mm, &old_entry, index);
			ggtt_invalidate_pte(vgpu, &old_entry);
		}
2748
		ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
2749
	}
2750

2751
	ggtt_invalidate(dev_priv);
2752
}
2753 2754 2755 2756 2757 2758 2759 2760 2761

/**
 * intel_vgpu_reset_gtt - reset the all GTT related status
 * @vgpu: a vGPU
 *
 * This function is called from vfio core to reset reset all
 * GTT related status, including GGTT, PPGTT, scratch page.
 *
 */
2762
void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu)
2763
{
2764 2765 2766 2767
	/* Shadow pages are only created when there is no page
	 * table tracking data, so remove page tracking data after
	 * removing the shadow pages.
	 */
2768
	intel_vgpu_destroy_all_ppgtt_mm(vgpu);
2769
	intel_vgpu_reset_ggtt(vgpu, true);
2770
}