c-r4k.c 45.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
L
Linus Torvalds 已提交
7 8 9
 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
 */
10
#include <linux/cpu_pm.h>
11
#include <linux/hardirq.h>
L
Linus Torvalds 已提交
12
#include <linux/init.h>
R
Ralf Baechle 已提交
13
#include <linux/highmem.h>
L
Linus Torvalds 已提交
14
#include <linux/kernel.h>
15
#include <linux/linkage.h>
16
#include <linux/preempt.h>
L
Linus Torvalds 已提交
17
#include <linux/sched.h>
18
#include <linux/smp.h>
L
Linus Torvalds 已提交
19
#include <linux/mm.h>
20
#include <linux/module.h>
L
Linus Torvalds 已提交
21 22 23 24
#include <linux/bitops.h>

#include <asm/bcache.h>
#include <asm/bootinfo.h>
R
Ralf Baechle 已提交
25
#include <asm/cache.h>
L
Linus Torvalds 已提交
26 27 28
#include <asm/cacheops.h>
#include <asm/cpu.h>
#include <asm/cpu-features.h>
29
#include <asm/cpu-type.h>
L
Linus Torvalds 已提交
30 31 32 33
#include <asm/io.h>
#include <asm/page.h>
#include <asm/pgtable.h>
#include <asm/r4kcache.h>
34
#include <asm/sections.h>
L
Linus Torvalds 已提交
35 36
#include <asm/mmu_context.h>
#include <asm/war.h>
37
#include <asm/cacheflush.h> /* for run_uncached() */
38
#include <asm/traps.h>
39
#include <asm/dma-coherence.h>
40 41 42 43 44 45 46 47

/*
 * Special Variant of smp_call_function for use by cache functions:
 *
 *  o No return value
 *  o collapses to normal function call on UP kernels
 *  o collapses to normal function call on systems with a single shared
 *    primary cache.
48
 *  o doesn't disable interrupts on the local CPU
49
 */
50
static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
51 52 53
{
	preempt_disable();

R
Ralf Baechle 已提交
54
#ifndef CONFIG_MIPS_MT_SMP
55
	smp_call_function(func, info, 1);
56 57 58 59 60
#endif
	func(info);
	preempt_enable();
}

61
#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
62 63 64 65 66
#define cpu_has_safe_index_cacheops 0
#else
#define cpu_has_safe_index_cacheops 1
#endif

R
Ralf Baechle 已提交
67 68 69 70 71 72
/*
 * Must die.
 */
static unsigned long icache_size __read_mostly;
static unsigned long dcache_size __read_mostly;
static unsigned long scache_size __read_mostly;
L
Linus Torvalds 已提交
73 74 75 76

/*
 * Dummy cache handling routines for machines without boardcaches
 */
77
static void cache_noop(void) {}
L
Linus Torvalds 已提交
78 79

static struct bcache_ops no_sc_ops = {
80 81 82 83
	.bc_enable = (void *)cache_noop,
	.bc_disable = (void *)cache_noop,
	.bc_wback_inv = (void *)cache_noop,
	.bc_inv = (void *)cache_noop
L
Linus Torvalds 已提交
84 85 86 87
};

struct bcache_ops *bcops = &no_sc_ops;

88 89
#define cpu_is_r4600_v1_x()	((read_c0_prid() & 0xfffffff0) == 0x00002010)
#define cpu_is_r4600_v2_x()	((read_c0_prid() & 0xfffffff0) == 0x00002020)
L
Linus Torvalds 已提交
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106

#define R4600_HIT_CACHEOP_WAR_IMPL					\
do {									\
	if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x())		\
		*(volatile unsigned long *)CKSEG1;			\
	if (R4600_V1_HIT_CACHEOP_WAR)					\
		__asm__ __volatile__("nop;nop;nop;nop");		\
} while (0)

static void (*r4k_blast_dcache_page)(unsigned long addr);

static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
{
	R4600_HIT_CACHEOP_WAR_IMPL;
	blast_dcache32_page(addr);
}

107 108 109 110 111
static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
{
	blast_dcache64_page(addr);
}

112 113 114 115 116
static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
{
	blast_dcache128_page(addr);
}

117
static void r4k_blast_dcache_page_setup(void)
L
Linus Torvalds 已提交
118 119 120
{
	unsigned long  dc_lsize = cpu_dcache_line_size();

121 122
	switch (dc_lsize) {
	case 0:
123
		r4k_blast_dcache_page = (void *)cache_noop;
124 125
		break;
	case 16:
L
Linus Torvalds 已提交
126
		r4k_blast_dcache_page = blast_dcache16_page;
127 128
		break;
	case 32:
L
Linus Torvalds 已提交
129
		r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
130 131
		break;
	case 64:
132
		r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
133 134 135 136 137 138 139
		break;
	case 128:
		r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
		break;
	default:
		break;
	}
L
Linus Torvalds 已提交
140 141
}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
#ifndef CONFIG_EVA
#define r4k_blast_dcache_user_page  r4k_blast_dcache_page
#else

static void (*r4k_blast_dcache_user_page)(unsigned long addr);

static void r4k_blast_dcache_user_page_setup(void)
{
	unsigned long  dc_lsize = cpu_dcache_line_size();

	if (dc_lsize == 0)
		r4k_blast_dcache_user_page = (void *)cache_noop;
	else if (dc_lsize == 16)
		r4k_blast_dcache_user_page = blast_dcache16_user_page;
	else if (dc_lsize == 32)
		r4k_blast_dcache_user_page = blast_dcache32_user_page;
	else if (dc_lsize == 64)
		r4k_blast_dcache_user_page = blast_dcache64_user_page;
}

#endif

L
Linus Torvalds 已提交
164 165
static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);

166
static void r4k_blast_dcache_page_indexed_setup(void)
L
Linus Torvalds 已提交
167 168 169
{
	unsigned long dc_lsize = cpu_dcache_line_size();

170 171 172
	if (dc_lsize == 0)
		r4k_blast_dcache_page_indexed = (void *)cache_noop;
	else if (dc_lsize == 16)
L
Linus Torvalds 已提交
173 174 175
		r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
	else if (dc_lsize == 32)
		r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
176 177
	else if (dc_lsize == 64)
		r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
178 179
	else if (dc_lsize == 128)
		r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
L
Linus Torvalds 已提交
180 181
}

182 183
void (* r4k_blast_dcache)(void);
EXPORT_SYMBOL(r4k_blast_dcache);
L
Linus Torvalds 已提交
184

185
static void r4k_blast_dcache_setup(void)
L
Linus Torvalds 已提交
186 187 188
{
	unsigned long dc_lsize = cpu_dcache_line_size();

189 190 191
	if (dc_lsize == 0)
		r4k_blast_dcache = (void *)cache_noop;
	else if (dc_lsize == 16)
L
Linus Torvalds 已提交
192 193 194
		r4k_blast_dcache = blast_dcache16;
	else if (dc_lsize == 32)
		r4k_blast_dcache = blast_dcache32;
195 196
	else if (dc_lsize == 64)
		r4k_blast_dcache = blast_dcache64;
197 198
	else if (dc_lsize == 128)
		r4k_blast_dcache = blast_dcache128;
L
Linus Torvalds 已提交
199 200 201 202 203 204 205 206 207 208
}

/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
#define JUMP_TO_ALIGN(order) \
	__asm__ __volatile__( \
		"b\t1f\n\t" \
		".align\t" #order "\n\t" \
		"1:\n\t" \
		)
#define CACHE32_UNROLL32_ALIGN	JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
R
Ralf Baechle 已提交
209
#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
L
Linus Torvalds 已提交
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225

static inline void blast_r4600_v1_icache32(void)
{
	unsigned long flags;

	local_irq_save(flags);
	blast_icache32();
	local_irq_restore(flags);
}

static inline void tx49_blast_icache32(void)
{
	unsigned long start = INDEX_BASE;
	unsigned long end = start + current_cpu_data.icache.waysize;
	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
	unsigned long ws_end = current_cpu_data.icache.ways <<
R
Ralf Baechle 已提交
226
			       current_cpu_data.icache.waybit;
L
Linus Torvalds 已提交
227 228 229 230
	unsigned long ws, addr;

	CACHE32_UNROLL32_ALIGN2;
	/* I'm in even chunk.  blast odd chunks */
231 232
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
233
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
234 235
	CACHE32_UNROLL32_ALIGN;
	/* I'm in odd chunk.  blast even chunks */
236 237
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start; addr < end; addr += 0x400 * 2)
238
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
239 240 241 242 243 244 245 246 247 248 249 250 251
}

static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
{
	unsigned long flags;

	local_irq_save(flags);
	blast_icache32_page_indexed(page);
	local_irq_restore(flags);
}

static inline void tx49_blast_icache32_page_indexed(unsigned long page)
{
252 253
	unsigned long indexmask = current_cpu_data.icache.waysize - 1;
	unsigned long start = INDEX_BASE + (page & indexmask);
L
Linus Torvalds 已提交
254 255 256
	unsigned long end = start + PAGE_SIZE;
	unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
	unsigned long ws_end = current_cpu_data.icache.ways <<
R
Ralf Baechle 已提交
257
			       current_cpu_data.icache.waybit;
L
Linus Torvalds 已提交
258 259 260 261
	unsigned long ws, addr;

	CACHE32_UNROLL32_ALIGN2;
	/* I'm in even chunk.  blast odd chunks */
262 263
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
264
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
265 266
	CACHE32_UNROLL32_ALIGN;
	/* I'm in odd chunk.  blast even chunks */
267 268
	for (ws = 0; ws < ws_end; ws += ws_inc)
		for (addr = start; addr < end; addr += 0x400 * 2)
269
			cache32_unroll32(addr|ws, Index_Invalidate_I);
L
Linus Torvalds 已提交
270 271 272 273
}

static void (* r4k_blast_icache_page)(unsigned long addr);

274
static void r4k_blast_icache_page_setup(void)
L
Linus Torvalds 已提交
275 276 277
{
	unsigned long ic_lsize = cpu_icache_line_size();

278 279 280
	if (ic_lsize == 0)
		r4k_blast_icache_page = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
281
		r4k_blast_icache_page = blast_icache16_page;
282 283
	else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
		r4k_blast_icache_page = loongson2_blast_icache32_page;
L
Linus Torvalds 已提交
284 285 286 287
	else if (ic_lsize == 32)
		r4k_blast_icache_page = blast_icache32_page;
	else if (ic_lsize == 64)
		r4k_blast_icache_page = blast_icache64_page;
288 289
	else if (ic_lsize == 128)
		r4k_blast_icache_page = blast_icache128_page;
L
Linus Torvalds 已提交
290 291
}

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
#ifndef CONFIG_EVA
#define r4k_blast_icache_user_page  r4k_blast_icache_page
#else

static void (*r4k_blast_icache_user_page)(unsigned long addr);

static void __cpuinit r4k_blast_icache_user_page_setup(void)
{
	unsigned long ic_lsize = cpu_icache_line_size();

	if (ic_lsize == 0)
		r4k_blast_icache_user_page = (void *)cache_noop;
	else if (ic_lsize == 16)
		r4k_blast_icache_user_page = blast_icache16_user_page;
	else if (ic_lsize == 32)
		r4k_blast_icache_user_page = blast_icache32_user_page;
	else if (ic_lsize == 64)
		r4k_blast_icache_user_page = blast_icache64_user_page;
}

#endif
L
Linus Torvalds 已提交
313 314 315

static void (* r4k_blast_icache_page_indexed)(unsigned long addr);

316
static void r4k_blast_icache_page_indexed_setup(void)
L
Linus Torvalds 已提交
317 318 319
{
	unsigned long ic_lsize = cpu_icache_line_size();

320 321 322
	if (ic_lsize == 0)
		r4k_blast_icache_page_indexed = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
323 324
		r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
	else if (ic_lsize == 32) {
T
Thiemo Seufer 已提交
325
		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
L
Linus Torvalds 已提交
326 327
			r4k_blast_icache_page_indexed =
				blast_icache32_r4600_v1_page_indexed;
T
Thiemo Seufer 已提交
328 329 330
		else if (TX49XX_ICACHE_INDEX_INV_WAR)
			r4k_blast_icache_page_indexed =
				tx49_blast_icache32_page_indexed;
331 332 333
		else if (current_cpu_type() == CPU_LOONGSON2)
			r4k_blast_icache_page_indexed =
				loongson2_blast_icache32_page_indexed;
L
Linus Torvalds 已提交
334 335 336 337 338 339 340
		else
			r4k_blast_icache_page_indexed =
				blast_icache32_page_indexed;
	} else if (ic_lsize == 64)
		r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
}

341 342
void (* r4k_blast_icache)(void);
EXPORT_SYMBOL(r4k_blast_icache);
L
Linus Torvalds 已提交
343

344
static void r4k_blast_icache_setup(void)
L
Linus Torvalds 已提交
345 346 347
{
	unsigned long ic_lsize = cpu_icache_line_size();

348 349 350
	if (ic_lsize == 0)
		r4k_blast_icache = (void *)cache_noop;
	else if (ic_lsize == 16)
L
Linus Torvalds 已提交
351 352 353 354 355 356
		r4k_blast_icache = blast_icache16;
	else if (ic_lsize == 32) {
		if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
			r4k_blast_icache = blast_r4600_v1_icache32;
		else if (TX49XX_ICACHE_INDEX_INV_WAR)
			r4k_blast_icache = tx49_blast_icache32;
357 358
		else if (current_cpu_type() == CPU_LOONGSON2)
			r4k_blast_icache = loongson2_blast_icache32;
L
Linus Torvalds 已提交
359 360 361 362
		else
			r4k_blast_icache = blast_icache32;
	} else if (ic_lsize == 64)
		r4k_blast_icache = blast_icache64;
363 364
	else if (ic_lsize == 128)
		r4k_blast_icache = blast_icache128;
L
Linus Torvalds 已提交
365 366 367 368
}

static void (* r4k_blast_scache_page)(unsigned long addr);

369
static void r4k_blast_scache_page_setup(void)
L
Linus Torvalds 已提交
370 371 372
{
	unsigned long sc_lsize = cpu_scache_line_size();

373
	if (scache_size == 0)
374
		r4k_blast_scache_page = (void *)cache_noop;
375
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
376 377 378 379 380 381 382 383 384 385 386
		r4k_blast_scache_page = blast_scache16_page;
	else if (sc_lsize == 32)
		r4k_blast_scache_page = blast_scache32_page;
	else if (sc_lsize == 64)
		r4k_blast_scache_page = blast_scache64_page;
	else if (sc_lsize == 128)
		r4k_blast_scache_page = blast_scache128_page;
}

static void (* r4k_blast_scache_page_indexed)(unsigned long addr);

387
static void r4k_blast_scache_page_indexed_setup(void)
L
Linus Torvalds 已提交
388 389 390
{
	unsigned long sc_lsize = cpu_scache_line_size();

391
	if (scache_size == 0)
392
		r4k_blast_scache_page_indexed = (void *)cache_noop;
393
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
394 395 396 397 398 399 400 401 402 403 404
		r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
	else if (sc_lsize == 32)
		r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
	else if (sc_lsize == 64)
		r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
	else if (sc_lsize == 128)
		r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
}

static void (* r4k_blast_scache)(void);

405
static void r4k_blast_scache_setup(void)
L
Linus Torvalds 已提交
406 407 408
{
	unsigned long sc_lsize = cpu_scache_line_size();

409
	if (scache_size == 0)
410
		r4k_blast_scache = (void *)cache_noop;
411
	else if (sc_lsize == 16)
L
Linus Torvalds 已提交
412 413 414 415 416 417 418 419 420 421 422
		r4k_blast_scache = blast_scache16;
	else if (sc_lsize == 32)
		r4k_blast_scache = blast_scache32;
	else if (sc_lsize == 64)
		r4k_blast_scache = blast_scache64;
	else if (sc_lsize == 128)
		r4k_blast_scache = blast_scache128;
}

static inline void local_r4k___flush_cache_all(void * args)
{
423
	switch (current_cpu_type()) {
424
	case CPU_LOONGSON2:
425
	case CPU_LOONGSON3:
L
Linus Torvalds 已提交
426 427 428 429 430 431
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400SC:
	case CPU_R4400MC:
	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
432
	case CPU_R14000:
433 434 435 436 437
		/*
		 * These caches are inclusive caches, that is, if something
		 * is not cached in the S-cache, we know it also won't be
		 * in one of the primary caches.
		 */
L
Linus Torvalds 已提交
438
		r4k_blast_scache();
439 440 441 442 443 444
		break;

	default:
		r4k_blast_dcache();
		r4k_blast_icache();
		break;
L
Linus Torvalds 已提交
445 446 447 448 449
	}
}

static void r4k___flush_cache_all(void)
{
450
	r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
L
Linus Torvalds 已提交
451 452
}

453 454
static inline int has_valid_asid(const struct mm_struct *mm)
{
R
Ralf Baechle 已提交
455
#ifdef CONFIG_MIPS_MT_SMP
456 457 458 459 460 461 462 463 464 465 466 467
	int i;

	for_each_online_cpu(i)
		if (cpu_context(i, mm))
			return 1;

	return 0;
#else
	return cpu_context(smp_processor_id(), mm);
#endif
}

468 469 470 471 472 473 474 475 476 477
static void r4k__flush_cache_vmap(void)
{
	r4k_blast_dcache();
}

static void r4k__flush_cache_vunmap(void)
{
	r4k_blast_dcache();
}

L
Linus Torvalds 已提交
478 479 480
static inline void local_r4k_flush_cache_range(void * args)
{
	struct vm_area_struct *vma = args;
481
	int exec = vma->vm_flags & VM_EXEC;
L
Linus Torvalds 已提交
482

483
	if (!(has_valid_asid(vma->vm_mm)))
L
Linus Torvalds 已提交
484 485
		return;

486
	r4k_blast_dcache();
487 488
	if (exec)
		r4k_blast_icache();
L
Linus Torvalds 已提交
489 490 491 492 493
}

static void r4k_flush_cache_range(struct vm_area_struct *vma,
	unsigned long start, unsigned long end)
{
494
	int exec = vma->vm_flags & VM_EXEC;
495

496
	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
497
		r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
L
Linus Torvalds 已提交
498 499 500 501 502 503
}

static inline void local_r4k_flush_cache_mm(void * args)
{
	struct mm_struct *mm = args;

504
	if (!has_valid_asid(mm))
L
Linus Torvalds 已提交
505 506 507 508 509
		return;

	/*
	 * Kludge alert.  For obscure reasons R4000SC and R4400SC go nuts if we
	 * only flush the primary caches but R10000 and R12000 behave sane ...
510 511
	 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
	 * caches, so we can bail out early.
L
Linus Torvalds 已提交
512
	 */
513 514 515 516
	if (current_cpu_type() == CPU_R4000SC ||
	    current_cpu_type() == CPU_R4000MC ||
	    current_cpu_type() == CPU_R4400SC ||
	    current_cpu_type() == CPU_R4400MC) {
L
Linus Torvalds 已提交
517
		r4k_blast_scache();
518 519 520 521
		return;
	}

	r4k_blast_dcache();
L
Linus Torvalds 已提交
522 523 524 525 526 527 528
}

static void r4k_flush_cache_mm(struct mm_struct *mm)
{
	if (!cpu_has_dc_aliases)
		return;

529
	r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
L
Linus Torvalds 已提交
530 531 532 533
}

struct flush_cache_page_args {
	struct vm_area_struct *vma;
534
	unsigned long addr;
535
	unsigned long pfn;
L
Linus Torvalds 已提交
536 537 538 539 540 541
};

static inline void local_r4k_flush_cache_page(void *args)
{
	struct flush_cache_page_args *fcp_args = args;
	struct vm_area_struct *vma = fcp_args->vma;
542
	unsigned long addr = fcp_args->addr;
R
Ralf Baechle 已提交
543
	struct page *page = pfn_to_page(fcp_args->pfn);
L
Linus Torvalds 已提交
544 545
	int exec = vma->vm_flags & VM_EXEC;
	struct mm_struct *mm = vma->vm_mm;
546
	int map_coherent = 0;
L
Linus Torvalds 已提交
547
	pgd_t *pgdp;
548
	pud_t *pudp;
L
Linus Torvalds 已提交
549 550
	pmd_t *pmdp;
	pte_t *ptep;
R
Ralf Baechle 已提交
551
	void *vaddr;
L
Linus Torvalds 已提交
552

553 554 555 556
	/*
	 * If ownes no valid ASID yet, cannot possibly have gotten
	 * this page into the cache.
	 */
557
	if (!has_valid_asid(mm))
558 559
		return;

560 561 562 563 564
	addr &= PAGE_MASK;
	pgdp = pgd_offset(mm, addr);
	pudp = pud_offset(pgdp, addr);
	pmdp = pmd_offset(pudp, addr);
	ptep = pte_offset(pmdp, addr);
L
Linus Torvalds 已提交
565 566 567 568 569

	/*
	 * If the page isn't marked valid, the page cannot possibly be
	 * in the cache.
	 */
570
	if (!(pte_present(*ptep)))
L
Linus Torvalds 已提交
571 572
		return;

R
Ralf Baechle 已提交
573 574 575 576 577 578 579
	if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
		vaddr = NULL;
	else {
		/*
		 * Use kmap_coherent or kmap_atomic to do flushes for
		 * another ASID than the current one.
		 */
580 581 582
		map_coherent = (cpu_has_dc_aliases &&
				page_mapped(page) && !Page_dcache_dirty(page));
		if (map_coherent)
R
Ralf Baechle 已提交
583 584
			vaddr = kmap_coherent(page, addr);
		else
585
			vaddr = kmap_atomic(page);
R
Ralf Baechle 已提交
586
		addr = (unsigned long)vaddr;
L
Linus Torvalds 已提交
587 588 589
	}

	if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
590 591
		vaddr ? r4k_blast_dcache_page(addr) :
			r4k_blast_dcache_user_page(addr);
592 593
		if (exec && !cpu_icache_snoops_remote_store)
			r4k_blast_scache_page(addr);
L
Linus Torvalds 已提交
594 595
	}
	if (exec) {
R
Ralf Baechle 已提交
596
		if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
L
Linus Torvalds 已提交
597 598
			int cpu = smp_processor_id();

T
Thiemo Seufer 已提交
599 600
			if (cpu_context(cpu, mm) != 0)
				drop_mmu_context(mm, cpu);
L
Linus Torvalds 已提交
601
		} else
602 603
			vaddr ? r4k_blast_icache_page(addr) :
				r4k_blast_icache_user_page(addr);
R
Ralf Baechle 已提交
604 605 606
	}

	if (vaddr) {
607
		if (map_coherent)
R
Ralf Baechle 已提交
608 609
			kunmap_coherent();
		else
610
			kunmap_atomic(vaddr);
L
Linus Torvalds 已提交
611 612 613
	}
}

614 615
static void r4k_flush_cache_page(struct vm_area_struct *vma,
	unsigned long addr, unsigned long pfn)
L
Linus Torvalds 已提交
616 617 618 619
{
	struct flush_cache_page_args args;

	args.vma = vma;
620
	args.addr = addr;
621
	args.pfn = pfn;
L
Linus Torvalds 已提交
622

623
	r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
L
Linus Torvalds 已提交
624 625 626 627 628 629 630 631 632
}

static inline void local_r4k_flush_data_cache_page(void * addr)
{
	r4k_blast_dcache_page((unsigned long) addr);
}

static void r4k_flush_data_cache_page(unsigned long addr)
{
633 634 635
	if (in_atomic())
		local_r4k_flush_data_cache_page((void *)addr);
	else
636
		r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
L
Linus Torvalds 已提交
637 638 639
}

struct flush_icache_range_args {
640 641
	unsigned long start;
	unsigned long end;
L
Linus Torvalds 已提交
642 643
};

644
static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
L
Linus Torvalds 已提交
645 646
{
	if (!cpu_has_ic_fills_f_dc) {
647
		if (end - start >= dcache_size) {
L
Linus Torvalds 已提交
648 649
			r4k_blast_dcache();
		} else {
650
			R4600_HIT_CACHEOP_WAR_IMPL;
651
			protected_blast_dcache_range(start, end);
L
Linus Torvalds 已提交
652 653 654 655 656
		}
	}

	if (end - start > icache_size)
		r4k_blast_icache();
657 658 659
	else {
		switch (boot_cpu_type()) {
		case CPU_LOONGSON2:
660
			protected_loongson2_blast_icache_range(start, end);
661 662 663
			break;

		default:
664
			protected_blast_icache_range(start, end);
665 666 667
			break;
		}
	}
668 669 670 671 672 673 674 675 676 677 678
#ifdef CONFIG_EVA
	/*
	 * Due to all possible segment mappings, there might cache aliases
	 * caused by the bootloader being in non-EVA mode, and the CPU switching
	 * to EVA during early kernel init. It's best to flush the scache
	 * to avoid having secondary cores fetching stale data and lead to
	 * kernel crashes.
	 */
	bc_wback_inv(start, (end - start));
	__sync();
#endif
L
Linus Torvalds 已提交
679 680
}

681 682 683 684 685 686 687 688 689
static inline void local_r4k_flush_icache_range_ipi(void *args)
{
	struct flush_icache_range_args *fir_args = args;
	unsigned long start = fir_args->start;
	unsigned long end = fir_args->end;

	local_r4k_flush_icache_range(start, end);
}

690
static void r4k_flush_icache_range(unsigned long start, unsigned long end)
L
Linus Torvalds 已提交
691 692 693 694 695 696
{
	struct flush_icache_range_args args;

	args.start = start;
	args.end = end;

697
	r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
698
	instruction_hazard();
L
Linus Torvalds 已提交
699 700
}

701
#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
L
Linus Torvalds 已提交
702 703 704 705 706 707

static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
{
	/* Catch bad driver code */
	BUG_ON(size == 0);

708
	preempt_disable();
709
	if (cpu_has_inclusive_pcaches) {
710
		if (size >= scache_size)
L
Linus Torvalds 已提交
711
			r4k_blast_scache();
712 713
		else
			blast_scache_range(addr, addr + size);
714
		preempt_enable();
K
Kevin Cernekee 已提交
715
		__sync();
L
Linus Torvalds 已提交
716 717 718 719 720 721 722 723
		return;
	}

	/*
	 * Either no secondary cache or the available caches don't have the
	 * subset property so we have to flush the primary caches
	 * explicitly
	 */
724
	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
L
Linus Torvalds 已提交
725 726 727
		r4k_blast_dcache();
	} else {
		R4600_HIT_CACHEOP_WAR_IMPL;
728
		blast_dcache_range(addr, addr + size);
L
Linus Torvalds 已提交
729
	}
730
	preempt_enable();
L
Linus Torvalds 已提交
731 732

	bc_wback_inv(addr, size);
K
Kevin Cernekee 已提交
733
	__sync();
L
Linus Torvalds 已提交
734 735 736 737 738 739 740
}

static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
{
	/* Catch bad driver code */
	BUG_ON(size == 0);

741
	preempt_disable();
742
	if (cpu_has_inclusive_pcaches) {
743
		if (size >= scache_size)
L
Linus Torvalds 已提交
744
			r4k_blast_scache();
745 746 747 748 749 750
		else {
			/*
			 * There is no clearly documented alignment requirement
			 * for the cache instruction on MIPS processors and
			 * some processors, among them the RM5200 and RM7000
			 * QED processors will throw an address error for cache
R
Ralf Baechle 已提交
751
			 * hit ops with insufficient alignment.	 Solved by
752 753
			 * aligning the address to cache line size.
			 */
754
			blast_inv_scache_range(addr, addr + size);
755
		}
756
		preempt_enable();
K
Kevin Cernekee 已提交
757
		__sync();
L
Linus Torvalds 已提交
758 759 760
		return;
	}

761
	if (cpu_has_safe_index_cacheops && size >= dcache_size) {
L
Linus Torvalds 已提交
762 763 764
		r4k_blast_dcache();
	} else {
		R4600_HIT_CACHEOP_WAR_IMPL;
765
		blast_inv_dcache_range(addr, addr + size);
L
Linus Torvalds 已提交
766
	}
767
	preempt_enable();
L
Linus Torvalds 已提交
768 769

	bc_inv(addr, size);
K
Kevin Cernekee 已提交
770
	__sync();
L
Linus Torvalds 已提交
771
}
772
#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
L
Linus Torvalds 已提交
773 774 775 776 777 778 779 780

/*
 * While we're protected against bad userland addresses we don't care
 * very much about what happens in that case.  Usually a segmentation
 * fault will dump the process later on anyway ...
 */
static void local_r4k_flush_cache_sigtramp(void * arg)
{
T
Thiemo Seufer 已提交
781 782 783
	unsigned long ic_lsize = cpu_icache_line_size();
	unsigned long dc_lsize = cpu_dcache_line_size();
	unsigned long sc_lsize = cpu_scache_line_size();
L
Linus Torvalds 已提交
784 785 786
	unsigned long addr = (unsigned long) arg;

	R4600_HIT_CACHEOP_WAR_IMPL;
787 788
	if (dc_lsize)
		protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
789
	if (!cpu_icache_snoops_remote_store && scache_size)
L
Linus Torvalds 已提交
790
		protected_writeback_scache_line(addr & ~(sc_lsize - 1));
791 792
	if (ic_lsize)
		protected_flush_icache_line(addr & ~(ic_lsize - 1));
L
Linus Torvalds 已提交
793 794 795 796
	if (MIPS4K_ICACHE_REFILL_WAR) {
		__asm__ __volatile__ (
			".set push\n\t"
			".set noat\n\t"
797
			".set "MIPS_ISA_LEVEL"\n\t"
798
#ifdef CONFIG_32BIT
L
Linus Torvalds 已提交
799 800
			"la	$at,1f\n\t"
#endif
801
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
			"dla	$at,1f\n\t"
#endif
			"cache	%0,($at)\n\t"
			"nop; nop; nop\n"
			"1:\n\t"
			".set pop"
			:
			: "i" (Hit_Invalidate_I));
	}
	if (MIPS_CACHE_SYNC_WAR)
		__asm__ __volatile__ ("sync");
}

static void r4k_flush_cache_sigtramp(unsigned long addr)
{
817
	r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
L
Linus Torvalds 已提交
818 819 820 821 822 823 824 825
}

static void r4k_flush_icache_all(void)
{
	if (cpu_has_vtag_icache)
		r4k_blast_icache();
}

826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
struct flush_kernel_vmap_range_args {
	unsigned long	vaddr;
	int		size;
};

static inline void local_r4k_flush_kernel_vmap_range(void *args)
{
	struct flush_kernel_vmap_range_args *vmra = args;
	unsigned long vaddr = vmra->vaddr;
	int size = vmra->size;

	/*
	 * Aliases only affect the primary caches so don't bother with
	 * S-caches or T-caches.
	 */
	if (cpu_has_safe_index_cacheops && size >= dcache_size)
		r4k_blast_dcache();
	else {
		R4600_HIT_CACHEOP_WAR_IMPL;
		blast_dcache_range(vaddr, vaddr + size);
	}
}

static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
{
	struct flush_kernel_vmap_range_args args;

	args.vaddr = (unsigned long) vaddr;
	args.size = size;

	r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
}

L
Linus Torvalds 已提交
859 860 861 862 863 864 865 866 867 868 869
static inline void rm7k_erratum31(void)
{
	const unsigned long ic_lsize = 32;
	unsigned long addr;

	/* RM7000 erratum #31. The icache is screwed at startup. */
	write_c0_taglo(0);
	write_c0_taghi(0);

	for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
		__asm__ __volatile__ (
T
Thiemo Seufer 已提交
870
			".set push\n\t"
L
Linus Torvalds 已提交
871 872 873 874 875 876 877 878 879 880 881 882 883 884
			".set noreorder\n\t"
			".set mips3\n\t"
			"cache\t%1, 0(%0)\n\t"
			"cache\t%1, 0x1000(%0)\n\t"
			"cache\t%1, 0x2000(%0)\n\t"
			"cache\t%1, 0x3000(%0)\n\t"
			"cache\t%2, 0(%0)\n\t"
			"cache\t%2, 0x1000(%0)\n\t"
			"cache\t%2, 0x2000(%0)\n\t"
			"cache\t%2, 0x3000(%0)\n\t"
			"cache\t%1, 0(%0)\n\t"
			"cache\t%1, 0x1000(%0)\n\t"
			"cache\t%1, 0x2000(%0)\n\t"
			"cache\t%1, 0x3000(%0)\n\t"
T
Thiemo Seufer 已提交
885
			".set pop\n"
L
Linus Torvalds 已提交
886 887 888 889 890
			:
			: "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
	}
}

891 892
static inline void alias_74k_erratum(struct cpuinfo_mips *c)
{
893 894 895
	unsigned int imp = c->processor_id & PRID_IMP_MASK;
	unsigned int rev = c->processor_id & PRID_REV_MASK;

896 897 898 899 900 901
	/*
	 * Early versions of the 74K do not update the cache tags on a
	 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
	 * aliases. In this case it is better to treat the cache as always
	 * having aliases.
	 */
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	switch (imp) {
	case PRID_IMP_74K:
		if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
			c->dcache.flags |= MIPS_CACHE_VTAG;
		if (rev == PRID_REV_ENCODE_332(2, 4, 0))
			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
		break;
	case PRID_IMP_1074K:
		if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
			c->dcache.flags |= MIPS_CACHE_VTAG;
			write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
		}
		break;
	default:
		BUG();
917 918 919
	}
}

920 921 922 923 924 925 926 927 928 929 930 931
static void b5k_instruction_hazard(void)
{
	__sync();
	__sync();
	__asm__ __volatile__(
	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
	"       nop; nop; nop; nop; nop; nop; nop; nop\n"
	: : : "memory");
}

932
static char *way_string[] = { NULL, "direct mapped", "2-way",
L
Linus Torvalds 已提交
933 934 935
	"3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
};

936
static void probe_pcache(void)
L
Linus Torvalds 已提交
937 938 939 940 941 942 943
{
	struct cpuinfo_mips *c = &current_cpu_data;
	unsigned int config = read_c0_config();
	unsigned int prid = read_c0_prid();
	unsigned long config1;
	unsigned int lsize;

944
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
945 946 947 948 949 950 951
	case CPU_R4600:			/* QED style two way caches? */
	case CPU_R4700:
	case CPU_R5000:
	case CPU_NEVADA:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
952
		c->icache.waybit = __ffs(icache_size/2);
L
Linus Torvalds 已提交
953 954 955 956

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
957
		c->dcache.waybit= __ffs(dcache_size/2);
L
Linus Torvalds 已提交
958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_R5432:
	case CPU_R5500:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
		c->icache.waybit= 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
		c->dcache.waybit = 0;

974
		c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
L
Linus Torvalds 已提交
975 976 977 978 979 980 981 982 983 984 985 986 987 988
		break;

	case CPU_TX49XX:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 4;
		c->icache.waybit= 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 4;
		c->dcache.waybit = 0;

		c->options |= MIPS_CPU_CACHE_CDEX_P;
A
Atsushi Nemoto 已提交
989
		c->options |= MIPS_CPU_PREFETCH;
L
Linus Torvalds 已提交
990 991 992 993 994 995 996 997 998 999 1000 1001
		break;

	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
	case CPU_R4300:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 1;
R
Ralf Baechle 已提交
1002
		c->icache.waybit = 0;	/* doesn't matter */
L
Linus Torvalds 已提交
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 1;
		c->dcache.waybit = 0;	/* does not matter */

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
1014
	case CPU_R14000:
L
Linus Torvalds 已提交
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
		c->icache.linesz = 64;
		c->icache.ways = 2;
		c->icache.waybit = 0;

		dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
		c->dcache.linesz = 32;
		c->dcache.ways = 2;
		c->dcache.waybit = 0;

		c->options |= MIPS_CPU_PREFETCH;
		break;

	case CPU_VR4133:
1029
		write_c0_config(config & ~VR41_CONF_P4K);
L
Linus Torvalds 已提交
1030 1031 1032 1033
	case CPU_VR4131:
		/* Workaround for cache instruction bug of VR4131 */
		if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
		    c->processor_id == 0x0c82U) {
1034 1035 1036
			config |= 0x00400000U;
			if (c->processor_id == 0x0c80U)
				config |= VR41_CONF_BP;
L
Linus Torvalds 已提交
1037
			write_c0_config(config);
1038 1039 1040
		} else
			c->options |= MIPS_CPU_CACHE_CDEX_P;

L
Linus Torvalds 已提交
1041 1042 1043
		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 2;
1044
		c->icache.waybit = __ffs(icache_size/2);
L
Linus Torvalds 已提交
1045 1046 1047 1048

		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 2;
1049
		c->dcache.waybit = __ffs(dcache_size/2);
L
Linus Torvalds 已提交
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
		break;

	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
		icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 1;
R
Ralf Baechle 已提交
1061
		c->icache.waybit = 0;	/* doesn't matter */
L
Linus Torvalds 已提交
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

		dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 1;
		c->dcache.waybit = 0;	/* does not matter */

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		break;

	case CPU_RM7000:
		rm7k_erratum31();

		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		c->icache.ways = 4;
1077
		c->icache.waybit = __ffs(icache_size / c->icache.ways);
L
Linus Torvalds 已提交
1078 1079 1080 1081

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		c->dcache.ways = 4;
1082
		c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
L
Linus Torvalds 已提交
1083 1084 1085 1086 1087

		c->options |= MIPS_CPU_CACHE_CDEX_P;
		c->options |= MIPS_CPU_PREFETCH;
		break;

1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
	case CPU_LOONGSON2:
		icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
		c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
		if (prid & 0x3)
			c->icache.ways = 4;
		else
			c->icache.ways = 2;
		c->icache.waybit = 0;

		dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
		c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
		if (prid & 0x3)
			c->dcache.ways = 4;
		else
			c->dcache.ways = 2;
		c->dcache.waybit = 0;
		break;

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	case CPU_LOONGSON3:
		config1 = read_c0_config1();
		lsize = (config1 >> 19) & 7;
		if (lsize)
			c->icache.linesz = 2 << lsize;
		else
			c->icache.linesz = 0;
		c->icache.sets = 64 << ((config1 >> 22) & 7);
		c->icache.ways = 1 + ((config1 >> 16) & 7);
		icache_size = c->icache.sets *
					  c->icache.ways *
					  c->icache.linesz;
		c->icache.waybit = 0;

		lsize = (config1 >> 10) & 7;
		if (lsize)
			c->dcache.linesz = 2 << lsize;
		else
			c->dcache.linesz = 0;
		c->dcache.sets = 64 << ((config1 >> 13) & 7);
		c->dcache.ways = 1 + ((config1 >> 7) & 7);
		dcache_size = c->dcache.sets *
					  c->dcache.ways *
					  c->dcache.linesz;
		c->dcache.waybit = 0;
		break;

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	case CPU_CAVIUM_OCTEON3:
		/* For now lie about the number of ways. */
		c->icache.linesz = 128;
		c->icache.sets = 16;
		c->icache.ways = 8;
		c->icache.flags |= MIPS_CACHE_VTAG;
		icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;

		c->dcache.linesz = 128;
		c->dcache.ways = 8;
		c->dcache.sets = 8;
		dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
		c->options |= MIPS_CPU_PREFETCH;
		break;

L
Linus Torvalds 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
	default:
		if (!(config & MIPS_CONF_M))
			panic("Don't know how to probe P-caches on this cpu.");

		/*
		 * So we seem to be a MIPS32 or MIPS64 CPU
		 * So let's probe the I-cache ...
		 */
		config1 = read_c0_config1();

1158 1159 1160 1161 1162 1163 1164 1165
		lsize = (config1 >> 19) & 7;

		/* IL == 7 is reserved */
		if (lsize == 7)
			panic("Invalid icache line size");

		c->icache.linesz = lsize ? 2 << lsize : 0;

1166
		c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
L
Linus Torvalds 已提交
1167 1168 1169
		c->icache.ways = 1 + ((config1 >> 16) & 7);

		icache_size = c->icache.sets *
R
Ralf Baechle 已提交
1170 1171
			      c->icache.ways *
			      c->icache.linesz;
1172
		c->icache.waybit = __ffs(icache_size/c->icache.ways);
L
Linus Torvalds 已提交
1173 1174 1175 1176 1177 1178 1179 1180 1181

		if (config & 0x8)		/* VI bit */
			c->icache.flags |= MIPS_CACHE_VTAG;

		/*
		 * Now probe the MIPS32 / MIPS64 data cache.
		 */
		c->dcache.flags = 0;

1182 1183 1184 1185 1186 1187 1188 1189
		lsize = (config1 >> 10) & 7;

		/* DL == 7 is reserved */
		if (lsize == 7)
			panic("Invalid dcache line size");

		c->dcache.linesz = lsize ? 2 << lsize : 0;

1190
		c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
L
Linus Torvalds 已提交
1191 1192 1193
		c->dcache.ways = 1 + ((config1 >> 7) & 7);

		dcache_size = c->dcache.sets *
R
Ralf Baechle 已提交
1194 1195
			      c->dcache.ways *
			      c->dcache.linesz;
1196
		c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
L
Linus Torvalds 已提交
1197 1198 1199 1200 1201 1202 1203

		c->options |= MIPS_CPU_PREFETCH;
		break;
	}

	/*
	 * Processor configuration sanity check for the R4000SC erratum
R
Ralf Baechle 已提交
1204
	 * #5.	With page sizes larger than 32kB there is no possibility
L
Linus Torvalds 已提交
1205 1206 1207 1208 1209
	 * to get a VCE exception anymore so we don't care about this
	 * misconfiguration.  The case is rather theoretical anyway;
	 * presumably no vendor is shipping his hardware in the "bad"
	 * configuration.
	 */
1210 1211
	if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
	    (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
L
Linus Torvalds 已提交
1212 1213 1214 1215 1216 1217 1218 1219
	    !(config & CONF_SC) && c->icache.linesz != 16 &&
	    PAGE_SIZE <= 0x8000)
		panic("Improper R4000SC processor configuration detected");

	/* compute a couple of other cache variables */
	c->icache.waysize = icache_size / c->icache.ways;
	c->dcache.waysize = dcache_size / c->dcache.ways;

1220 1221 1222 1223
	c->icache.sets = c->icache.linesz ?
		icache_size / (c->icache.linesz * c->icache.ways) : 0;
	c->dcache.sets = c->dcache.linesz ?
		dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
L
Linus Torvalds 已提交
1224 1225 1226 1227 1228 1229 1230

	/*
	 * R10000 and R12000 P-caches are odd in a positive way.  They're 32kB
	 * 2-way virtually indexed so normally would suffer from aliases.  So
	 * normally they'd suffer from aliases but magic in the hardware deals
	 * with that for us so we don't need to take care ourselves.
	 */
1231
	switch (current_cpu_type()) {
1232
	case CPU_20KC:
R
Ralf Baechle 已提交
1233
	case CPU_25KF:
1234 1235
	case CPU_SB1:
	case CPU_SB1A:
1236
	case CPU_XLR:
1237
		c->dcache.flags |= MIPS_CACHE_PINDEX;
1238 1239
		break;

1240 1241
	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
1242
	case CPU_R14000:
1243
		break;
1244

1245 1246 1247 1248
	case CPU_74K:
	case CPU_1074K:
		alias_74k_erratum(c);
		/* Fall through. */
1249
	case CPU_M14KC:
1250
	case CPU_M14KEC:
1251
	case CPU_24K:
1252
	case CPU_34K:
1253
	case CPU_1004K:
1254
	case CPU_INTERAPTIV:
J
James Hogan 已提交
1255
	case CPU_P5600:
1256
	case CPU_PROAPTIV:
1257
	case CPU_M5150:
1258
	case CPU_QEMU_GENERIC:
1259 1260 1261 1262 1263 1264 1265 1266
		if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
		    (c->icache.waysize > PAGE_SIZE))
			c->icache.flags |= MIPS_CACHE_ALIASES;
		if (read_c0_config7() & MIPS_CONF7_AR) {
			/*
			 * Effectively physically indexed dcache,
			 * thus no virtual aliases.
			*/
1267 1268 1269
			c->dcache.flags |= MIPS_CACHE_PINDEX;
			break;
		}
1270
	default:
1271 1272
		if (c->dcache.waysize > PAGE_SIZE)
			c->dcache.flags |= MIPS_CACHE_ALIASES;
1273
	}
L
Linus Torvalds 已提交
1274

1275
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1276 1277 1278 1279 1280 1281 1282 1283
	case CPU_20KC:
		/*
		 * Some older 20Kc chips doesn't have the 'VI' bit in
		 * the config register.
		 */
		c->icache.flags |= MIPS_CACHE_VTAG;
		break;

1284
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
1285 1286 1287
		c->icache.flags |= MIPS_CACHE_IC_F_DC;
		break;

1288 1289 1290 1291 1292 1293 1294
	case CPU_LOONGSON2:
		/*
		 * LOONGSON2 has 4 way icache, but when using indexed cache op,
		 * one op will act on all 4 ways
		 */
		c->icache.ways = 1;
	}
1295

L
Linus Torvalds 已提交
1296 1297
	printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
	       icache_size >> 10,
1298
	       c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
L
Linus Torvalds 已提交
1299 1300
	       way_string[c->icache.ways], c->icache.linesz);

1301 1302 1303 1304 1305 1306
	printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
	       dcache_size >> 10, way_string[c->dcache.ways],
	       (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
	       (c->dcache.flags & MIPS_CACHE_ALIASES) ?
			"cache aliases" : "no aliases",
	       c->dcache.linesz);
L
Linus Torvalds 已提交
1307 1308 1309 1310 1311 1312 1313 1314
}

/*
 * If you even _breathe_ on this function, look at the gcc output and make sure
 * it does not pop things on and off the stack for the cache sizing loop that
 * executes in KSEG1 space or else you will crash and burn badly.  You have
 * been warned.
 */
1315
static int probe_scache(void)
L
Linus Torvalds 已提交
1316 1317 1318 1319 1320 1321 1322 1323
{
	unsigned long flags, addr, begin, end, pow2;
	unsigned int config = read_c0_config();
	struct cpuinfo_mips *c = &current_cpu_data;

	if (config & CONF_SC)
		return 0;

1324
	begin = (unsigned long) &_stext;
L
Linus Torvalds 已提交
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	begin &= ~((4 * 1024 * 1024) - 1);
	end = begin + (4 * 1024 * 1024);

	/*
	 * This is such a bitch, you'd think they would make it easy to do
	 * this.  Away you daemons of stupidity!
	 */
	local_irq_save(flags);

	/* Fill each size-multiple cache line with a valid tag. */
	pow2 = (64 * 1024);
	for (addr = begin; addr < end; addr = (begin + pow2)) {
		unsigned long *p = (unsigned long *) addr;
		__asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
		pow2 <<= 1;
	}

	/* Load first line with zero (therefore invalid) tag. */
	write_c0_taglo(0);
	write_c0_taghi(0);
	__asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
	cache_op(Index_Store_Tag_I, begin);
	cache_op(Index_Store_Tag_D, begin);
	cache_op(Index_Store_Tag_SD, begin);

	/* Now search for the wrap around point. */
	pow2 = (128 * 1024);
	for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
		cache_op(Index_Load_Tag_SD, addr);
		__asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
		if (!read_c0_taglo())
			break;
		pow2 <<= 1;
	}
	local_irq_restore(flags);
	addr -= begin;

	scache_size = addr;
	c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
	c->scache.ways = 1;
	c->dcache.waybit = 0;		/* does not matter */

	return 1;
}

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
static void __init loongson2_sc_init(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;

	scache_size = 512*1024;
	c->scache.linesz = 32;
	c->scache.ways = 4;
	c->scache.waybit = 0;
	c->scache.waysize = scache_size / (c->scache.ways);
	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);

	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
}

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
static void __init loongson3_sc_init(void)
{
	struct cpuinfo_mips *c = &current_cpu_data;
	unsigned int config2, lsize;

	config2 = read_c0_config2();
	lsize = (config2 >> 4) & 15;
	if (lsize)
		c->scache.linesz = 2 << lsize;
	else
		c->scache.linesz = 0;
	c->scache.sets = 64 << ((config2 >> 8) & 15);
	c->scache.ways = 1 + (config2 & 15);

	scache_size = c->scache.sets *
				  c->scache.ways *
				  c->scache.linesz;
	/* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
	scache_size *= 4;
	c->scache.waybit = 0;
	pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
	if (scache_size)
		c->options |= MIPS_CPU_INCLUSIVE_CACHES;
	return;
}

L
Linus Torvalds 已提交
1413 1414
extern int r5k_sc_init(void);
extern int rm7k_sc_init(void);
1415
extern int mips_sc_init(void);
L
Linus Torvalds 已提交
1416

1417
static void setup_scache(void)
L
Linus Torvalds 已提交
1418 1419 1420 1421 1422 1423 1424 1425
{
	struct cpuinfo_mips *c = &current_cpu_data;
	unsigned int config = read_c0_config();
	int sc_present = 0;

	/*
	 * Do the probing thing on R4000SC and R4400SC processors.  Other
	 * processors don't have a S-cache that would be relevant to the
J
Joe Perches 已提交
1426
	 * Linux memory management.
L
Linus Torvalds 已提交
1427
	 */
1428
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1429 1430 1431 1432
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400SC:
	case CPU_R4400MC:
1433
		sc_present = run_uncached(probe_scache);
L
Linus Torvalds 已提交
1434 1435 1436 1437 1438 1439
		if (sc_present)
			c->options |= MIPS_CPU_CACHE_CDEX_S;
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
1440
	case CPU_R14000:
L
Linus Torvalds 已提交
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
		c->scache.linesz = 64 << ((config >> 13) & 1);
		c->scache.ways = 2;
		c->scache.waybit= 0;
		sc_present = 1;
		break;

	case CPU_R5000:
	case CPU_NEVADA:
#ifdef CONFIG_R5000_CPU_SCACHE
		r5k_sc_init();
#endif
R
Ralf Baechle 已提交
1453
		return;
L
Linus Torvalds 已提交
1454 1455 1456 1457 1458 1459 1460

	case CPU_RM7000:
#ifdef CONFIG_RM7000_CPU_SCACHE
		rm7k_sc_init();
#endif
		return;

1461 1462 1463
	case CPU_LOONGSON2:
		loongson2_sc_init();
		return;
1464

1465 1466 1467 1468
	case CPU_LOONGSON3:
		loongson3_sc_init();
		return;

1469
	case CPU_CAVIUM_OCTEON3:
J
Jayachandran C 已提交
1470 1471 1472
	case CPU_XLP:
		/* don't need to worry about L2, fully coherent */
		return;
1473

L
Linus Torvalds 已提交
1474
	default:
1475
		if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1476 1477
				    MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
				    MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
#ifdef CONFIG_MIPS_CPU_SCACHE
			if (mips_sc_init ()) {
				scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
				printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
				       scache_size >> 10,
				       way_string[c->scache.ways], c->scache.linesz);
			}
#else
			if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
				panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
#endif
			return;
		}
L
Linus Torvalds 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
		sc_present = 0;
	}

	if (!sc_present)
		return;

	/* compute a couple of other cache variables */
	c->scache.waysize = scache_size / c->scache.ways;

	c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);

	printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
	       scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);

1505
	c->options |= MIPS_CPU_INCLUSIVE_CACHES;
L
Linus Torvalds 已提交
1506 1507
}

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
void au1x00_fixup_config_od(void)
{
	/*
	 * c0_config.od (bit 19) was write only (and read as 0)
	 * on the early revisions of Alchemy SOCs.  It disables the bus
	 * transaction overlapping and needs to be set to fix various errata.
	 */
	switch (read_c0_prid()) {
	case 0x00030100: /* Au1000 DA */
	case 0x00030201: /* Au1000 HA */
	case 0x00030202: /* Au1000 HB */
	case 0x01030200: /* Au1500 AB */
	/*
	 * Au1100 errata actually keeps silence about this bit, so we set it
	 * just in case for those revisions that require it to be set according
1523
	 * to the (now gone) cpu table.
1524 1525 1526 1527 1528 1529 1530 1531 1532
	 */
	case 0x02030200: /* Au1100 AB */
	case 0x02030201: /* Au1100 BA */
	case 0x02030202: /* Au1100 BC */
		set_c0_config(1 << 19);
		break;
	}
}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
/* CP0 hazard avoidance. */
#define NXP_BARRIER()							\
	 __asm__ __volatile__(						\
	".set noreorder\n\t"						\
	"nop; nop; nop; nop; nop; nop;\n\t"				\
	".set reorder\n\t")

static void nxp_pr4450_fixup_config(void)
{
	unsigned long config0;

	config0 = read_c0_config();

	/* clear all three cache coherency fields */
	config0 &= ~(0x7 | (7 << 25) | (7 << 28));
	config0 |= (((_page_cachable_default >> _CACHE_SHIFT) <<  0) |
		    ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
		    ((_page_cachable_default >> _CACHE_SHIFT) << 28));
	write_c0_config(config0);
	NXP_BARRIER();
}

1555
static int cca = -1;
1556 1557 1558 1559 1560

static int __init cca_setup(char *str)
{
	get_option(&str, &cca);

1561
	return 0;
1562 1563
}

1564
early_param("cca", cca_setup);
1565

1566
static void coherency_setup(void)
L
Linus Torvalds 已提交
1567
{
1568 1569 1570 1571 1572 1573
	if (cca < 0 || cca > 7)
		cca = read_c0_config() & CONF_CM_CMASK;
	_page_cachable_default = cca << _CACHE_SHIFT;

	pr_debug("Using cache attribute %d\n", cca);
	change_c0_config(CONF_CM_CMASK, cca);
L
Linus Torvalds 已提交
1574 1575 1576 1577 1578 1579 1580 1581

	/*
	 * c0_status.cu=0 specifies that updates by the sc instruction use
	 * the coherency mode specified by the TLB; 1 means cachable
	 * coherent update on write will be used.  Not all processors have
	 * this bit and; some wire it to zero, others like Toshiba had the
	 * silly idea of putting something else there ...
	 */
1582
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1583 1584 1585 1586 1587 1588 1589 1590
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		clear_c0_config(CONF_CU);
		break;
1591
	/*
R
Ralf Baechle 已提交
1592
	 * We need to catch the early Alchemy SOCs with
1593 1594
	 * the write-only co_config.od bit and set it back to one on:
	 * Au1000 rev DA, HA, HB;  Au1100 AB, BA, BC, Au1500 AB
1595
	 */
1596
	case CPU_ALCHEMY:
1597 1598
		au1x00_fixup_config_od();
		break;
1599 1600 1601 1602

	case PRID_IMP_PR4450:
		nxp_pr4450_fixup_config();
		break;
L
Linus Torvalds 已提交
1603 1604 1605
	}
}

1606
static void r4k_cache_error_setup(void)
L
Linus Torvalds 已提交
1607
{
1608 1609
	extern char __weak except_vec2_generic;
	extern char __weak except_vec2_sb1;
L
Linus Torvalds 已提交
1610

1611
	switch (current_cpu_type()) {
1612 1613 1614 1615 1616 1617 1618 1619 1620
	case CPU_SB1:
	case CPU_SB1A:
		set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
		break;

	default:
		set_uncached_handler(0x100, &except_vec2_generic, 0x80);
		break;
	}
1621 1622
}

1623
void r4k_cache_init(void)
1624 1625 1626 1627
{
	extern void build_clear_page(void);
	extern void build_copy_page(void);
	struct cpuinfo_mips *c = &current_cpu_data;
L
Linus Torvalds 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

	probe_pcache();
	setup_scache();

	r4k_blast_dcache_page_setup();
	r4k_blast_dcache_page_indexed_setup();
	r4k_blast_dcache_setup();
	r4k_blast_icache_page_setup();
	r4k_blast_icache_page_indexed_setup();
	r4k_blast_icache_setup();
	r4k_blast_scache_page_setup();
	r4k_blast_scache_page_indexed_setup();
	r4k_blast_scache_setup();
1641 1642 1643 1644
#ifdef CONFIG_EVA
	r4k_blast_dcache_user_page_setup();
	r4k_blast_icache_user_page_setup();
#endif
L
Linus Torvalds 已提交
1645 1646 1647 1648 1649 1650

	/*
	 * Some MIPS32 and MIPS64 processors have physically indexed caches.
	 * This code supports virtually indexed processors and will be
	 * unnecessarily inefficient on physically indexed processors.
	 */
1651 1652 1653 1654 1655 1656
	if (c->dcache.linesz)
		shm_align_mask = max_t( unsigned long,
					c->dcache.sets * c->dcache.linesz - 1,
					PAGE_SIZE - 1);
	else
		shm_align_mask = PAGE_SIZE-1;
1657 1658 1659 1660

	__flush_cache_vmap	= r4k__flush_cache_vmap;
	__flush_cache_vunmap	= r4k__flush_cache_vunmap;

R
Ralf Baechle 已提交
1661
	flush_cache_all		= cache_noop;
L
Linus Torvalds 已提交
1662 1663 1664 1665 1666
	__flush_cache_all	= r4k___flush_cache_all;
	flush_cache_mm		= r4k_flush_cache_mm;
	flush_cache_page	= r4k_flush_cache_page;
	flush_cache_range	= r4k_flush_cache_range;

1667 1668
	__flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;

L
Linus Torvalds 已提交
1669 1670
	flush_cache_sigtramp	= r4k_flush_cache_sigtramp;
	flush_icache_all	= r4k_flush_icache_all;
1671
	local_flush_data_cache_page	= local_r4k_flush_data_cache_page;
L
Linus Torvalds 已提交
1672 1673
	flush_data_cache_page	= r4k_flush_data_cache_page;
	flush_icache_range	= r4k_flush_icache_range;
1674
	local_flush_icache_range	= local_r4k_flush_icache_range;
L
Linus Torvalds 已提交
1675

1676
#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
1677 1678 1679 1680 1681 1682 1683 1684 1685
	if (coherentio) {
		_dma_cache_wback_inv	= (void *)cache_noop;
		_dma_cache_wback	= (void *)cache_noop;
		_dma_cache_inv		= (void *)cache_noop;
	} else {
		_dma_cache_wback_inv	= r4k_dma_cache_wback_inv;
		_dma_cache_wback	= r4k_dma_cache_wback_inv;
		_dma_cache_inv		= r4k_dma_cache_inv;
	}
L
Linus Torvalds 已提交
1686 1687 1688 1689
#endif

	build_clear_page();
	build_copy_page();
1690 1691 1692 1693 1694 1695

	/*
	 * We want to run CMP kernels on core with and without coherent
	 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
	 * or not to flush caches.
	 */
1696
	local_r4k___flush_cache_all(NULL);
1697

1698
	coherency_setup();
1699
	board_cache_error_setup = r4k_cache_error_setup;
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730

	/*
	 * Per-CPU overrides
	 */
	switch (current_cpu_type()) {
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
		/* No IPI is needed because all CPUs share the same D$ */
		flush_data_cache_page = r4k_blast_dcache_page;
		break;
	case CPU_BMIPS5000:
		/* We lose our superpowers if L2 is disabled */
		if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
			break;

		/* I$ fills from D$ just by emptying the write buffers */
		flush_cache_page = (void *)b5k_instruction_hazard;
		flush_cache_range = (void *)b5k_instruction_hazard;
		flush_cache_sigtramp = (void *)b5k_instruction_hazard;
		local_flush_data_cache_page = (void *)b5k_instruction_hazard;
		flush_data_cache_page = (void *)b5k_instruction_hazard;
		flush_icache_range = (void *)b5k_instruction_hazard;
		local_flush_icache_range = (void *)b5k_instruction_hazard;

		/* Cache aliases are handled in hardware; allow HIGHMEM */
		current_cpu_data.dcache.flags &= ~MIPS_CACHE_ALIASES;

		/* Optimization: an L2 flush implicitly flushes the L1 */
		current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
		break;
	}
L
Linus Torvalds 已提交
1731
}
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754

static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
			       void *v)
{
	switch (cmd) {
	case CPU_PM_ENTER_FAILED:
	case CPU_PM_EXIT:
		coherency_setup();
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block r4k_cache_pm_notifier_block = {
	.notifier_call = r4k_cache_pm_notifier,
};

int __init r4k_cache_init_pm(void)
{
	return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
}
arch_initcall(r4k_cache_init_pm);