mux.c 6.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * TI Multiplexer Clock
 *
 * Copyright (C) 2013 Texas Instruments, Inc.
 *
 * Tero Kristo <t-kristo@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
 * kind, whether express or implied; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#include <linux/clk-provider.h>
#include <linux/slab.h>
#include <linux/err.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/clk/ti.h>
24
#include "clock.h"
25 26 27 28 29 30

#undef pr_fmt
#define pr_fmt(fmt) "%s: " fmt, __func__

static u8 ti_clk_mux_get_parent(struct clk_hw *hw)
{
31
	struct clk_omap_mux *mux = to_clk_omap_mux(hw);
32
	int num_parents = clk_hw_get_num_parents(hw);
33 34 35 36 37 38 39 40 41
	u32 val;

	/*
	 * FIXME need a mux-specific flag to determine if val is bitwise or
	 * numeric. e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges
	 * from 0x1 to 0x7 (index starts at one)
	 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
	 * val = 0x4 really means "bit 2, index starts at bit 0"
	 */
42
	val = ti_clk_ll_ops->clk_readl(&mux->reg) >> mux->shift;
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
	val &= mux->mask;

	if (mux->table) {
		int i;

		for (i = 0; i < num_parents; i++)
			if (mux->table[i] == val)
				return i;
		return -EINVAL;
	}

	if (val && (mux->flags & CLK_MUX_INDEX_BIT))
		val = ffs(val) - 1;

	if (val && (mux->flags & CLK_MUX_INDEX_ONE))
		val--;

	if (val >= num_parents)
		return -EINVAL;

	return val;
}

static int ti_clk_mux_set_parent(struct clk_hw *hw, u8 index)
{
68
	struct clk_omap_mux *mux = to_clk_omap_mux(hw);
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
	u32 val;

	if (mux->table) {
		index = mux->table[index];
	} else {
		if (mux->flags & CLK_MUX_INDEX_BIT)
			index = (1 << ffs(index));

		if (mux->flags & CLK_MUX_INDEX_ONE)
			index++;
	}

	if (mux->flags & CLK_MUX_HIWORD_MASK) {
		val = mux->mask << (mux->shift + 16);
	} else {
84
		val = ti_clk_ll_ops->clk_readl(&mux->reg);
85 86 87
		val &= ~(mux->mask << mux->shift);
	}
	val |= index << mux->shift;
88
	ti_clk_ll_ops->clk_writel(val, &mux->reg);
89
	ti_clk_latch(&mux->reg, mux->latch);
90 91 92 93 94 95 96 97 98 99 100

	return 0;
}

const struct clk_ops ti_clk_mux_ops = {
	.get_parent = ti_clk_mux_get_parent,
	.set_parent = ti_clk_mux_set_parent,
	.determine_rate = __clk_mux_determine_rate,
};

static struct clk *_register_mux(struct device *dev, const char *name,
101 102
				 const char * const *parent_names,
				 u8 num_parents, unsigned long flags,
103
				 struct clk_omap_reg *reg, u8 shift, u32 mask,
104
				 s8 latch, u8 clk_mux_flags, u32 *table)
105
{
106
	struct clk_omap_mux *mux;
107 108 109 110 111
	struct clk *clk;
	struct clk_init_data init;

	/* allocate the mux */
	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
112
	if (!mux)
113 114 115 116 117 118 119 120 121
		return ERR_PTR(-ENOMEM);

	init.name = name;
	init.ops = &ti_clk_mux_ops;
	init.flags = flags | CLK_IS_BASIC;
	init.parent_names = parent_names;
	init.num_parents = num_parents;

	/* struct clk_mux assignments */
122
	memcpy(&mux->reg, reg, sizeof(*reg));
123 124
	mux->shift = shift;
	mux->mask = mask;
125
	mux->latch = latch;
126 127 128 129
	mux->flags = clk_mux_flags;
	mux->table = table;
	mux->hw.init = &init;

130
	clk = ti_clk_register(dev, &mux->hw, name);
131 132 133 134 135 136 137

	if (IS_ERR(clk))
		kfree(mux);

	return clk;
}

138 139 140 141 142
struct clk *ti_clk_register_mux(struct ti_clk *setup)
{
	struct ti_clk_mux *mux;
	u32 flags;
	u8 mux_flags = 0;
143
	struct clk_omap_reg reg;
144 145 146 147 148 149 150 151 152 153
	u32 mask;

	mux = setup->data;
	flags = CLK_SET_RATE_NO_REPARENT;

	mask = mux->num_parents;
	if (!(mux->flags & CLKF_INDEX_STARTS_AT_ONE))
		mask--;

	mask = (1 << fls(mask)) - 1;
154 155 156
	reg.index = mux->module;
	reg.offset = mux->reg;
	reg.ptr = NULL;
157 158 159 160 161 162 163 164

	if (mux->flags & CLKF_INDEX_STARTS_AT_ONE)
		mux_flags |= CLK_MUX_INDEX_ONE;

	if (mux->flags & CLKF_SET_RATE_PARENT)
		flags |= CLK_SET_RATE_PARENT;

	return _register_mux(NULL, setup->name, mux->parents, mux->num_parents,
165
			     flags, &reg, mux->bit_shift, mask, -EINVAL,
166
			     mux_flags, NULL);
167 168
}

169 170 171 172 173 174 175 176 177
/**
 * of_mux_clk_setup - Setup function for simple mux rate clock
 * @node: DT node for the clock
 *
 * Sets up a basic clock multiplexer.
 */
static void of_mux_clk_setup(struct device_node *node)
{
	struct clk *clk;
178
	struct clk_omap_reg reg;
179
	unsigned int num_parents;
180 181 182 183
	const char **parent_names;
	u8 clk_mux_flags = 0;
	u32 mask = 0;
	u32 shift = 0;
184
	s32 latch = -EINVAL;
185
	u32 flags = CLK_SET_RATE_NO_REPARENT;
186 187 188 189 190 191 192 193 194 195

	num_parents = of_clk_get_parent_count(node);
	if (num_parents < 2) {
		pr_err("mux-clock %s must have parents\n", node->name);
		return;
	}
	parent_names = kzalloc((sizeof(char *) * num_parents), GFP_KERNEL);
	if (!parent_names)
		goto cleanup;

196
	of_clk_parent_fill(node, parent_names, num_parents);
197

198
	if (ti_clk_get_reg_addr(node, 0, &reg))
199 200 201 202
		goto cleanup;

	of_property_read_u32(node, "ti,bit-shift", &shift);

203 204
	of_property_read_u32(node, "ti,latch-bit", &latch);

205 206 207 208 209 210 211 212 213 214 215 216 217
	if (of_property_read_bool(node, "ti,index-starts-at-one"))
		clk_mux_flags |= CLK_MUX_INDEX_ONE;

	if (of_property_read_bool(node, "ti,set-rate-parent"))
		flags |= CLK_SET_RATE_PARENT;

	/* Generate bit-mask based on parent info */
	mask = num_parents;
	if (!(clk_mux_flags & CLK_MUX_INDEX_ONE))
		mask--;

	mask = (1 << fls(mask)) - 1;

218
	clk = _register_mux(NULL, node->name, parent_names, num_parents,
219 220
			    flags, &reg, shift, mask, latch, clk_mux_flags,
			    NULL);
221 222 223 224 225 226 227 228 229

	if (!IS_ERR(clk))
		of_clk_add_provider(node, of_clk_src_simple_get, clk);

cleanup:
	kfree(parent_names);
}
CLK_OF_DECLARE(mux_clk, "ti,mux-clock", of_mux_clk_setup);

230 231
struct clk_hw *ti_clk_build_component_mux(struct ti_clk_mux *setup)
{
232
	struct clk_omap_mux *mux;
233 234 235 236 237 238 239 240 241 242
	int num_parents;

	if (!setup)
		return NULL;

	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
	if (!mux)
		return ERR_PTR(-ENOMEM);

	mux->shift = setup->bit_shift;
243
	mux->latch = -EINVAL;
244

245 246
	mux->reg.index = setup->module;
	mux->reg.offset = setup->reg;
247 248 249 250 251 252 253 254 255 256 257 258

	if (setup->flags & CLKF_INDEX_STARTS_AT_ONE)
		mux->flags |= CLK_MUX_INDEX_ONE;

	num_parents = setup->num_parents;

	mux->mask = num_parents - 1;
	mux->mask = (1 << fls(mux->mask)) - 1;

	return &mux->hw;
}

259 260
static void __init of_ti_composite_mux_clk_setup(struct device_node *node)
{
261
	struct clk_omap_mux *mux;
262
	unsigned int num_parents;
263 264 265 266 267 268
	u32 val;

	mux = kzalloc(sizeof(*mux), GFP_KERNEL);
	if (!mux)
		return;

269
	if (ti_clk_get_reg_addr(node, 0, &mux->reg))
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
		goto cleanup;

	if (!of_property_read_u32(node, "ti,bit-shift", &val))
		mux->shift = val;

	if (of_property_read_bool(node, "ti,index-starts-at-one"))
		mux->flags |= CLK_MUX_INDEX_ONE;

	num_parents = of_clk_get_parent_count(node);

	if (num_parents < 2) {
		pr_err("%s must have parents\n", node->name);
		goto cleanup;
	}

	mux->mask = num_parents - 1;
	mux->mask = (1 << fls(mux->mask)) - 1;

	if (!ti_clk_add_component(node, &mux->hw, CLK_COMPONENT_TYPE_MUX))
		return;

cleanup:
	kfree(mux);
}
CLK_OF_DECLARE(ti_composite_mux_clk_setup, "ti,composite-mux-clock",
	       of_ti_composite_mux_clk_setup);