qm.h 10.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
/* SPDX-License-Identifier: GPL-2.0 */
/* Copyright (c) 2019 HiSilicon Limited. */
#ifndef HISI_ACC_QM_H
#define HISI_ACC_QM_H

#include <linux/bitfield.h>
#include <linux/iopoll.h>
#include <linux/module.h>
#include <linux/pci.h>

11 12
#define QM_QNUM_V1			4096
#define QM_QNUM_V2			1024
13 14
#define QM_MAX_VFS_NUM_V2		63

15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
/* qm user domain */
#define QM_ARUSER_M_CFG_1		0x100088
#define AXUSER_SNOOP_ENABLE		BIT(30)
#define AXUSER_CMD_TYPE			GENMASK(14, 12)
#define AXUSER_CMD_SMMU_NORMAL		1
#define AXUSER_NS			BIT(6)
#define AXUSER_NO			BIT(5)
#define AXUSER_FP			BIT(4)
#define AXUSER_SSV			BIT(0)
#define AXUSER_BASE			(AXUSER_SNOOP_ENABLE |		\
					FIELD_PREP(AXUSER_CMD_TYPE,	\
					AXUSER_CMD_SMMU_NORMAL) |	\
					AXUSER_NS | AXUSER_NO | AXUSER_FP)
#define QM_ARUSER_M_CFG_ENABLE		0x100090
#define ARUSER_M_CFG_ENABLE		0xfffffffe
#define QM_AWUSER_M_CFG_1		0x100098
#define QM_AWUSER_M_CFG_ENABLE		0x1000a0
#define AWUSER_M_CFG_ENABLE		0xfffffffe
#define QM_WUSER_M_CFG_ENABLE		0x1000a8
#define WUSER_M_CFG_ENABLE		0xffffffff

/* qm cache */
#define QM_CACHE_CTL			0x100050
#define SQC_CACHE_ENABLE		BIT(0)
#define CQC_CACHE_ENABLE		BIT(1)
#define SQC_CACHE_WB_ENABLE		BIT(4)
#define SQC_CACHE_WB_THRD		GENMASK(10, 5)
#define CQC_CACHE_WB_ENABLE		BIT(11)
#define CQC_CACHE_WB_THRD		GENMASK(17, 12)
#define QM_AXI_M_CFG			0x1000ac
#define AXI_M_CFG			0xffff
#define QM_AXI_M_CFG_ENABLE		0x1000b0
47
#define AM_CFG_SINGLE_PORT_MAX_TRANS	0x300014
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
#define AXI_M_CFG_ENABLE		0xffffffff
#define QM_PEH_AXUSER_CFG		0x1000cc
#define QM_PEH_AXUSER_CFG_ENABLE	0x1000d0
#define PEH_AXUSER_CFG			0x401001
#define PEH_AXUSER_CFG_ENABLE		0xffffffff

#define QM_AXI_RRESP			BIT(0)
#define QM_AXI_BRESP			BIT(1)
#define QM_ECC_MBIT			BIT(2)
#define QM_ECC_1BIT			BIT(3)
#define QM_ACC_GET_TASK_TIMEOUT		BIT(4)
#define QM_ACC_DO_TASK_TIMEOUT		BIT(5)
#define QM_ACC_WB_NOT_READY_TIMEOUT	BIT(6)
#define QM_SQ_CQ_VF_INVALID		BIT(7)
#define QM_CQ_VF_INVALID		BIT(8)
#define QM_SQ_VF_INVALID		BIT(9)
#define QM_DB_TIMEOUT			BIT(10)
#define QM_OF_FIFO_OF			BIT(11)
#define QM_DB_RANDOM_INVALID		BIT(12)
67 68
#define QM_MAILBOX_TIMEOUT		BIT(13)
#define QM_FLR_TIMEOUT			BIT(14)
69 70 71

#define QM_BASE_NFE	(QM_AXI_RRESP | QM_AXI_BRESP | QM_ECC_MBIT | \
			 QM_ACC_GET_TASK_TIMEOUT | QM_DB_TIMEOUT | \
72 73
			 QM_OF_FIFO_OF | QM_DB_RANDOM_INVALID | \
			 QM_MAILBOX_TIMEOUT | QM_FLR_TIMEOUT)
74 75 76
#define QM_BASE_CE			QM_ECC_1BIT

#define QM_Q_DEPTH			1024
77
#define QM_MIN_QNUM                     2
78 79
#define HISI_ACC_SGL_SGE_NR_MAX		255

80 81 82
/* page number for queue file region */
#define QM_DOORBELL_PAGE_NR		1

83 84 85 86 87
/* uacce mode of the driver */
#define UACCE_MODE_NOUACCE		0 /* don't use uacce */
#define UACCE_MODE_SVA			1 /* use uacce sva mode */
#define UACCE_MODE_DESC	"0(default) means only register to crypto, 1 means both register to crypto and uacce"

88 89 90 91 92 93 94 95 96 97 98 99 100
enum qm_stop_reason {
	QM_NORMAL,
	QM_SOFT_RESET,
	QM_FLR,
};

enum qm_state {
	QM_INIT = 0,
	QM_START,
	QM_CLOSE,
	QM_STOP,
};

101
enum qp_state {
102 103
	QP_INIT = 1,
	QP_START,
104
	QP_STOP,
105
	QP_CLOSE,
106 107 108 109 110 111
};

enum qm_hw_ver {
	QM_HW_UNKNOWN = -1,
	QM_HW_V1 = 0x20,
	QM_HW_V2 = 0x21,
112
	QM_HW_V3 = 0x30,
113 114 115 116
};

enum qm_fun_type {
	QM_HW_PF,
117
	QM_HW_VF,
118 119
};

120
enum qm_debug_file {
121
	CURRENT_QM,
122 123 124 125 126
	CURRENT_Q,
	CLEAR_ENABLE,
	DEBUG_FILE_NUM,
};

127 128 129 130 131 132 133 134
struct qm_dfx {
	atomic64_t err_irq_cnt;
	atomic64_t aeq_irq_cnt;
	atomic64_t abnormal_irq_cnt;
	atomic64_t create_qp_err_cnt;
	atomic64_t mb_err_cnt;
};

135 136 137 138 139 140 141 142
struct debugfs_file {
	enum qm_debug_file index;
	struct mutex lock;
	struct qm_debug *debug;
};

struct qm_debug {
	u32 curr_qm_qp_num;
143 144
	u32 sqe_mask_offset;
	u32 sqe_mask_len;
145
	struct qm_dfx dfx;
146 147 148 149 150
	struct dentry *debug_root;
	struct dentry *qm_d;
	struct debugfs_file files[DEBUG_FILE_NUM];
};

151 152 153 154 155 156 157 158 159 160 161
struct qm_dma {
	void *va;
	dma_addr_t dma;
	size_t size;
};

struct hisi_qm_status {
	u32 eq_head;
	bool eqc_phase;
	u32 aeq_head;
	bool aeqc_phase;
162 163
	atomic_t flags;
	int stop_reason;
164 165
};

166 167 168
struct hisi_qm;

struct hisi_qm_err_info {
169 170 171
	char *acpi_rst;
	u32 msi_wr_port;
	u32 ecc_2bits_mask;
172
	u32 dev_ce_mask;
173 174 175 176 177
	u32 ce;
	u32 nfe;
	u32 fe;
};

178 179 180 181 182
struct hisi_qm_err_status {
	u32 is_qm_ecc_mbit;
	u32 is_dev_ecc_mbit;
};

183
struct hisi_qm_err_ini {
184
	int (*hw_init)(struct hisi_qm *qm);
185 186
	void (*hw_err_enable)(struct hisi_qm *qm);
	void (*hw_err_disable)(struct hisi_qm *qm);
187
	u32 (*get_dev_hw_err_status)(struct hisi_qm *qm);
188 189 190
	void (*clear_dev_hw_err_status)(struct hisi_qm *qm, u32 err_sts);
	void (*open_axi_master_ooo)(struct hisi_qm *qm);
	void (*close_axi_master_ooo)(struct hisi_qm *qm);
191 192
	void (*open_sva_prefetch)(struct hisi_qm *qm);
	void (*close_sva_prefetch)(struct hisi_qm *qm);
193
	void (*log_dev_hw_err)(struct hisi_qm *qm, u32 err_sts);
194
	void (*err_info_init)(struct hisi_qm *qm);
195 196
};

197 198 199
struct hisi_qm_list {
	struct mutex lock;
	struct list_head list;
200 201
	int (*register_to_crypto)(struct hisi_qm *qm);
	void (*unregister_from_crypto)(struct hisi_qm *qm);
202 203
};

204 205
struct hisi_qm {
	enum qm_hw_ver ver;
206
	enum qm_fun_type fun_type;
207 208 209
	const char *dev_name;
	struct pci_dev *pdev;
	void __iomem *io_base;
210
	void __iomem *db_io_base;
211 212 213
	u32 sqe_size;
	u32 qp_base;
	u32 qp_num;
214
	u32 qp_in_used;
215
	u32 ctrl_qp_num;
216
	u32 max_qp_num;
217
	u32 vfs_num;
218
	u32 db_interval;
219
	struct list_head list;
220
	struct hisi_qm_list *qm_list;
221 222 223 224 225 226 227 228 229 230 231 232

	struct qm_dma qdma;
	struct qm_sqc *sqc;
	struct qm_cqc *cqc;
	struct qm_eqe *eqe;
	struct qm_aeqe *aeqe;
	dma_addr_t sqc_dma;
	dma_addr_t cqc_dma;
	dma_addr_t eqe_dma;
	dma_addr_t aeqe_dma;

	struct hisi_qm_status status;
233
	const struct hisi_qm_err_ini *err_ini;
234
	struct hisi_qm_err_info err_info;
235
	struct hisi_qm_err_status err_status;
236
	unsigned long misc_ctl; /* driver removing and reset sched */
237

238
	struct rw_semaphore qps_lock;
239 240
	struct idr qp_idr;
	struct hisi_qp *qp_array;
241 242 243 244 245

	struct mutex mailbox_lock;

	const struct hisi_qm_hw_ops *ops;

246 247
	struct qm_debug debug;

248 249
	u32 error_mask;

250 251
	struct workqueue_struct *wq;
	struct work_struct work;
252
	struct work_struct rst_work;
253

254 255
	const char *algs;
	bool use_sva;
256
	bool is_frozen;
257 258 259

	/* doorbell isolation enable */
	bool use_db_isolation;
260
	resource_size_t phys_base;
261
	resource_size_t db_phys_base;
262
	struct uacce_device *uacce;
263
	int mode;
264 265 266 267 268 269 270
};

struct hisi_qp_status {
	atomic_t used;
	u16 sq_tail;
	u16 cq_head;
	bool cqc_phase;
271
	atomic_t flags;
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
};

struct hisi_qp_ops {
	int (*fill_sqe)(void *sqe, void *q_parm, void *d_parm);
};

struct hisi_qp {
	u32 qp_id;
	u8 alg_type;
	u8 req_type;

	struct qm_dma qdma;
	void *sqe;
	struct qm_cqe *cqe;
	dma_addr_t sqe_dma;
	dma_addr_t cqe_dma;

	struct hisi_qp_status qp_status;
	struct hisi_qp_ops *hw_ops;
	void *qp_ctx;
	void (*req_cb)(struct hisi_qp *qp, void *data);
293
	void (*event_cb)(struct hisi_qp *qp);
294 295

	struct hisi_qm *qm;
296
	bool is_resetting;
297
	bool is_in_kernel;
298 299
	u16 pasid;
	struct uacce_queue *uacce_q;
300 301
};

302 303 304 305 306 307 308 309 310 311 312 313 314
static inline int q_num_set(const char *val, const struct kernel_param *kp,
			    unsigned int device)
{
	struct pci_dev *pdev = pci_get_device(PCI_VENDOR_ID_HUAWEI,
					      device, NULL);
	u32 n, q_num;
	int ret;

	if (!val)
		return -EINVAL;

	if (!pdev) {
		q_num = min_t(u32, QM_QNUM_V1, QM_QNUM_V2);
315
		pr_info("No device found currently, suppose queue number is %u\n",
316 317
			q_num);
	} else {
318
		if (pdev->revision == QM_HW_V1)
319
			q_num = QM_QNUM_V1;
320
		else
321 322 323 324
			q_num = QM_QNUM_V2;
	}

	ret = kstrtou32(val, 10, &n);
325
	if (ret || n < QM_MIN_QNUM || n > q_num)
326 327 328 329 330
		return -EINVAL;

	return param_set_int(val, kp);
}

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
static inline int vfs_num_set(const char *val, const struct kernel_param *kp)
{
	u32 n;
	int ret;

	if (!val)
		return -EINVAL;

	ret = kstrtou32(val, 10, &n);
	if (ret < 0)
		return ret;

	if (n > QM_MAX_VFS_NUM_V2)
		return -EINVAL;

	return param_set_int(val, kp);
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
static inline int mode_set(const char *val, const struct kernel_param *kp)
{
	u32 n;
	int ret;

	if (!val)
		return -EINVAL;

	ret = kstrtou32(val, 10, &n);
	if (ret != 0 || (n != UACCE_MODE_SVA &&
			 n != UACCE_MODE_NOUACCE))
		return -EINVAL;

	return param_set_int(val, kp);
}

static inline int uacce_mode_set(const char *val, const struct kernel_param *kp)
{
	return mode_set(val, kp);
}

370 371 372 373 374 375
static inline void hisi_qm_init_list(struct hisi_qm_list *qm_list)
{
	INIT_LIST_HEAD(&qm_list->list);
	mutex_init(&qm_list->lock);
}

376 377 378
int hisi_qm_init(struct hisi_qm *qm);
void hisi_qm_uninit(struct hisi_qm *qm);
int hisi_qm_start(struct hisi_qm *qm);
379
int hisi_qm_stop(struct hisi_qm *qm, enum qm_stop_reason r);
380 381 382 383 384
struct hisi_qp *hisi_qm_create_qp(struct hisi_qm *qm, u8 alg_type);
int hisi_qm_start_qp(struct hisi_qp *qp, unsigned long arg);
int hisi_qm_stop_qp(struct hisi_qp *qp);
void hisi_qm_release_qp(struct hisi_qp *qp);
int hisi_qp_send(struct hisi_qp *qp, const void *msg);
385
int hisi_qm_get_free_qp_num(struct hisi_qm *qm);
386
int hisi_qm_get_vft(struct hisi_qm *qm, u32 *base, u32 *number);
387
void hisi_qm_debug_init(struct hisi_qm *qm);
388
enum qm_hw_ver hisi_qm_get_hw_version(struct pci_dev *pdev);
389
void hisi_qm_debug_regs_clear(struct hisi_qm *qm);
390
int hisi_qm_sriov_enable(struct pci_dev *pdev, int max_vfs);
391
int hisi_qm_sriov_disable(struct pci_dev *pdev, bool is_frozen);
392
int hisi_qm_sriov_configure(struct pci_dev *pdev, int num_vfs);
393 394
void hisi_qm_dev_err_init(struct hisi_qm *qm);
void hisi_qm_dev_err_uninit(struct hisi_qm *qm);
395 396
pci_ers_result_t hisi_qm_dev_err_detected(struct pci_dev *pdev,
					  pci_channel_state_t state);
397
pci_ers_result_t hisi_qm_dev_slot_reset(struct pci_dev *pdev);
S
Shukun Tan 已提交
398 399
void hisi_qm_reset_prepare(struct pci_dev *pdev);
void hisi_qm_reset_done(struct pci_dev *pdev);
400 401 402 403 404 405 406 407 408 409 410

struct hisi_acc_sgl_pool;
struct hisi_acc_hw_sgl *hisi_acc_sg_buf_map_to_hw_sgl(struct device *dev,
	struct scatterlist *sgl, struct hisi_acc_sgl_pool *pool,
	u32 index, dma_addr_t *hw_sgl_dma);
void hisi_acc_sg_buf_unmap(struct device *dev, struct scatterlist *sgl,
			   struct hisi_acc_hw_sgl *hw_sgl);
struct hisi_acc_sgl_pool *hisi_acc_create_sgl_pool(struct device *dev,
						   u32 count, u32 sge_nr);
void hisi_acc_free_sgl_pool(struct device *dev,
			    struct hisi_acc_sgl_pool *pool);
411 412 413
int hisi_qm_alloc_qps_node(struct hisi_qm_list *qm_list, int qp_num,
			   u8 alg_type, int node, struct hisi_qp **qps);
void hisi_qm_free_qps(struct hisi_qp **qps, int qp_num);
414
void hisi_qm_dev_shutdown(struct pci_dev *pdev);
415
void hisi_qm_wait_task_finish(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
416 417
int hisi_qm_alg_register(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
void hisi_qm_alg_unregister(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
418
#endif