cpsw.c 71.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Texas Instruments Ethernet Switch Driver
 *
 * Copyright (C) 2012 Texas Instruments
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation version 2.
 *
 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
 * kind, whether express or implied; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

#include <linux/kernel.h>
#include <linux/io.h>
#include <linux/clk.h>
#include <linux/timer.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/irqreturn.h>
#include <linux/interrupt.h>
#include <linux/if_ether.h>
#include <linux/etherdevice.h>
#include <linux/netdevice.h>
27
#include <linux/net_tstamp.h>
28 29 30
#include <linux/phy.h>
#include <linux/workqueue.h>
#include <linux/delay.h>
31
#include <linux/pm_runtime.h>
32
#include <linux/gpio.h>
33
#include <linux/of.h>
34
#include <linux/of_mdio.h>
35 36
#include <linux/of_net.h>
#include <linux/of_device.h>
37
#include <linux/if_vlan.h>
38

39
#include <linux/pinctrl/consumer.h>
40

41
#include "cpsw.h"
42
#include "cpsw_ale.h"
43
#include "cpts.h"
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
#include "davinci_cpdma.h"

#define CPSW_DEBUG	(NETIF_MSG_HW		| NETIF_MSG_WOL		| \
			 NETIF_MSG_DRV		| NETIF_MSG_LINK	| \
			 NETIF_MSG_IFUP		| NETIF_MSG_INTR	| \
			 NETIF_MSG_PROBE	| NETIF_MSG_TIMER	| \
			 NETIF_MSG_IFDOWN	| NETIF_MSG_RX_ERR	| \
			 NETIF_MSG_TX_ERR	| NETIF_MSG_TX_DONE	| \
			 NETIF_MSG_PKTDATA	| NETIF_MSG_TX_QUEUED	| \
			 NETIF_MSG_RX_STATUS)

#define cpsw_info(priv, type, format, ...)		\
do {								\
	if (netif_msg_##type(priv) && net_ratelimit())		\
		dev_info(priv->dev, format, ## __VA_ARGS__);	\
} while (0)

#define cpsw_err(priv, type, format, ...)		\
do {								\
	if (netif_msg_##type(priv) && net_ratelimit())		\
		dev_err(priv->dev, format, ## __VA_ARGS__);	\
} while (0)

#define cpsw_dbg(priv, type, format, ...)		\
do {								\
	if (netif_msg_##type(priv) && net_ratelimit())		\
		dev_dbg(priv->dev, format, ## __VA_ARGS__);	\
} while (0)

#define cpsw_notice(priv, type, format, ...)		\
do {								\
	if (netif_msg_##type(priv) && net_ratelimit())		\
		dev_notice(priv->dev, format, ## __VA_ARGS__);	\
} while (0)

79 80
#define ALE_ALL_PORTS		0x7

81 82 83 84
#define CPSW_MAJOR_VERSION(reg)		(reg >> 8 & 0x7)
#define CPSW_MINOR_VERSION(reg)		(reg & 0xff)
#define CPSW_RTL_VERSION(reg)		((reg >> 11) & 0x1f)

85 86
#define CPSW_VERSION_1		0x19010a
#define CPSW_VERSION_2		0x19010c
87
#define CPSW_VERSION_3		0x19010f
88
#define CPSW_VERSION_4		0x190112
89 90 91 92 93 94 95 96 97

#define HOST_PORT_NUM		0
#define SLIVER_SIZE		0x40

#define CPSW1_HOST_PORT_OFFSET	0x028
#define CPSW1_SLAVE_OFFSET	0x050
#define CPSW1_SLAVE_SIZE	0x040
#define CPSW1_CPDMA_OFFSET	0x100
#define CPSW1_STATERAM_OFFSET	0x200
98
#define CPSW1_HW_STATS		0x400
99 100 101 102 103 104 105 106
#define CPSW1_CPTS_OFFSET	0x500
#define CPSW1_ALE_OFFSET	0x600
#define CPSW1_SLIVER_OFFSET	0x700

#define CPSW2_HOST_PORT_OFFSET	0x108
#define CPSW2_SLAVE_OFFSET	0x200
#define CPSW2_SLAVE_SIZE	0x100
#define CPSW2_CPDMA_OFFSET	0x800
107
#define CPSW2_HW_STATS		0x900
108 109 110 111 112 113
#define CPSW2_STATERAM_OFFSET	0xa00
#define CPSW2_CPTS_OFFSET	0xc00
#define CPSW2_ALE_OFFSET	0xd00
#define CPSW2_SLIVER_OFFSET	0xd80
#define CPSW2_BD_OFFSET		0x2000

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
#define CPDMA_RXTHRESH		0x0c0
#define CPDMA_RXFREE		0x0e0
#define CPDMA_TXHDP		0x00
#define CPDMA_RXHDP		0x20
#define CPDMA_TXCP		0x40
#define CPDMA_RXCP		0x60

#define CPSW_POLL_WEIGHT	64
#define CPSW_MIN_PACKET_SIZE	60
#define CPSW_MAX_PACKET_SIZE	(1500 + 14 + 4 + 4)

#define RX_PRIORITY_MAPPING	0x76543210
#define TX_PRIORITY_MAPPING	0x33221100
#define CPDMA_TX_PRIORITY_MAP	0x76543210

129 130 131
#define CPSW_VLAN_AWARE		BIT(1)
#define CPSW_ALE_VLAN_AWARE	1

132 133 134
#define CPSW_FIFO_NORMAL_MODE		(0 << 16)
#define CPSW_FIFO_DUAL_MAC_MODE		(1 << 16)
#define CPSW_FIFO_RATE_LIMIT_MODE	(2 << 16)
135

136 137 138 139 140 141 142
#define CPSW_INTPACEEN		(0x3f << 16)
#define CPSW_INTPRESCALE_MASK	(0x7FF << 0)
#define CPSW_CMINTMAX_CNT	63
#define CPSW_CMINTMIN_CNT	2
#define CPSW_CMINTMAX_INTVL	(1000 / CPSW_CMINTMIN_CNT)
#define CPSW_CMINTMIN_INTVL	((1000 / CPSW_CMINTMAX_CNT) + 1)

143 144 145 146
#define cpsw_slave_index(priv)				\
		((priv->data.dual_emac) ? priv->emac_port :	\
		priv->data.active_slave)

147 148 149 150 151 152 153 154 155 156 157 158
static int debug_level;
module_param(debug_level, int, 0);
MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");

static int ale_ageout = 10;
module_param(ale_ageout, int, 0);
MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");

static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
module_param(rx_packet_max, int, 0);
MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");

159
struct cpsw_wr_regs {
160 161 162 163 164 165 166 167
	u32	id_ver;
	u32	soft_reset;
	u32	control;
	u32	int_control;
	u32	rx_thresh_en;
	u32	rx_en;
	u32	tx_en;
	u32	misc_en;
168 169 170 171 172 173 174 175 176
	u32	mem_allign1[8];
	u32	rx_thresh_stat;
	u32	rx_stat;
	u32	tx_stat;
	u32	misc_stat;
	u32	mem_allign2[8];
	u32	rx_imax;
	u32	tx_imax;

177 178
};

179
struct cpsw_ss_regs {
180 181 182 183 184
	u32	id_ver;
	u32	control;
	u32	soft_reset;
	u32	stat_port_en;
	u32	ptype;
185 186 187 188 189 190 191 192
	u32	soft_idle;
	u32	thru_rate;
	u32	gap_thresh;
	u32	tx_start_wds;
	u32	flow_control;
	u32	vlan_ltype;
	u32	ts_ltype;
	u32	dlr_ltype;
193 194
};

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
/* CPSW_PORT_V1 */
#define CPSW1_MAX_BLKS      0x00 /* Maximum FIFO Blocks */
#define CPSW1_BLK_CNT       0x04 /* FIFO Block Usage Count (Read Only) */
#define CPSW1_TX_IN_CTL     0x08 /* Transmit FIFO Control */
#define CPSW1_PORT_VLAN     0x0c /* VLAN Register */
#define CPSW1_TX_PRI_MAP    0x10 /* Tx Header Priority to Switch Pri Mapping */
#define CPSW1_TS_CTL        0x14 /* Time Sync Control */
#define CPSW1_TS_SEQ_LTYPE  0x18 /* Time Sync Sequence ID Offset and Msg Type */
#define CPSW1_TS_VLAN       0x1c /* Time Sync VLAN1 and VLAN2 */

/* CPSW_PORT_V2 */
#define CPSW2_CONTROL       0x00 /* Control Register */
#define CPSW2_MAX_BLKS      0x08 /* Maximum FIFO Blocks */
#define CPSW2_BLK_CNT       0x0c /* FIFO Block Usage Count (Read Only) */
#define CPSW2_TX_IN_CTL     0x10 /* Transmit FIFO Control */
#define CPSW2_PORT_VLAN     0x14 /* VLAN Register */
#define CPSW2_TX_PRI_MAP    0x18 /* Tx Header Priority to Switch Pri Mapping */
#define CPSW2_TS_SEQ_MTYPE  0x1c /* Time Sync Sequence ID Offset and Msg Type */

/* CPSW_PORT_V1 and V2 */
#define SA_LO               0x20 /* CPGMAC_SL Source Address Low */
#define SA_HI               0x24 /* CPGMAC_SL Source Address High */
#define SEND_PERCENT        0x28 /* Transmit Queue Send Percentages */

/* CPSW_PORT_V2 only */
#define RX_DSCP_PRI_MAP0    0x30 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP1    0x34 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP2    0x38 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP3    0x3c /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP4    0x40 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP5    0x44 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP6    0x48 /* Rx DSCP Priority to Rx Packet Mapping */
#define RX_DSCP_PRI_MAP7    0x4c /* Rx DSCP Priority to Rx Packet Mapping */

/* Bit definitions for the CPSW2_CONTROL register */
#define PASS_PRI_TAGGED     (1<<24) /* Pass Priority Tagged */
#define VLAN_LTYPE2_EN      (1<<21) /* VLAN LTYPE 2 enable */
#define VLAN_LTYPE1_EN      (1<<20) /* VLAN LTYPE 1 enable */
#define DSCP_PRI_EN         (1<<16) /* DSCP Priority Enable */
#define TS_320              (1<<14) /* Time Sync Dest Port 320 enable */
#define TS_319              (1<<13) /* Time Sync Dest Port 319 enable */
#define TS_132              (1<<12) /* Time Sync Dest IP Addr 132 enable */
#define TS_131              (1<<11) /* Time Sync Dest IP Addr 131 enable */
#define TS_130              (1<<10) /* Time Sync Dest IP Addr 130 enable */
#define TS_129              (1<<9)  /* Time Sync Dest IP Addr 129 enable */
240 241
#define TS_TTL_NONZERO      (1<<8)  /* Time Sync Time To Live Non-zero enable */
#define TS_ANNEX_F_EN       (1<<6)  /* Time Sync Annex F enable */
242 243 244 245 246 247
#define TS_ANNEX_D_EN       (1<<4)  /* Time Sync Annex D enable */
#define TS_LTYPE2_EN        (1<<3)  /* Time Sync LTYPE 2 enable */
#define TS_LTYPE1_EN        (1<<2)  /* Time Sync LTYPE 1 enable */
#define TS_TX_EN            (1<<1)  /* Time Sync Transmit Enable */
#define TS_RX_EN            (1<<0)  /* Time Sync Receive Enable */

248 249 250
#define CTRL_V2_TS_BITS \
	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
	 TS_TTL_NONZERO  | TS_ANNEX_D_EN | TS_LTYPE1_EN)
251

252 253 254 255 256 257 258 259 260 261 262 263 264
#define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
#define CTRL_V2_TX_TS_BITS  (CTRL_V2_TS_BITS | TS_TX_EN)
#define CTRL_V2_RX_TS_BITS  (CTRL_V2_TS_BITS | TS_RX_EN)


#define CTRL_V3_TS_BITS \
	(TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
	 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
	 TS_LTYPE1_EN)

#define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
#define CTRL_V3_TX_TS_BITS  (CTRL_V3_TS_BITS | TS_TX_EN)
#define CTRL_V3_RX_TS_BITS  (CTRL_V3_TS_BITS | TS_RX_EN)
265 266 267 268 269 270 271 272 273

/* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
#define TS_SEQ_ID_OFFSET_SHIFT   (16)    /* Time Sync Sequence ID Offset */
#define TS_SEQ_ID_OFFSET_MASK    (0x3f)
#define TS_MSG_TYPE_EN_SHIFT     (0)     /* Time Sync Message Type Enable */
#define TS_MSG_TYPE_EN_MASK      (0xffff)

/* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
#define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
274

275 276 277 278 279 280 281 282
/* Bit definitions for the CPSW1_TS_CTL register */
#define CPSW_V1_TS_RX_EN		BIT(0)
#define CPSW_V1_TS_TX_EN		BIT(4)
#define CPSW_V1_MSG_TYPE_OFS		16

/* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
#define CPSW_V1_SEQ_ID_OFS_SHIFT	16

283 284 285
struct cpsw_host_regs {
	u32	max_blks;
	u32	blk_cnt;
286
	u32	tx_in_ctl;
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
	u32	port_vlan;
	u32	tx_pri_map;
	u32	cpdma_tx_pri_map;
	u32	cpdma_rx_chan_map;
};

struct cpsw_sliver_regs {
	u32	id_ver;
	u32	mac_control;
	u32	mac_status;
	u32	soft_reset;
	u32	rx_maxlen;
	u32	__reserved_0;
	u32	rx_pause;
	u32	tx_pause;
	u32	__reserved_1;
	u32	rx_pri_map;
};

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
struct cpsw_hw_stats {
	u32	rxgoodframes;
	u32	rxbroadcastframes;
	u32	rxmulticastframes;
	u32	rxpauseframes;
	u32	rxcrcerrors;
	u32	rxaligncodeerrors;
	u32	rxoversizedframes;
	u32	rxjabberframes;
	u32	rxundersizedframes;
	u32	rxfragments;
	u32	__pad_0[2];
	u32	rxoctets;
	u32	txgoodframes;
	u32	txbroadcastframes;
	u32	txmulticastframes;
	u32	txpauseframes;
	u32	txdeferredframes;
	u32	txcollisionframes;
	u32	txsinglecollframes;
	u32	txmultcollframes;
	u32	txexcessivecollisions;
	u32	txlatecollisions;
	u32	txunderrun;
	u32	txcarriersenseerrors;
	u32	txoctets;
	u32	octetframes64;
	u32	octetframes65t127;
	u32	octetframes128t255;
	u32	octetframes256t511;
	u32	octetframes512t1023;
	u32	octetframes1024tup;
	u32	netoctets;
	u32	rxsofoverruns;
	u32	rxmofoverruns;
	u32	rxdmaoverruns;
};

344
struct cpsw_slave {
345
	void __iomem			*regs;
346 347 348 349 350
	struct cpsw_sliver_regs __iomem	*sliver;
	int				slave_num;
	u32				mac_control;
	struct cpsw_slave_data		*data;
	struct phy_device		*phy;
351 352 353
	struct net_device		*ndev;
	u32				port_vlan;
	u32				open_stat;
354 355
};

356 357 358 359 360 361 362 363 364 365
static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
{
	return __raw_readl(slave->regs + offset);
}

static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
{
	__raw_writel(val, slave->regs + offset);
}

366
struct cpsw_common {
367
	struct device			*dev;
368 369 370
};

struct cpsw_priv {
371
	struct net_device		*ndev;
372 373
	struct napi_struct		napi_rx;
	struct napi_struct		napi_tx;
374 375
	struct device			*dev;
	struct cpsw_platform_data	data;
376 377
	struct cpsw_ss_regs __iomem	*regs;
	struct cpsw_wr_regs __iomem	*wr_regs;
378
	u8 __iomem			*hw_stats;
379 380
	struct cpsw_host_regs __iomem	*host_port_regs;
	u32				msg_enable;
381
	u32				version;
382 383
	u32				coal_intvl;
	u32				bus_freq_mhz;
384 385 386 387 388 389
	int				rx_packet_max;
	u8				mac_addr[ETH_ALEN];
	struct cpsw_slave		*slaves;
	struct cpdma_ctlr		*dma;
	struct cpdma_chan		*txch, *rxch;
	struct cpsw_ale			*ale;
390 391
	bool				rx_pause;
	bool				tx_pause;
392 393 394
	bool				quirk_irq;
	bool				rx_irq_disabled;
	bool				tx_irq_disabled;
395 396 397
	/* snapshot of IRQ numbers */
	u32 irqs_table[4];
	u32 num_irqs;
398
	struct cpts *cpts;
399
	u32 emac_port;
400
	struct cpsw_common *cpsw;
401 402
};

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
struct cpsw_stats {
	char stat_string[ETH_GSTRING_LEN];
	int type;
	int sizeof_stat;
	int stat_offset;
};

enum {
	CPSW_STATS,
	CPDMA_RX_STATS,
	CPDMA_TX_STATS,
};

#define CPSW_STAT(m)		CPSW_STATS,				\
				sizeof(((struct cpsw_hw_stats *)0)->m), \
				offsetof(struct cpsw_hw_stats, m)
#define CPDMA_RX_STAT(m)	CPDMA_RX_STATS,				   \
				sizeof(((struct cpdma_chan_stats *)0)->m), \
				offsetof(struct cpdma_chan_stats, m)
#define CPDMA_TX_STAT(m)	CPDMA_TX_STATS,				   \
				sizeof(((struct cpdma_chan_stats *)0)->m), \
				offsetof(struct cpdma_chan_stats, m)

static const struct cpsw_stats cpsw_gstrings_stats[] = {
	{ "Good Rx Frames", CPSW_STAT(rxgoodframes) },
	{ "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
	{ "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
	{ "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
	{ "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
	{ "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
	{ "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
	{ "Rx Jabbers", CPSW_STAT(rxjabberframes) },
	{ "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
	{ "Rx Fragments", CPSW_STAT(rxfragments) },
	{ "Rx Octets", CPSW_STAT(rxoctets) },
	{ "Good Tx Frames", CPSW_STAT(txgoodframes) },
	{ "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
	{ "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
	{ "Pause Tx Frames", CPSW_STAT(txpauseframes) },
	{ "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
	{ "Collisions", CPSW_STAT(txcollisionframes) },
	{ "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
	{ "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
	{ "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
	{ "Late Collisions", CPSW_STAT(txlatecollisions) },
	{ "Tx Underrun", CPSW_STAT(txunderrun) },
	{ "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
	{ "Tx Octets", CPSW_STAT(txoctets) },
	{ "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
	{ "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
	{ "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
	{ "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
	{ "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
	{ "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
	{ "Net Octets", CPSW_STAT(netoctets) },
	{ "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
	{ "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
	{ "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
	{ "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
	{ "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
	{ "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
	{ "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
	{ "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
	{ "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
	{ "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
	{ "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
	{ "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
	{ "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
	{ "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
	{ "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
	{ "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
	{ "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
	{ "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
	{ "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
	{ "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
	{ "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
	{ "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
	{ "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
	{ "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
	{ "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
	{ "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
	{ "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
	{ "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
	{ "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
};

#define CPSW_STATS_LEN	ARRAY_SIZE(cpsw_gstrings_stats)

491
#define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw)
492
#define napi_to_priv(napi)	container_of(napi, struct cpsw_priv, napi)
493 494
#define for_each_slave(priv, func, arg...)				\
	do {								\
495 496
		struct cpsw_slave *slave;				\
		int n;							\
497 498 499
		if (priv->data.dual_emac)				\
			(func)((priv)->slaves + priv->emac_port, ##arg);\
		else							\
500 501 502 503
			for (n = (priv)->data.slaves,			\
					slave = (priv)->slaves;		\
					n; n--)				\
				(func)(slave++, ##arg);			\
504 505
	} while (0)
#define cpsw_get_slave_priv(priv, __slave_no__)				\
506 507
	(((__slave_no__ < priv->data.slaves) &&				\
		(priv->slaves[__slave_no__].ndev)) ?			\
508 509 510 511 512 513 514
		netdev_priv(priv->slaves[__slave_no__].ndev) : NULL)	\

#define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb)		\
	do {								\
		if (!priv->data.dual_emac)				\
			break;						\
		if (CPDMA_RX_SOURCE_PORT(status) == 1) {		\
515
			ndev = priv->slaves[0].ndev;			\
516 517 518
			priv = netdev_priv(ndev);			\
			skb->dev = ndev;				\
		} else if (CPDMA_RX_SOURCE_PORT(status) == 2) {		\
519
			ndev = priv->slaves[1].ndev;			\
520 521 522
			priv = netdev_priv(ndev);			\
			skb->dev = ndev;				\
		}							\
523
	} while (0)
524 525 526 527 528
#define cpsw_add_mcast(priv, addr)					\
	do {								\
		if (priv->data.dual_emac) {				\
			struct cpsw_slave *slave = priv->slaves +	\
						priv->emac_port;	\
529
			int slave_port = cpsw_get_slave_port(		\
530 531
						slave->slave_num);	\
			cpsw_ale_add_mcast(priv->ale, addr,		\
532
				1 << slave_port | ALE_PORT_HOST,	\
533 534 535
				ALE_VLAN, slave->port_vlan, 0);		\
		} else {						\
			cpsw_ale_add_mcast(priv->ale, addr,		\
536
				ALE_ALL_PORTS,				\
537 538 539 540
				0, 0, 0);				\
		}							\
	} while (0)

541
static inline int cpsw_get_slave_port(u32 slave_num)
542
{
543
	return slave_num + 1;
544
}
545

546 547 548 549 550 551 552 553 554 555 556 557 558
static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	struct cpsw_ale *ale = priv->ale;
	int i;

	if (priv->data.dual_emac) {
		bool flag = false;

		/* Enabling promiscuous mode for one interface will be
		 * common for both the interface as the interface shares
		 * the same hardware resource.
		 */
559
		for (i = 0; i < priv->data.slaves; i++)
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
			if (priv->slaves[i].ndev->flags & IFF_PROMISC)
				flag = true;

		if (!enable && flag) {
			enable = true;
			dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
		}

		if (enable) {
			/* Enable Bypass */
			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);

			dev_dbg(&ndev->dev, "promiscuity enabled\n");
		} else {
			/* Disable Bypass */
			cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
			dev_dbg(&ndev->dev, "promiscuity disabled\n");
		}
	} else {
		if (enable) {
			unsigned long timeout = jiffies + HZ;

582 583
			/* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
			for (i = 0; i <= priv->data.slaves; i++) {
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
				cpsw_ale_control_set(ale, i,
						     ALE_PORT_NOLEARN, 1);
				cpsw_ale_control_set(ale, i,
						     ALE_PORT_NO_SA_UPDATE, 1);
			}

			/* Clear All Untouched entries */
			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
			do {
				cpu_relax();
				if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
					break;
			} while (time_after(timeout, jiffies));
			cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);

			/* Clear all mcast from ALE */
600
			cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1);
601 602 603 604 605

			/* Flood All Unicast Packets to Host port */
			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
			dev_dbg(&ndev->dev, "promiscuity enabled\n");
		} else {
606
			/* Don't Flood All Unicast Packets to Host port */
607 608
			cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);

609 610
			/* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
			for (i = 0; i <= priv->data.slaves; i++) {
611 612 613 614 615 616 617 618 619 620
				cpsw_ale_control_set(ale, i,
						     ALE_PORT_NOLEARN, 0);
				cpsw_ale_control_set(ale, i,
						     ALE_PORT_NO_SA_UPDATE, 0);
			}
			dev_dbg(&ndev->dev, "promiscuity disabled\n");
		}
	}
}

621 622 623
static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
624 625 626 627 628 629
	int vid;

	if (priv->data.dual_emac)
		vid = priv->slaves[priv->emac_port].port_vlan;
	else
		vid = priv->data.default_vlan;
630 631 632

	if (ndev->flags & IFF_PROMISC) {
		/* Enable promiscuous mode */
633
		cpsw_set_promiscious(ndev, true);
634
		cpsw_ale_set_allmulti(priv->ale, IFF_ALLMULTI);
635
		return;
636 637 638
	} else {
		/* Disable promiscuous mode */
		cpsw_set_promiscious(ndev, false);
639 640
	}

641 642 643
	/* Restore allmulti on vlans if necessary */
	cpsw_ale_set_allmulti(priv->ale, priv->ndev->flags & IFF_ALLMULTI);

644
	/* Clear all mcast from ALE */
645
	cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS, vid);
646 647 648 649 650 651

	if (!netdev_mc_empty(ndev)) {
		struct netdev_hw_addr *ha;

		/* program multicast address list into ALE register */
		netdev_for_each_mc_addr(ha, ndev) {
652
			cpsw_add_mcast(priv, (u8 *)ha->addr);
653 654 655 656
		}
	}
}

657 658
static void cpsw_intr_enable(struct cpsw_priv *priv)
{
659 660
	__raw_writel(0xFF, &priv->wr_regs->tx_en);
	__raw_writel(0xFF, &priv->wr_regs->rx_en);
661 662 663 664 665 666 667

	cpdma_ctlr_int_ctrl(priv->dma, true);
	return;
}

static void cpsw_intr_disable(struct cpsw_priv *priv)
{
668 669
	__raw_writel(0, &priv->wr_regs->tx_en);
	__raw_writel(0, &priv->wr_regs->rx_en);
670 671 672 673 674

	cpdma_ctlr_int_ctrl(priv->dma, false);
	return;
}

675
static void cpsw_tx_handler(void *token, int len, int status)
676 677 678 679 680
{
	struct sk_buff		*skb = token;
	struct net_device	*ndev = skb->dev;
	struct cpsw_priv	*priv = netdev_priv(ndev);

681 682 683
	/* Check whether the queue is stopped due to stalled tx dma, if the
	 * queue is stopped then start the queue as we have free desc for tx
	 */
684
	if (unlikely(netif_queue_stopped(ndev)))
685
		netif_wake_queue(ndev);
686
	cpts_tx_timestamp(priv->cpts, skb);
687 688
	ndev->stats.tx_packets++;
	ndev->stats.tx_bytes += len;
689 690 691
	dev_kfree_skb_any(skb);
}

692
static void cpsw_rx_handler(void *token, int len, int status)
693 694
{
	struct sk_buff		*skb = token;
695
	struct sk_buff		*new_skb;
696 697 698 699
	struct net_device	*ndev = skb->dev;
	struct cpsw_priv	*priv = netdev_priv(ndev);
	int			ret = 0;

700 701
	cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);

702
	if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
703 704 705 706 707 708 709 710 711 712 713 714 715 716
		bool ndev_status = false;
		struct cpsw_slave *slave = priv->slaves;
		int n;

		if (priv->data.dual_emac) {
			/* In dual emac mode check for all interfaces */
			for (n = priv->data.slaves; n; n--, slave++)
				if (netif_running(slave->ndev))
					ndev_status = true;
		}

		if (ndev_status && (status >= 0)) {
			/* The packet received is for the interface which
			 * is already down and the other interface is up
717
			 * and running, instead of freeing which results
718 719 720 721 722 723 724
			 * in reducing of the number of rx descriptor in
			 * DMA engine, requeue skb back to cpdma.
			 */
			new_skb = skb;
			goto requeue;
		}

725
		/* the interface is going down, skbs are purged */
726 727 728
		dev_kfree_skb_any(skb);
		return;
	}
729 730 731

	new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
	if (new_skb) {
732
		skb_put(skb, len);
733
		cpts_rx_timestamp(priv->cpts, skb);
734 735
		skb->protocol = eth_type_trans(skb, ndev);
		netif_receive_skb(skb);
736 737
		ndev->stats.rx_bytes += len;
		ndev->stats.rx_packets++;
738
	} else {
739
		ndev->stats.rx_dropped++;
740
		new_skb = skb;
741 742
	}

743
requeue:
744 745 746 747
	ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
			skb_tailroom(new_skb), 0);
	if (WARN_ON(ret < 0))
		dev_kfree_skb_any(new_skb);
748 749
}

750
static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
751 752
{
	struct cpsw_priv *priv = dev_id;
753

754
	writel(0, &priv->wr_regs->tx_en);
755 756
	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);

757 758 759 760 761
	if (priv->quirk_irq) {
		disable_irq_nosync(priv->irqs_table[1]);
		priv->tx_irq_disabled = true;
	}

762
	napi_schedule(&priv->napi_tx);
763 764 765 766 767 768 769 770
	return IRQ_HANDLED;
}

static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
{
	struct cpsw_priv *priv = dev_id;

	cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
771
	writel(0, &priv->wr_regs->rx_en);
772

773 774 775 776 777
	if (priv->quirk_irq) {
		disable_irq_nosync(priv->irqs_table[0]);
		priv->rx_irq_disabled = true;
	}

778
	napi_schedule(&priv->napi_rx);
779
	return IRQ_HANDLED;
780 781
}

782 783 784 785 786 787 788 789 790
static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
{
	struct cpsw_priv	*priv = napi_to_priv(napi_tx);
	int			num_tx;

	num_tx = cpdma_chan_process(priv->txch, budget);
	if (num_tx < budget) {
		napi_complete(napi_tx);
		writel(0xff, &priv->wr_regs->tx_en);
791 792 793 794
		if (priv->quirk_irq && priv->tx_irq_disabled) {
			priv->tx_irq_disabled = false;
			enable_irq(priv->irqs_table[1]);
		}
795 796 797 798 799 800
	}

	return num_tx;
}

static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
801
{
802
	struct cpsw_priv	*priv = napi_to_priv(napi_rx);
803
	int			num_rx;
804

805
	num_rx = cpdma_chan_process(priv->rxch, budget);
806
	if (num_rx < budget) {
807
		napi_complete(napi_rx);
808
		writel(0xff, &priv->wr_regs->rx_en);
809 810 811 812
		if (priv->quirk_irq && priv->rx_irq_disabled) {
			priv->rx_irq_disabled = false;
			enable_irq(priv->irqs_table[0]);
		}
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	}

	return num_rx;
}

static inline void soft_reset(const char *module, void __iomem *reg)
{
	unsigned long timeout = jiffies + HZ;

	__raw_writel(1, reg);
	do {
		cpu_relax();
	} while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));

	WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
}

#define mac_hi(mac)	(((mac)[0] << 0) | ((mac)[1] << 8) |	\
			 ((mac)[2] << 16) | ((mac)[3] << 24))
#define mac_lo(mac)	(((mac)[4] << 0) | ((mac)[5] << 8))

static void cpsw_set_slave_mac(struct cpsw_slave *slave,
			       struct cpsw_priv *priv)
{
837 838
	slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
	slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
839 840 841 842 843 844 845 846 847 848 849 850
}

static void _cpsw_adjust_link(struct cpsw_slave *slave,
			      struct cpsw_priv *priv, bool *link)
{
	struct phy_device	*phy = slave->phy;
	u32			mac_control = 0;
	u32			slave_port;

	if (!phy)
		return;

851
	slave_port = cpsw_get_slave_port(slave->slave_num);
852 853 854 855 856 857 858 859 860 861 862 863

	if (phy->link) {
		mac_control = priv->data.mac_control;

		/* enable forwarding */
		cpsw_ale_control_set(priv->ale, slave_port,
				     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);

		if (phy->speed == 1000)
			mac_control |= BIT(7);	/* GIGABITEN	*/
		if (phy->duplex)
			mac_control |= BIT(0);	/* FULLDUPLEXEN	*/
864 865 866 867

		/* set speed_in input in case RMII mode is used in 100Mbps */
		if (phy->speed == 100)
			mac_control |= BIT(15);
868 869
		else if (phy->speed == 10)
			mac_control |= BIT(18); /* In Band mode */
870

871 872 873 874 875 876
		if (priv->rx_pause)
			mac_control |= BIT(3);

		if (priv->tx_pause)
			mac_control |= BIT(4);

877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
		*link = true;
	} else {
		mac_control = 0;
		/* disable forwarding */
		cpsw_ale_control_set(priv->ale, slave_port,
				     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
	}

	if (mac_control != slave->mac_control) {
		phy_print_status(phy);
		__raw_writel(mac_control, &slave->sliver->mac_control);
	}

	slave->mac_control = mac_control;
}

static void cpsw_adjust_link(struct net_device *ndev)
{
	struct cpsw_priv	*priv = netdev_priv(ndev);
	bool			link = false;

	for_each_slave(priv, _cpsw_adjust_link, priv, &link);

	if (link) {
		netif_carrier_on(ndev);
		if (netif_running(ndev))
			netif_wake_queue(ndev);
	} else {
		netif_carrier_off(ndev);
		netif_stop_queue(ndev);
	}
}

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
static int cpsw_get_coalesce(struct net_device *ndev,
				struct ethtool_coalesce *coal)
{
	struct cpsw_priv *priv = netdev_priv(ndev);

	coal->rx_coalesce_usecs = priv->coal_intvl;
	return 0;
}

static int cpsw_set_coalesce(struct net_device *ndev,
				struct ethtool_coalesce *coal)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	u32 int_ctrl;
	u32 num_interrupts = 0;
	u32 prescale = 0;
	u32 addnl_dvdr = 1;
	u32 coal_intvl = 0;

	coal_intvl = coal->rx_coalesce_usecs;

	int_ctrl =  readl(&priv->wr_regs->int_control);
	prescale = priv->bus_freq_mhz * 4;

934 935 936 937 938
	if (!coal->rx_coalesce_usecs) {
		int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
		goto update_return;
	}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	if (coal_intvl < CPSW_CMINTMIN_INTVL)
		coal_intvl = CPSW_CMINTMIN_INTVL;

	if (coal_intvl > CPSW_CMINTMAX_INTVL) {
		/* Interrupt pacer works with 4us Pulse, we can
		 * throttle further by dilating the 4us pulse.
		 */
		addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;

		if (addnl_dvdr > 1) {
			prescale *= addnl_dvdr;
			if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
				coal_intvl = (CPSW_CMINTMAX_INTVL
						* addnl_dvdr);
		} else {
			addnl_dvdr = 1;
			coal_intvl = CPSW_CMINTMAX_INTVL;
		}
	}

	num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
	writel(num_interrupts, &priv->wr_regs->rx_imax);
	writel(num_interrupts, &priv->wr_regs->tx_imax);

	int_ctrl |= CPSW_INTPACEEN;
	int_ctrl &= (~CPSW_INTPRESCALE_MASK);
	int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
966 967

update_return:
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
	writel(int_ctrl, &priv->wr_regs->int_control);

	cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
	if (priv->data.dual_emac) {
		int i;

		for (i = 0; i < priv->data.slaves; i++) {
			priv = netdev_priv(priv->slaves[i].ndev);
			priv->coal_intvl = coal_intvl;
		}
	} else {
		priv->coal_intvl = coal_intvl;
	}

	return 0;
}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static int cpsw_get_sset_count(struct net_device *ndev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return CPSW_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
{
	u8 *p = data;
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < CPSW_STATS_LEN; i++) {
			memcpy(p, cpsw_gstrings_stats[i].stat_string,
			       ETH_GSTRING_LEN);
			p += ETH_GSTRING_LEN;
		}
		break;
	}
}

static void cpsw_get_ethtool_stats(struct net_device *ndev,
				    struct ethtool_stats *stats, u64 *data)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	struct cpdma_chan_stats rx_stats;
	struct cpdma_chan_stats tx_stats;
	u32 val;
	u8 *p;
	int i;

	/* Collect Davinci CPDMA stats for Rx and Tx Channel */
	cpdma_chan_get_stats(priv->rxch, &rx_stats);
	cpdma_chan_get_stats(priv->txch, &tx_stats);

	for (i = 0; i < CPSW_STATS_LEN; i++) {
		switch (cpsw_gstrings_stats[i].type) {
		case CPSW_STATS:
			val = readl(priv->hw_stats +
				    cpsw_gstrings_stats[i].stat_offset);
			data[i] = val;
			break;

		case CPDMA_RX_STATS:
			p = (u8 *)&rx_stats +
				cpsw_gstrings_stats[i].stat_offset;
			data[i] = *(u32 *)p;
			break;

		case CPDMA_TX_STATS:
			p = (u8 *)&tx_stats +
				cpsw_gstrings_stats[i].stat_offset;
			data[i] = *(u32 *)p;
			break;
		}
	}
}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
{
	u32 i;
	u32 usage_count = 0;

	if (!priv->data.dual_emac)
		return 0;

	for (i = 0; i < priv->data.slaves; i++)
		if (priv->slaves[i].open_stat)
			usage_count++;

	return usage_count;
}

1063 1064
static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv,
					struct sk_buff *skb)
1065
{
1066 1067
	return cpdma_chan_submit(priv->txch, skb, skb->data, skb->len,
				 priv->emac_port + priv->data.dual_emac);
1068 1069 1070 1071 1072 1073
}

static inline void cpsw_add_dual_emac_def_ale_entries(
		struct cpsw_priv *priv, struct cpsw_slave *slave,
		u32 slave_port)
{
1074
	u32 port_mask = 1 << slave_port | ALE_PORT_HOST;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

	if (priv->version == CPSW_VERSION_1)
		slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
	else
		slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
	cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
			  port_mask, port_mask, 0);
	cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
			   port_mask, ALE_VLAN, slave->port_vlan, 0);
	cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1085
		HOST_PORT_NUM, ALE_VLAN | ALE_SECURE, slave->port_vlan);
1086 1087
}

1088
static void soft_reset_slave(struct cpsw_slave *slave)
1089 1090 1091
{
	char name[32];

1092
	snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1093
	soft_reset(name, &slave->sliver->soft_reset);
1094 1095 1096 1097 1098
}

static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
{
	u32 slave_port;
1099
	struct cpsw_common *cpsw = priv->cpsw;
1100 1101

	soft_reset_slave(slave);
1102 1103 1104

	/* setup priority mapping */
	__raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
1105 1106 1107 1108 1109 1110

	switch (priv->version) {
	case CPSW_VERSION_1:
		slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
		break;
	case CPSW_VERSION_2:
1111
	case CPSW_VERSION_3:
1112
	case CPSW_VERSION_4:
1113 1114 1115
		slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
		break;
	}
1116 1117 1118 1119 1120 1121 1122

	/* setup max packet size, and mac address */
	__raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
	cpsw_set_slave_mac(slave, priv);

	slave->mac_control = 0;	/* no link yet */

1123
	slave_port = cpsw_get_slave_port(slave->slave_num);
1124

1125 1126 1127 1128 1129
	if (priv->data.dual_emac)
		cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
	else
		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
				   1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1130

1131
	if (slave->data->phy_node) {
1132
		slave->phy = of_phy_connect(priv->ndev, slave->data->phy_node,
1133
				 &cpsw_adjust_link, 0, slave->data->phy_if);
1134 1135 1136 1137 1138 1139 1140
		if (!slave->phy) {
			dev_err(priv->dev, "phy \"%s\" not found on slave %d\n",
				slave->data->phy_node->full_name,
				slave->slave_num);
			return;
		}
	} else {
1141
		slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1142
				 &cpsw_adjust_link, slave->data->phy_if);
1143 1144 1145 1146 1147 1148 1149 1150 1151
		if (IS_ERR(slave->phy)) {
			dev_err(priv->dev,
				"phy \"%s\" not found on slave %d, err %ld\n",
				slave->data->phy_id, slave->slave_num,
				PTR_ERR(slave->phy));
			slave->phy = NULL;
			return;
		}
	}
1152

1153
	phy_attached_info(slave->phy);
1154

1155 1156 1157
	phy_start(slave->phy);

	/* Configure GMII_SEL register */
1158
	cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num);
1159 1160
}

1161 1162 1163 1164 1165
static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
{
	const int vlan = priv->data.default_vlan;
	u32 reg;
	int i;
1166
	int unreg_mcast_mask;
1167 1168 1169 1170 1171 1172

	reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
	       CPSW2_PORT_VLAN;

	writel(vlan, &priv->host_port_regs->port_vlan);

1173
	for (i = 0; i < priv->data.slaves; i++)
1174 1175
		slave_write(priv->slaves + i, vlan, reg);

1176 1177 1178 1179 1180
	if (priv->ndev->flags & IFF_ALLMULTI)
		unreg_mcast_mask = ALE_ALL_PORTS;
	else
		unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;

1181 1182 1183
	cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS,
			  ALE_ALL_PORTS, ALE_ALL_PORTS,
			  unreg_mcast_mask);
1184 1185
}

1186 1187
static void cpsw_init_host_port(struct cpsw_priv *priv)
{
1188
	u32 control_reg;
1189
	u32 fifo_mode;
1190

1191 1192 1193 1194 1195
	/* soft reset the controller and initialize ale */
	soft_reset("cpsw", &priv->regs->soft_reset);
	cpsw_ale_start(priv->ale);

	/* switch to vlan unaware mode */
1196
	cpsw_ale_control_set(priv->ale, HOST_PORT_NUM, ALE_VLAN_AWARE,
1197 1198 1199 1200
			     CPSW_ALE_VLAN_AWARE);
	control_reg = readl(&priv->regs->control);
	control_reg |= CPSW_VLAN_AWARE;
	writel(control_reg, &priv->regs->control);
1201 1202 1203
	fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
		     CPSW_FIFO_NORMAL_MODE;
	writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
1204 1205 1206 1207 1208 1209

	/* setup host port priority mapping */
	__raw_writel(CPDMA_TX_PRIORITY_MAP,
		     &priv->host_port_regs->cpdma_tx_pri_map);
	__raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);

1210
	cpsw_ale_control_set(priv->ale, HOST_PORT_NUM,
1211 1212
			     ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);

1213
	if (!priv->data.dual_emac) {
1214
		cpsw_ale_add_ucast(priv->ale, priv->mac_addr, HOST_PORT_NUM,
1215 1216
				   0, 0);
		cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1217
				   ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2);
1218
	}
1219 1220
}

1221 1222
static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
{
1223 1224
	u32 slave_port;

1225
	slave_port = cpsw_get_slave_port(slave->slave_num);
1226

1227 1228 1229 1230 1231
	if (!slave->phy)
		return;
	phy_stop(slave->phy);
	phy_disconnect(slave->phy);
	slave->phy = NULL;
1232 1233
	cpsw_ale_control_set(priv->ale, slave_port,
			     ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1234
	soft_reset_slave(slave);
1235 1236
}

1237 1238 1239
static int cpsw_ndo_open(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
1240
	struct cpsw_common *cpsw = priv->cpsw;
1241 1242 1243
	int i, ret;
	u32 reg;

1244
	ret = pm_runtime_get_sync(cpsw->dev);
1245
	if (ret < 0) {
1246
		pm_runtime_put_noidle(cpsw->dev);
1247 1248
		return ret;
	}
1249

1250 1251
	if (!cpsw_common_res_usage_state(priv))
		cpsw_intr_disable(priv);
1252 1253
	netif_carrier_off(ndev);

1254
	reg = priv->version;
1255 1256 1257 1258 1259 1260

	dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
		 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
		 CPSW_RTL_VERSION(reg));

	/* initialize host and slave ports */
1261 1262
	if (!cpsw_common_res_usage_state(priv))
		cpsw_init_host_port(priv);
1263 1264
	for_each_slave(priv, cpsw_slave_open, priv);

1265
	/* Add default VLAN */
1266 1267 1268 1269
	if (!priv->data.dual_emac)
		cpsw_add_default_vlan(priv);
	else
		cpsw_ale_add_vlan(priv->ale, priv->data.default_vlan,
1270
				  ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0);
1271

1272
	if (!cpsw_common_res_usage_state(priv)) {
1273
		struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);
1274
		int buf_num;
1275

1276 1277 1278
		/* setup tx dma to fixed prio and zero offset */
		cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
		cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
1279

1280 1281
		/* disable priority elevation */
		__raw_writel(0, &priv->regs->ptype);
1282

1283 1284
		/* enable statistics collection only on all ports */
		__raw_writel(0x7, &priv->regs->stat_port_en);
1285

1286 1287 1288
		/* Enable internal fifo flow control */
		writel(0x7, &priv->regs->flow_control);

1289 1290
		napi_enable(&priv_sl0->napi_rx);
		napi_enable(&priv_sl0->napi_tx);
1291

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		if (priv_sl0->tx_irq_disabled) {
			priv_sl0->tx_irq_disabled = false;
			enable_irq(priv->irqs_table[1]);
		}

		if (priv_sl0->rx_irq_disabled) {
			priv_sl0->rx_irq_disabled = false;
			enable_irq(priv->irqs_table[0]);
		}

1302 1303
		buf_num = cpdma_chan_get_rx_buf_num(priv->dma);
		for (i = 0; i < buf_num; i++) {
1304
			struct sk_buff *skb;
1305

1306
			ret = -ENOMEM;
1307 1308
			skb = __netdev_alloc_skb_ip_align(priv->ndev,
					priv->rx_packet_max, GFP_KERNEL);
1309
			if (!skb)
1310
				goto err_cleanup;
1311
			ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
1312
					skb_tailroom(skb), 0);
1313 1314 1315 1316
			if (ret < 0) {
				kfree_skb(skb);
				goto err_cleanup;
			}
1317 1318 1319 1320 1321
		}
		/* continue even if we didn't manage to submit all
		 * receive descs
		 */
		cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
1322

1323
		if (cpts_register(cpsw->dev, priv->cpts,
1324 1325 1326 1327
				  priv->data.cpts_clock_mult,
				  priv->data.cpts_clock_shift))
			dev_err(priv->dev, "error registering cpts device\n");

1328 1329
	}

1330 1331 1332 1333
	/* Enable Interrupt pacing if configured */
	if (priv->coal_intvl != 0) {
		struct ethtool_coalesce coal;

1334
		coal.rx_coalesce_usecs = priv->coal_intvl;
1335 1336 1337
		cpsw_set_coalesce(ndev, &coal);
	}

1338 1339 1340
	cpdma_ctlr_start(priv->dma);
	cpsw_intr_enable(priv);

1341 1342
	if (priv->data.dual_emac)
		priv->slaves[priv->emac_port].open_stat = true;
1343 1344
	return 0;

1345 1346 1347
err_cleanup:
	cpdma_ctlr_stop(priv->dma);
	for_each_slave(priv, cpsw_slave_stop, priv);
1348
	pm_runtime_put_sync(cpsw->dev);
1349 1350
	netif_carrier_off(priv->ndev);
	return ret;
1351 1352 1353 1354 1355
}

static int cpsw_ndo_stop(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
1356
	struct cpsw_common *cpsw = priv->cpsw;
1357 1358 1359 1360

	cpsw_info(priv, ifdown, "shutting down cpsw device\n");
	netif_stop_queue(priv->ndev);
	netif_carrier_off(priv->ndev);
1361 1362

	if (cpsw_common_res_usage_state(priv) <= 1) {
1363 1364
		struct cpsw_priv *priv_sl0 = cpsw_get_slave_priv(priv, 0);

1365 1366
		napi_disable(&priv_sl0->napi_rx);
		napi_disable(&priv_sl0->napi_tx);
1367
		cpts_unregister(priv->cpts);
1368 1369 1370 1371
		cpsw_intr_disable(priv);
		cpdma_ctlr_stop(priv->dma);
		cpsw_ale_stop(priv->ale);
	}
1372
	for_each_slave(priv, cpsw_slave_stop, priv);
1373
	pm_runtime_put_sync(cpsw->dev);
1374 1375
	if (priv->data.dual_emac)
		priv->slaves[priv->emac_port].open_stat = false;
1376 1377 1378 1379 1380 1381 1382 1383 1384
	return 0;
}

static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
				       struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int ret;

1385
	netif_trans_update(ndev);
1386 1387 1388

	if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
		cpsw_err(priv, tx_err, "packet pad failed\n");
1389
		ndev->stats.tx_dropped++;
1390 1391 1392
		return NETDEV_TX_OK;
	}

1393 1394
	if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
				priv->cpts->tx_enable)
1395 1396 1397 1398
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;

	skb_tx_timestamp(skb);

1399
	ret = cpsw_tx_packet_submit(priv, skb);
1400 1401 1402 1403 1404
	if (unlikely(ret != 0)) {
		cpsw_err(priv, tx_err, "desc submit failed\n");
		goto fail;
	}

1405 1406 1407
	/* If there is no more tx desc left free then we need to
	 * tell the kernel to stop sending us tx frames.
	 */
1408
	if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
1409 1410
		netif_stop_queue(ndev);

1411 1412
	return NETDEV_TX_OK;
fail:
1413
	ndev->stats.tx_dropped++;
1414 1415 1416 1417
	netif_stop_queue(ndev);
	return NETDEV_TX_BUSY;
}

1418 1419 1420 1421
#ifdef CONFIG_TI_CPTS

static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
{
1422
	struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
1423 1424
	u32 ts_en, seq_id;

1425
	if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
1426 1427 1428 1429 1430 1431 1432
		slave_write(slave, 0, CPSW1_TS_CTL);
		return;
	}

	seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
	ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;

1433
	if (priv->cpts->tx_enable)
1434 1435
		ts_en |= CPSW_V1_TS_TX_EN;

1436
	if (priv->cpts->rx_enable)
1437 1438 1439 1440 1441 1442 1443 1444
		ts_en |= CPSW_V1_TS_RX_EN;

	slave_write(slave, ts_en, CPSW1_TS_CTL);
	slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
}

static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
{
1445
	struct cpsw_slave *slave;
1446 1447
	u32 ctrl, mtype;

1448 1449 1450
	if (priv->data.dual_emac)
		slave = &priv->slaves[priv->emac_port];
	else
1451
		slave = &priv->slaves[priv->data.active_slave];
1452

1453
	ctrl = slave_read(slave, CPSW2_CONTROL);
1454 1455 1456
	switch (priv->version) {
	case CPSW_VERSION_2:
		ctrl &= ~CTRL_V2_ALL_TS_MASK;
1457

1458 1459
		if (priv->cpts->tx_enable)
			ctrl |= CTRL_V2_TX_TS_BITS;
1460

1461 1462
		if (priv->cpts->rx_enable)
			ctrl |= CTRL_V2_RX_TS_BITS;
1463
		break;
1464 1465 1466 1467 1468 1469 1470 1471 1472
	case CPSW_VERSION_3:
	default:
		ctrl &= ~CTRL_V3_ALL_TS_MASK;

		if (priv->cpts->tx_enable)
			ctrl |= CTRL_V3_TX_TS_BITS;

		if (priv->cpts->rx_enable)
			ctrl |= CTRL_V3_RX_TS_BITS;
1473
		break;
1474
	}
1475 1476 1477 1478 1479 1480 1481 1482

	mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;

	slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
	slave_write(slave, ctrl, CPSW2_CONTROL);
	__raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
}

1483
static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
1484
{
1485
	struct cpsw_priv *priv = netdev_priv(dev);
1486
	struct cpts *cpts = priv->cpts;
1487 1488
	struct hwtstamp_config cfg;

1489
	if (priv->version != CPSW_VERSION_1 &&
1490 1491
	    priv->version != CPSW_VERSION_2 &&
	    priv->version != CPSW_VERSION_3)
1492 1493
		return -EOPNOTSUPP;

1494 1495 1496 1497 1498 1499 1500
	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
		return -EFAULT;

	/* reserved for future extensions */
	if (cfg.flags)
		return -EINVAL;

1501
	if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		return -ERANGE;

	switch (cfg.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
		cpts->rx_enable = 0;
		break;
	case HWTSTAMP_FILTER_ALL:
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
		return -ERANGE;
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
		cpts->rx_enable = 1;
		cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
		break;
	default:
		return -ERANGE;
	}

1529 1530
	cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;

1531 1532 1533 1534 1535
	switch (priv->version) {
	case CPSW_VERSION_1:
		cpsw_hwtstamp_v1(priv);
		break;
	case CPSW_VERSION_2:
1536
	case CPSW_VERSION_3:
1537 1538 1539
		cpsw_hwtstamp_v2(priv);
		break;
	default:
1540
		WARN_ON(1);
1541 1542 1543 1544 1545
	}

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}

1546 1547 1548 1549 1550 1551 1552
static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
{
	struct cpsw_priv *priv = netdev_priv(dev);
	struct cpts *cpts = priv->cpts;
	struct hwtstamp_config cfg;

	if (priv->version != CPSW_VERSION_1 &&
1553 1554
	    priv->version != CPSW_VERSION_2 &&
	    priv->version != CPSW_VERSION_3)
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		return -EOPNOTSUPP;

	cfg.flags = 0;
	cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
	cfg.rx_filter = (cpts->rx_enable ?
			 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);

	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
}

1565 1566 1567 1568
#endif /*CONFIG_TI_CPTS*/

static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
{
1569 1570 1571
	struct cpsw_priv *priv = netdev_priv(dev);
	int slave_no = cpsw_slave_index(priv);

1572 1573 1574
	if (!netif_running(dev))
		return -EINVAL;

1575
	switch (cmd) {
1576
#ifdef CONFIG_TI_CPTS
1577
	case SIOCSHWTSTAMP:
1578 1579 1580
		return cpsw_hwtstamp_set(dev, req);
	case SIOCGHWTSTAMP:
		return cpsw_hwtstamp_get(dev, req);
1581
#endif
1582 1583
	}

1584 1585 1586
	if (!priv->slaves[slave_no].phy)
		return -EOPNOTSUPP;
	return phy_mii_ioctl(priv->slaves[slave_no].phy, req, cmd);
1587 1588
}

1589 1590 1591 1592 1593
static void cpsw_ndo_tx_timeout(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);

	cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
1594
	ndev->stats.tx_errors++;
1595 1596 1597 1598 1599 1600
	cpsw_intr_disable(priv);
	cpdma_chan_stop(priv->txch);
	cpdma_chan_start(priv->txch);
	cpsw_intr_enable(priv);
}

1601 1602 1603 1604
static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	struct sockaddr *addr = (struct sockaddr *)p;
1605
	struct cpsw_common *cpsw = priv->cpsw;
1606 1607
	int flags = 0;
	u16 vid = 0;
1608
	int ret;
1609 1610 1611 1612

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

1613
	ret = pm_runtime_get_sync(cpsw->dev);
1614
	if (ret < 0) {
1615
		pm_runtime_put_noidle(cpsw->dev);
1616 1617 1618
		return ret;
	}

1619 1620 1621 1622 1623
	if (priv->data.dual_emac) {
		vid = priv->slaves[priv->emac_port].port_vlan;
		flags = ALE_VLAN;
	}

1624
	cpsw_ale_del_ucast(priv->ale, priv->mac_addr, HOST_PORT_NUM,
1625
			   flags, vid);
1626
	cpsw_ale_add_ucast(priv->ale, addr->sa_data, HOST_PORT_NUM,
1627 1628 1629 1630 1631 1632
			   flags, vid);

	memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
	for_each_slave(priv, cpsw_set_slave_mac, priv);

1633
	pm_runtime_put(cpsw->dev);
1634

1635 1636 1637
	return 0;
}

1638 1639 1640 1641 1642 1643
#ifdef CONFIG_NET_POLL_CONTROLLER
static void cpsw_ndo_poll_controller(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);

	cpsw_intr_disable(priv);
1644 1645
	cpsw_rx_interrupt(priv->irqs_table[0], priv);
	cpsw_tx_interrupt(priv->irqs_table[1], priv);
1646 1647 1648 1649
	cpsw_intr_enable(priv);
}
#endif

1650 1651 1652 1653
static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
				unsigned short vid)
{
	int ret;
1654 1655
	int unreg_mcast_mask = 0;
	u32 port_mask;
1656

1657 1658
	if (priv->data.dual_emac) {
		port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
		if (priv->ndev->flags & IFF_ALLMULTI)
			unreg_mcast_mask = port_mask;
	} else {
		port_mask = ALE_ALL_PORTS;

		if (priv->ndev->flags & IFF_ALLMULTI)
			unreg_mcast_mask = ALE_ALL_PORTS;
		else
			unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
	}
1670

1671
	ret = cpsw_ale_add_vlan(priv->ale, vid, port_mask, 0, port_mask,
1672
				unreg_mcast_mask);
1673 1674 1675 1676
	if (ret != 0)
		return ret;

	ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1677
				 HOST_PORT_NUM, ALE_VLAN, vid);
1678 1679 1680 1681
	if (ret != 0)
		goto clean_vid;

	ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1682
				 port_mask, ALE_VLAN, vid, 0);
1683 1684 1685 1686 1687 1688
	if (ret != 0)
		goto clean_vlan_ucast;
	return 0;

clean_vlan_ucast:
	cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1689
			   HOST_PORT_NUM, ALE_VLAN, vid);
1690 1691 1692 1693 1694 1695
clean_vid:
	cpsw_ale_del_vlan(priv->ale, vid, 0);
	return ret;
}

static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
1696
				    __be16 proto, u16 vid)
1697 1698
{
	struct cpsw_priv *priv = netdev_priv(ndev);
1699
	struct cpsw_common *cpsw = priv->cpsw;
1700
	int ret;
1701 1702 1703 1704

	if (vid == priv->data.default_vlan)
		return 0;

1705
	ret = pm_runtime_get_sync(cpsw->dev);
1706
	if (ret < 0) {
1707
		pm_runtime_put_noidle(cpsw->dev);
1708 1709 1710
		return ret;
	}

1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	if (priv->data.dual_emac) {
		/* In dual EMAC, reserved VLAN id should not be used for
		 * creating VLAN interfaces as this can break the dual
		 * EMAC port separation
		 */
		int i;

		for (i = 0; i < priv->data.slaves; i++) {
			if (vid == priv->slaves[i].port_vlan)
				return -EINVAL;
		}
	}

1724
	dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
1725 1726
	ret = cpsw_add_vlan_ale_entry(priv, vid);

1727
	pm_runtime_put(cpsw->dev);
1728
	return ret;
1729 1730 1731
}

static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
1732
				     __be16 proto, u16 vid)
1733 1734
{
	struct cpsw_priv *priv = netdev_priv(ndev);
1735
	struct cpsw_common *cpsw = priv->cpsw;
1736 1737 1738 1739 1740
	int ret;

	if (vid == priv->data.default_vlan)
		return 0;

1741
	ret = pm_runtime_get_sync(cpsw->dev);
1742
	if (ret < 0) {
1743
		pm_runtime_put_noidle(cpsw->dev);
1744 1745 1746
		return ret;
	}

1747 1748 1749 1750 1751 1752 1753 1754 1755
	if (priv->data.dual_emac) {
		int i;

		for (i = 0; i < priv->data.slaves; i++) {
			if (vid == priv->slaves[i].port_vlan)
				return -EINVAL;
		}
	}

1756 1757 1758 1759 1760 1761
	dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
	ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
	if (ret != 0)
		return ret;

	ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1762
				 HOST_PORT_NUM, ALE_VLAN, vid);
1763 1764 1765
	if (ret != 0)
		return ret;

1766 1767
	ret = cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
				 0, ALE_VLAN, vid);
1768
	pm_runtime_put(cpsw->dev);
1769
	return ret;
1770 1771
}

1772 1773 1774 1775
static const struct net_device_ops cpsw_netdev_ops = {
	.ndo_open		= cpsw_ndo_open,
	.ndo_stop		= cpsw_ndo_stop,
	.ndo_start_xmit		= cpsw_ndo_start_xmit,
1776
	.ndo_set_mac_address	= cpsw_ndo_set_mac_address,
1777
	.ndo_do_ioctl		= cpsw_ndo_ioctl,
1778
	.ndo_validate_addr	= eth_validate_addr,
1779
	.ndo_change_mtu		= eth_change_mtu,
1780
	.ndo_tx_timeout		= cpsw_ndo_tx_timeout,
1781
	.ndo_set_rx_mode	= cpsw_ndo_set_rx_mode,
1782 1783 1784
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= cpsw_ndo_poll_controller,
#endif
1785 1786
	.ndo_vlan_rx_add_vid	= cpsw_ndo_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= cpsw_ndo_vlan_rx_kill_vid,
1787 1788
};

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
static int cpsw_get_regs_len(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);

	return priv->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
}

static void cpsw_get_regs(struct net_device *ndev,
			  struct ethtool_regs *regs, void *p)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	u32 *reg = p;

	/* update CPSW IP version */
	regs->version = priv->version;

	cpsw_ale_dump(priv->ale, reg);
}

1808 1809 1810
static void cpsw_get_drvinfo(struct net_device *ndev,
			     struct ethtool_drvinfo *info)
{
1811
	struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1812
	struct platform_device	*pdev = to_platform_device(cpsw->dev);
1813

1814
	strlcpy(info->driver, "cpsw", sizeof(info->driver));
1815
	strlcpy(info->version, "1.0", sizeof(info->version));
1816
	strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info));
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
}

static u32 cpsw_get_msglevel(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	return priv->msg_enable;
}

static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	priv->msg_enable = value;
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
static int cpsw_get_ts_info(struct net_device *ndev,
			    struct ethtool_ts_info *info)
{
#ifdef CONFIG_TI_CPTS
	struct cpsw_priv *priv = netdev_priv(ndev);

	info->so_timestamping =
		SOF_TIMESTAMPING_TX_HARDWARE |
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_HARDWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE |
		SOF_TIMESTAMPING_RAW_HARDWARE;
1844
	info->phc_index = priv->cpts->phc_index;
1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	info->tx_types =
		(1 << HWTSTAMP_TX_OFF) |
		(1 << HWTSTAMP_TX_ON);
	info->rx_filters =
		(1 << HWTSTAMP_FILTER_NONE) |
		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
#else
	info->so_timestamping =
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE;
	info->phc_index = -1;
	info->tx_types = 0;
	info->rx_filters = 0;
#endif
	return 0;
}

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
static int cpsw_get_settings(struct net_device *ndev,
			     struct ethtool_cmd *ecmd)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int slave_no = cpsw_slave_index(priv);

	if (priv->slaves[slave_no].phy)
		return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
	else
		return -EOPNOTSUPP;
}

static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int slave_no = cpsw_slave_index(priv);

	if (priv->slaves[slave_no].phy)
		return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
	else
		return -EOPNOTSUPP;
}

1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int slave_no = cpsw_slave_index(priv);

	wol->supported = 0;
	wol->wolopts = 0;

	if (priv->slaves[slave_no].phy)
		phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
}

static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int slave_no = cpsw_slave_index(priv);

	if (priv->slaves[slave_no].phy)
		return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
	else
		return -EOPNOTSUPP;
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
static void cpsw_get_pauseparam(struct net_device *ndev,
				struct ethtool_pauseparam *pause)
{
	struct cpsw_priv *priv = netdev_priv(ndev);

	pause->autoneg = AUTONEG_DISABLE;
	pause->rx_pause = priv->rx_pause ? true : false;
	pause->tx_pause = priv->tx_pause ? true : false;
}

static int cpsw_set_pauseparam(struct net_device *ndev,
			       struct ethtool_pauseparam *pause)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	bool link;

	priv->rx_pause = pause->rx_pause ? true : false;
	priv->tx_pause = pause->tx_pause ? true : false;

	for_each_slave(priv, _cpsw_adjust_link, priv, &link);
	return 0;
}

1932 1933 1934
static int cpsw_ethtool_op_begin(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
1935
	struct cpsw_common *cpsw = priv->cpsw;
1936 1937
	int ret;

1938
	ret = pm_runtime_get_sync(cpsw->dev);
1939 1940
	if (ret < 0) {
		cpsw_err(priv, drv, "ethtool begin failed %d\n", ret);
1941
		pm_runtime_put_noidle(cpsw->dev);
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	}

	return ret;
}

static void cpsw_ethtool_op_complete(struct net_device *ndev)
{
	struct cpsw_priv *priv = netdev_priv(ndev);
	int ret;

1952
	ret = pm_runtime_put(priv->cpsw->dev);
1953 1954 1955 1956
	if (ret < 0)
		cpsw_err(priv, drv, "ethtool complete failed %d\n", ret);
}

1957 1958 1959 1960 1961
static const struct ethtool_ops cpsw_ethtool_ops = {
	.get_drvinfo	= cpsw_get_drvinfo,
	.get_msglevel	= cpsw_get_msglevel,
	.set_msglevel	= cpsw_set_msglevel,
	.get_link	= ethtool_op_get_link,
1962
	.get_ts_info	= cpsw_get_ts_info,
1963 1964
	.get_settings	= cpsw_get_settings,
	.set_settings	= cpsw_set_settings,
1965 1966
	.get_coalesce	= cpsw_get_coalesce,
	.set_coalesce	= cpsw_set_coalesce,
1967 1968 1969
	.get_sset_count		= cpsw_get_sset_count,
	.get_strings		= cpsw_get_strings,
	.get_ethtool_stats	= cpsw_get_ethtool_stats,
1970 1971
	.get_pauseparam		= cpsw_get_pauseparam,
	.set_pauseparam		= cpsw_set_pauseparam,
1972 1973
	.get_wol	= cpsw_get_wol,
	.set_wol	= cpsw_set_wol,
1974 1975
	.get_regs_len	= cpsw_get_regs_len,
	.get_regs	= cpsw_get_regs,
1976 1977
	.begin		= cpsw_ethtool_op_begin,
	.complete	= cpsw_ethtool_op_complete,
1978 1979
};

1980 1981
static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
			    u32 slave_reg_ofs, u32 sliver_reg_ofs)
1982 1983 1984 1985 1986 1987
{
	void __iomem		*regs = priv->regs;
	int			slave_num = slave->slave_num;
	struct cpsw_slave_data	*data = priv->data.slave_data + slave_num;

	slave->data	= data;
1988 1989
	slave->regs	= regs + slave_reg_ofs;
	slave->sliver	= regs + sliver_reg_ofs;
1990
	slave->port_vlan = data->dual_emac_res_vlan;
1991 1992
}

1993
static int cpsw_probe_dt(struct cpsw_platform_data *data,
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
			 struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct device_node *slave_node;
	int i = 0, ret;
	u32 prop;

	if (!node)
		return -EINVAL;

	if (of_property_read_u32(node, "slaves", &prop)) {
2005
		dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
2006 2007 2008 2009
		return -EINVAL;
	}
	data->slaves = prop;

2010
	if (of_property_read_u32(node, "active_slave", &prop)) {
2011
		dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
2012
		return -EINVAL;
2013
	}
2014
	data->active_slave = prop;
2015

2016
	if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
2017
		dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
2018
		return -EINVAL;
2019 2020 2021 2022
	}
	data->cpts_clock_mult = prop;

	if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
2023
		dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
2024
		return -EINVAL;
2025 2026 2027
	}
	data->cpts_clock_shift = prop;

2028 2029 2030
	data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
					* sizeof(struct cpsw_slave_data),
					GFP_KERNEL);
2031
	if (!data->slave_data)
2032
		return -ENOMEM;
2033 2034

	if (of_property_read_u32(node, "cpdma_channels", &prop)) {
2035
		dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
2036
		return -EINVAL;
2037 2038 2039 2040
	}
	data->channels = prop;

	if (of_property_read_u32(node, "ale_entries", &prop)) {
2041
		dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
2042
		return -EINVAL;
2043 2044 2045 2046
	}
	data->ale_entries = prop;

	if (of_property_read_u32(node, "bd_ram_size", &prop)) {
2047
		dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
2048
		return -EINVAL;
2049 2050 2051 2052
	}
	data->bd_ram_size = prop;

	if (of_property_read_u32(node, "mac_control", &prop)) {
2053
		dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
2054
		return -EINVAL;
2055 2056 2057
	}
	data->mac_control = prop;

2058 2059
	if (of_property_read_bool(node, "dual_emac"))
		data->dual_emac = 1;
2060

2061 2062 2063 2064 2065 2066
	/*
	 * Populate all the child nodes here...
	 */
	ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
	/* We do not want to force this, as in some cases may not have child */
	if (ret)
2067
		dev_warn(&pdev->dev, "Doesn't have any child node\n");
2068

2069
	for_each_available_child_of_node(node, slave_node) {
2070 2071
		struct cpsw_slave_data *slave_data = data->slave_data + i;
		const void *mac_addr = NULL;
2072 2073 2074
		int lenp;
		const __be32 *parp;

2075 2076 2077 2078
		/* This is no slave child node, continue */
		if (strcmp(slave_node->name, "slave"))
			continue;

2079 2080
		slave_data->phy_node = of_parse_phandle(slave_node,
							"phy-handle", 0);
2081
		parp = of_get_property(slave_node, "phy_id", &lenp);
2082 2083 2084 2085 2086
		if (slave_data->phy_node) {
			dev_dbg(&pdev->dev,
				"slave[%d] using phy-handle=\"%s\"\n",
				i, slave_data->phy_node->full_name);
		} else if (of_phy_is_fixed_link(slave_node)) {
2087 2088 2089
			/* In the case of a fixed PHY, the DT node associated
			 * to the PHY is the Ethernet MAC DT node.
			 */
2090 2091 2092
			ret = of_phy_register_fixed_link(slave_node);
			if (ret)
				return ret;
2093
			slave_data->phy_node = of_node_get(slave_node);
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
		} else if (parp) {
			u32 phyid;
			struct device_node *mdio_node;
			struct platform_device *mdio;

			if (lenp != (sizeof(__be32) * 2)) {
				dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i);
				goto no_phy_slave;
			}
			mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
			phyid = be32_to_cpup(parp+1);
			mdio = of_find_device_by_node(mdio_node);
			of_node_put(mdio_node);
			if (!mdio) {
				dev_err(&pdev->dev, "Missing mdio platform device\n");
				return -EINVAL;
			}
			snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
				 PHY_ID_FMT, mdio->name, phyid);
		} else {
2114 2115 2116
			dev_err(&pdev->dev,
				"No slave[%d] phy_id, phy-handle, or fixed-link property\n",
				i);
2117
			goto no_phy_slave;
2118
		}
2119 2120 2121 2122 2123 2124 2125 2126
		slave_data->phy_if = of_get_phy_mode(slave_node);
		if (slave_data->phy_if < 0) {
			dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
				i);
			return slave_data->phy_if;
		}

no_phy_slave:
2127
		mac_addr = of_get_mac_address(slave_node);
2128
		if (mac_addr) {
2129
			memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
2130
		} else {
2131 2132 2133 2134
			ret = ti_cm_get_macid(&pdev->dev, i,
					      slave_data->mac_addr);
			if (ret)
				return ret;
2135
		}
2136
		if (data->dual_emac) {
2137
			if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
2138
						 &prop)) {
2139
				dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
2140
				slave_data->dual_emac_res_vlan = i+1;
2141 2142
				dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
					slave_data->dual_emac_res_vlan, i);
2143 2144 2145 2146 2147
			} else {
				slave_data->dual_emac_res_vlan = prop;
			}
		}

2148
		i++;
2149 2150
		if (i == data->slaves)
			break;
2151 2152 2153 2154 2155
	}

	return 0;
}

2156
static int cpsw_probe_dual_emac(struct cpsw_priv *priv)
2157 2158 2159 2160 2161
{
	struct cpsw_platform_data	*data = &priv->data;
	struct net_device		*ndev;
	struct cpsw_priv		*priv_sl2;
	int ret = 0, i;
2162
	struct cpsw_common		*cpsw = priv->cpsw;
2163 2164 2165

	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
	if (!ndev) {
2166
		dev_err(cpsw->dev, "cpsw: error allocating net_device\n");
2167 2168 2169 2170
		return -ENOMEM;
	}

	priv_sl2 = netdev_priv(ndev);
2171
	priv_sl2->cpsw = priv->cpsw;
2172 2173 2174 2175 2176 2177 2178 2179 2180
	priv_sl2->data = *data;
	priv_sl2->ndev = ndev;
	priv_sl2->dev  = &ndev->dev;
	priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
	priv_sl2->rx_packet_max = max(rx_packet_max, 128);

	if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
		memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
			ETH_ALEN);
2181 2182
		dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n",
			 priv_sl2->mac_addr);
2183 2184
	} else {
		random_ether_addr(priv_sl2->mac_addr);
2185 2186
		dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n",
			 priv_sl2->mac_addr);
2187 2188 2189 2190
	}
	memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);

	priv_sl2->slaves = priv->slaves;
2191 2192 2193
	priv_sl2->coal_intvl = 0;
	priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;

2194 2195 2196
	priv_sl2->regs = priv->regs;
	priv_sl2->host_port_regs = priv->host_port_regs;
	priv_sl2->wr_regs = priv->wr_regs;
2197
	priv_sl2->hw_stats = priv->hw_stats;
2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	priv_sl2->dma = priv->dma;
	priv_sl2->txch = priv->txch;
	priv_sl2->rxch = priv->rxch;
	priv_sl2->ale = priv->ale;
	priv_sl2->emac_port = 1;
	priv->slaves[1].ndev = ndev;
	priv_sl2->cpts = priv->cpts;
	priv_sl2->version = priv->version;

	for (i = 0; i < priv->num_irqs; i++) {
		priv_sl2->irqs_table[i] = priv->irqs_table[i];
		priv_sl2->num_irqs = priv->num_irqs;
	}
2211
	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2212 2213

	ndev->netdev_ops = &cpsw_netdev_ops;
2214
	ndev->ethtool_ops = &cpsw_ethtool_ops;
2215 2216

	/* register the network device */
2217
	SET_NETDEV_DEV(ndev, cpsw->dev);
2218 2219
	ret = register_netdev(ndev);
	if (ret) {
2220
		dev_err(cpsw->dev, "cpsw: error registering net device\n");
2221 2222 2223 2224 2225 2226 2227
		free_netdev(ndev);
		ret = -ENODEV;
	}

	return ret;
}

2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265
#define CPSW_QUIRK_IRQ		BIT(0)

static struct platform_device_id cpsw_devtype[] = {
	{
		/* keep it for existing comaptibles */
		.name = "cpsw",
		.driver_data = CPSW_QUIRK_IRQ,
	}, {
		.name = "am335x-cpsw",
		.driver_data = CPSW_QUIRK_IRQ,
	}, {
		.name = "am4372-cpsw",
		.driver_data = 0,
	}, {
		.name = "dra7-cpsw",
		.driver_data = 0,
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, cpsw_devtype);

enum ti_cpsw_type {
	CPSW = 0,
	AM335X_CPSW,
	AM4372_CPSW,
	DRA7_CPSW,
};

static const struct of_device_id cpsw_of_mtable[] = {
	{ .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], },
	{ .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], },
	{ .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], },
	{ .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], },
	{ /* sentinel */ },
};
MODULE_DEVICE_TABLE(of, cpsw_of_mtable);

B
Bill Pemberton 已提交
2266
static int cpsw_probe(struct platform_device *pdev)
2267
{
2268
	struct clk			*clk;
2269
	struct cpsw_platform_data	*data;
2270 2271 2272 2273
	struct net_device		*ndev;
	struct cpsw_priv		*priv;
	struct cpdma_params		dma_params;
	struct cpsw_ale_params		ale_params;
2274 2275
	void __iomem			*ss_regs;
	struct resource			*res, *ss_res;
2276
	const struct of_device_id	*of_id;
2277
	struct gpio_descs		*mode;
2278
	u32 slave_offset, sliver_offset, slave_size;
2279
	struct cpsw_common		*cpsw;
2280 2281
	int ret = 0, i;
	int irq;
2282

2283
	cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL);
2284
	cpsw->dev = &pdev->dev;
2285

2286 2287
	ndev = alloc_etherdev(sizeof(struct cpsw_priv));
	if (!ndev) {
2288
		dev_err(&pdev->dev, "error allocating net_device\n");
2289 2290 2291 2292 2293
		return -ENOMEM;
	}

	platform_set_drvdata(pdev, ndev);
	priv = netdev_priv(ndev);
2294
	priv->cpsw = cpsw;
2295 2296 2297 2298
	priv->ndev = ndev;
	priv->dev  = &ndev->dev;
	priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
	priv->rx_packet_max = max(rx_packet_max, 128);
2299
	priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
2300
	if (!priv->cpts) {
2301
		dev_err(&pdev->dev, "error allocating cpts\n");
2302
		ret = -ENOMEM;
2303 2304
		goto clean_ndev_ret;
	}
2305

2306 2307 2308 2309 2310 2311 2312
	mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
	if (IS_ERR(mode)) {
		ret = PTR_ERR(mode);
		dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
		goto clean_ndev_ret;
	}

2313 2314 2315 2316 2317
	/*
	 * This may be required here for child devices.
	 */
	pm_runtime_enable(&pdev->dev);

2318 2319 2320
	/* Select default pin state */
	pinctrl_pm_select_default_state(&pdev->dev);

2321
	if (cpsw_probe_dt(&priv->data, pdev)) {
2322
		dev_err(&pdev->dev, "cpsw: platform data missing\n");
2323
		ret = -ENODEV;
2324
		goto clean_runtime_disable_ret;
2325 2326 2327
	}
	data = &priv->data;

2328 2329
	if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
		memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
2330
		dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
2331
	} else {
J
Joe Perches 已提交
2332
		eth_random_addr(priv->mac_addr);
2333
		dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
2334 2335 2336 2337
	}

	memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);

2338 2339 2340
	priv->slaves = devm_kzalloc(&pdev->dev,
				    sizeof(struct cpsw_slave) * data->slaves,
				    GFP_KERNEL);
2341
	if (!priv->slaves) {
2342 2343
		ret = -ENOMEM;
		goto clean_runtime_disable_ret;
2344 2345 2346 2347
	}
	for (i = 0; i < data->slaves; i++)
		priv->slaves[i].slave_num = i;

2348 2349 2350
	priv->slaves[0].ndev = ndev;
	priv->emac_port = 0;

2351 2352
	clk = devm_clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
2353
		dev_err(priv->dev, "fck is not found\n");
2354
		ret = -ENODEV;
2355
		goto clean_runtime_disable_ret;
2356
	}
2357
	priv->coal_intvl = 0;
2358
	priv->bus_freq_mhz = clk_get_rate(clk) / 1000000;
2359

2360 2361 2362 2363 2364
	ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
	if (IS_ERR(ss_regs)) {
		ret = PTR_ERR(ss_regs);
		goto clean_runtime_disable_ret;
2365
	}
2366
	priv->regs = ss_regs;
2367

2368 2369 2370
	/* Need to enable clocks with runtime PM api to access module
	 * registers
	 */
2371 2372 2373 2374 2375
	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0) {
		pm_runtime_put_noidle(&pdev->dev);
		goto clean_runtime_disable_ret;
	}
2376 2377 2378
	priv->version = readl(&priv->regs->id_ver);
	pm_runtime_put_sync(&pdev->dev);

2379 2380 2381 2382 2383
	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(priv->wr_regs)) {
		ret = PTR_ERR(priv->wr_regs);
		goto clean_runtime_disable_ret;
2384 2385 2386
	}

	memset(&dma_params, 0, sizeof(dma_params));
2387 2388 2389 2390 2391
	memset(&ale_params, 0, sizeof(ale_params));

	switch (priv->version) {
	case CPSW_VERSION_1:
		priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
2392 2393
		priv->cpts->reg      = ss_regs + CPSW1_CPTS_OFFSET;
		priv->hw_stats	     = ss_regs + CPSW1_HW_STATS;
2394 2395 2396 2397 2398 2399 2400 2401 2402
		dma_params.dmaregs   = ss_regs + CPSW1_CPDMA_OFFSET;
		dma_params.txhdp     = ss_regs + CPSW1_STATERAM_OFFSET;
		ale_params.ale_regs  = ss_regs + CPSW1_ALE_OFFSET;
		slave_offset         = CPSW1_SLAVE_OFFSET;
		slave_size           = CPSW1_SLAVE_SIZE;
		sliver_offset        = CPSW1_SLIVER_OFFSET;
		dma_params.desc_mem_phys = 0;
		break;
	case CPSW_VERSION_2:
2403
	case CPSW_VERSION_3:
2404
	case CPSW_VERSION_4:
2405
		priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
2406 2407
		priv->cpts->reg      = ss_regs + CPSW2_CPTS_OFFSET;
		priv->hw_stats	     = ss_regs + CPSW2_HW_STATS;
2408 2409 2410 2411 2412 2413 2414
		dma_params.dmaregs   = ss_regs + CPSW2_CPDMA_OFFSET;
		dma_params.txhdp     = ss_regs + CPSW2_STATERAM_OFFSET;
		ale_params.ale_regs  = ss_regs + CPSW2_ALE_OFFSET;
		slave_offset         = CPSW2_SLAVE_OFFSET;
		slave_size           = CPSW2_SLAVE_SIZE;
		sliver_offset        = CPSW2_SLIVER_OFFSET;
		dma_params.desc_mem_phys =
2415
			(u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2416 2417 2418 2419
		break;
	default:
		dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
		ret = -ENODEV;
2420
		goto clean_runtime_disable_ret;
2421 2422 2423 2424 2425 2426 2427 2428
	}
	for (i = 0; i < priv->data.slaves; i++) {
		struct cpsw_slave *slave = &priv->slaves[i];
		cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
		slave_offset  += slave_size;
		sliver_offset += SLIVER_SIZE;
	}

2429
	dma_params.dev		= &pdev->dev;
2430 2431 2432 2433 2434
	dma_params.rxthresh	= dma_params.dmaregs + CPDMA_RXTHRESH;
	dma_params.rxfree	= dma_params.dmaregs + CPDMA_RXFREE;
	dma_params.rxhdp	= dma_params.txhdp + CPDMA_RXHDP;
	dma_params.txcp		= dma_params.txhdp + CPDMA_TXCP;
	dma_params.rxcp		= dma_params.txhdp + CPDMA_RXCP;
2435 2436 2437 2438 2439 2440 2441

	dma_params.num_chan		= data->channels;
	dma_params.has_soft_reset	= true;
	dma_params.min_packet_size	= CPSW_MIN_PACKET_SIZE;
	dma_params.desc_mem_size	= data->bd_ram_size;
	dma_params.desc_align		= 16;
	dma_params.has_ext_regs		= true;
2442
	dma_params.desc_hw_addr         = dma_params.desc_mem_phys;
2443 2444 2445 2446 2447

	priv->dma = cpdma_ctlr_create(&dma_params);
	if (!priv->dma) {
		dev_err(priv->dev, "error initializing dma\n");
		ret = -ENOMEM;
2448
		goto clean_runtime_disable_ret;
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
	}

	priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
				       cpsw_tx_handler);
	priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
				       cpsw_rx_handler);

	if (WARN_ON(!priv->txch || !priv->rxch)) {
		dev_err(priv->dev, "error initializing dma channels\n");
		ret = -ENOMEM;
		goto clean_dma_ret;
	}

	ale_params.dev			= &ndev->dev;
	ale_params.ale_ageout		= ale_ageout;
	ale_params.ale_entries		= data->ale_entries;
	ale_params.ale_ports		= data->slaves;

	priv->ale = cpsw_ale_create(&ale_params);
	if (!priv->ale) {
		dev_err(priv->dev, "error initializing ale engine\n");
		ret = -ENODEV;
		goto clean_dma_ret;
	}

2474
	ndev->irq = platform_get_irq(pdev, 1);
2475 2476
	if (ndev->irq < 0) {
		dev_err(priv->dev, "error getting irq resource\n");
2477
		ret = ndev->irq;
2478 2479 2480
		goto clean_ale_ret;
	}

2481 2482 2483 2484 2485 2486 2487
	of_id = of_match_device(cpsw_of_mtable, &pdev->dev);
	if (of_id) {
		pdev->id_entry = of_id->data;
		if (pdev->id_entry->driver_data)
			priv->quirk_irq = true;
	}

2488 2489 2490 2491 2492 2493 2494
	/* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
	 * MISC IRQs which are always kept disabled with this driver so
	 * we will not request them.
	 *
	 * If anyone wants to implement support for those, make sure to
	 * first request and append them to irqs_table array.
	 */
2495

2496
	/* RX IRQ */
2497
	irq = platform_get_irq(pdev, 1);
2498 2499
	if (irq < 0) {
		ret = irq;
2500
		goto clean_ale_ret;
2501
	}
2502

2503 2504
	priv->irqs_table[0] = irq;
	ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
2505 2506 2507 2508 2509 2510
			       0, dev_name(&pdev->dev), priv);
	if (ret < 0) {
		dev_err(priv->dev, "error attaching irq (%d)\n", ret);
		goto clean_ale_ret;
	}

2511
	/* TX IRQ */
2512
	irq = platform_get_irq(pdev, 2);
2513 2514
	if (irq < 0) {
		ret = irq;
2515
		goto clean_ale_ret;
2516
	}
2517

2518 2519
	priv->irqs_table[1] = irq;
	ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
2520 2521 2522 2523
			       0, dev_name(&pdev->dev), priv);
	if (ret < 0) {
		dev_err(priv->dev, "error attaching irq (%d)\n", ret);
		goto clean_ale_ret;
2524
	}
2525
	priv->num_irqs = 2;
2526

2527
	ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2528 2529

	ndev->netdev_ops = &cpsw_netdev_ops;
2530
	ndev->ethtool_ops = &cpsw_ethtool_ops;
2531
	netif_napi_add(ndev, &priv->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT);
E
Eric Dumazet 已提交
2532
	netif_tx_napi_add(ndev, &priv->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT);
2533 2534 2535 2536 2537 2538 2539

	/* register the network device */
	SET_NETDEV_DEV(ndev, &pdev->dev);
	ret = register_netdev(ndev);
	if (ret) {
		dev_err(priv->dev, "error registering net device\n");
		ret = -ENODEV;
2540
		goto clean_ale_ret;
2541 2542
	}

2543 2544
	cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
		    &ss_res->start, ndev->irq);
2545

2546
	if (priv->data.dual_emac) {
2547
		ret = cpsw_probe_dual_emac(priv);
2548 2549
		if (ret) {
			cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
2550
			goto clean_ale_ret;
2551 2552 2553
		}
	}

2554 2555 2556 2557 2558 2559
	return 0;

clean_ale_ret:
	cpsw_ale_destroy(priv->ale);
clean_dma_ret:
	cpdma_ctlr_destroy(priv->dma);
2560
clean_runtime_disable_ret:
2561
	pm_runtime_disable(&pdev->dev);
2562
clean_ndev_ret:
2563
	free_netdev(priv->ndev);
2564 2565 2566
	return ret;
}

B
Bill Pemberton 已提交
2567
static int cpsw_remove(struct platform_device *pdev)
2568 2569 2570
{
	struct net_device *ndev = platform_get_drvdata(pdev);
	struct cpsw_priv *priv = netdev_priv(ndev);
2571 2572 2573 2574 2575 2576 2577
	int ret;

	ret = pm_runtime_get_sync(&pdev->dev);
	if (ret < 0) {
		pm_runtime_put_noidle(&pdev->dev);
		return ret;
	}
2578

2579
	if (priv->data.dual_emac)
2580
		unregister_netdev(priv->slaves[1].ndev);
2581
	unregister_netdev(ndev);
2582 2583 2584

	cpsw_ale_destroy(priv->ale);
	cpdma_ctlr_destroy(priv->dma);
2585
	of_platform_depopulate(&pdev->dev);
2586 2587
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
2588
	if (priv->data.dual_emac)
2589
		free_netdev(priv->slaves[1].ndev);
2590 2591 2592 2593
	free_netdev(ndev);
	return 0;
}

2594
#ifdef CONFIG_PM_SLEEP
2595 2596 2597 2598
static int cpsw_suspend(struct device *dev)
{
	struct platform_device	*pdev = to_platform_device(dev);
	struct net_device	*ndev = platform_get_drvdata(pdev);
2599
	struct cpsw_priv	*priv = netdev_priv(ndev);
2600

2601 2602
	if (priv->data.dual_emac) {
		int i;
2603

2604 2605 2606 2607 2608 2609 2610 2611
		for (i = 0; i < priv->data.slaves; i++) {
			if (netif_running(priv->slaves[i].ndev))
				cpsw_ndo_stop(priv->slaves[i].ndev);
		}
	} else {
		if (netif_running(ndev))
			cpsw_ndo_stop(ndev);
	}
2612

2613
	/* Select sleep pin state */
2614
	pinctrl_pm_select_sleep_state(dev);
2615

2616 2617 2618 2619 2620 2621 2622
	return 0;
}

static int cpsw_resume(struct device *dev)
{
	struct platform_device	*pdev = to_platform_device(dev);
	struct net_device	*ndev = platform_get_drvdata(pdev);
2623
	struct cpsw_priv	*priv = netdev_priv(ndev);
2624

2625
	/* Select default pin state */
2626
	pinctrl_pm_select_default_state(dev);
2627

2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	if (priv->data.dual_emac) {
		int i;

		for (i = 0; i < priv->data.slaves; i++) {
			if (netif_running(priv->slaves[i].ndev))
				cpsw_ndo_open(priv->slaves[i].ndev);
		}
	} else {
		if (netif_running(ndev))
			cpsw_ndo_open(ndev);
	}
2639 2640
	return 0;
}
2641
#endif
2642

2643
static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
2644 2645 2646 2647 2648

static struct platform_driver cpsw_driver = {
	.driver = {
		.name	 = "cpsw",
		.pm	 = &cpsw_pm_ops,
2649
		.of_match_table = cpsw_of_mtable,
2650 2651
	},
	.probe = cpsw_probe,
B
Bill Pemberton 已提交
2652
	.remove = cpsw_remove,
2653 2654
};

2655
module_platform_driver(cpsw_driver);
2656 2657 2658 2659 2660

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
MODULE_DESCRIPTION("TI CPSW Ethernet driver");