intel_gt_pm.c 8.9 KB
Newer Older
1 2 3 4 5 6
/*
 * SPDX-License-Identifier: MIT
 *
 * Copyright © 2019 Intel Corporation
 */

7 8
#include <linux/suspend.h>

9
#include "i915_drv.h"
10
#include "i915_globals.h"
11
#include "i915_params.h"
12
#include "intel_context.h"
13
#include "intel_engine_pm.h"
14
#include "intel_gt.h"
15
#include "intel_gt_clock_utils.h"
16
#include "intel_gt_pm.h"
17
#include "intel_gt_requests.h"
18
#include "intel_llc.h"
19
#include "intel_pm.h"
20
#include "intel_rc6.h"
21
#include "intel_rps.h"
22 23
#include "intel_wakeref.h"

24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
static void user_forcewake(struct intel_gt *gt, bool suspend)
{
	int count = atomic_read(&gt->user_wakeref);

	/* Inside suspend/resume so single threaded, no races to worry about. */
	if (likely(!count))
		return;

	intel_gt_pm_get(gt);
	if (suspend) {
		GEM_BUG_ON(count > atomic_read(&gt->wakeref.count));
		atomic_sub(count, &gt->wakeref.count);
	} else {
		atomic_add(count, &gt->wakeref.count);
	}
	intel_gt_pm_put(gt);
}

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
static void runtime_begin(struct intel_gt *gt)
{
	local_irq_disable();
	write_seqcount_begin(&gt->stats.lock);
	gt->stats.start = ktime_get();
	gt->stats.active = true;
	write_seqcount_end(&gt->stats.lock);
	local_irq_enable();
}

static void runtime_end(struct intel_gt *gt)
{
	local_irq_disable();
	write_seqcount_begin(&gt->stats.lock);
	gt->stats.active = false;
	gt->stats.total =
		ktime_add(gt->stats.total,
			  ktime_sub(ktime_get(), gt->stats.start));
	write_seqcount_end(&gt->stats.lock);
	local_irq_enable();
}

64
static int __gt_unpark(struct intel_wakeref *wf)
65
{
66 67
	struct intel_gt *gt = container_of(wf, typeof(*gt), wakeref);
	struct drm_i915_private *i915 = gt->i915;
68

69
	GT_TRACE(gt, "\n");
70

71 72
	i915_globals_unpark();

73 74 75 76 77 78 79 80 81 82 83
	/*
	 * It seems that the DMC likes to transition between the DC states a lot
	 * when there are no connected displays (no active power domains) during
	 * command submission.
	 *
	 * This activity has negative impact on the performance of the chip with
	 * huge latencies observed in the interrupt handler and elsewhere.
	 *
	 * Work around it by grabbing a GT IRQ power domain whilst there is any
	 * GT activity, preventing any DC state transitions.
	 */
84 85
	gt->awake = intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ);
	GEM_BUG_ON(!gt->awake);
86

87
	intel_rc6_unpark(&gt->rc6);
88
	intel_rps_unpark(&gt->rps);
89 90
	i915_pmu_gt_unparked(i915);

91
	intel_gt_unpark_requests(gt);
92
	runtime_begin(gt);
93 94 95 96

	return 0;
}

97
static int __gt_park(struct intel_wakeref *wf)
98
{
99 100 101
	struct intel_gt *gt = container_of(wf, typeof(*gt), wakeref);
	intel_wakeref_t wakeref = fetch_and_zero(&gt->awake);
	struct drm_i915_private *i915 = gt->i915;
102

103
	GT_TRACE(gt, "\n");
104

105
	runtime_end(gt);
106
	intel_gt_park_requests(gt);
107

108
	i915_vma_parked(gt);
109
	i915_pmu_gt_parked(i915);
110
	intel_rps_park(&gt->rps);
111
	intel_rc6_park(&gt->rc6);
112

113 114 115
	/* Everything switched off, flush any residual interrupt just in case */
	intel_synchronize_irq(i915);

116
	/* Defer dropping the display power well for 100ms, it's slow! */
117
	GEM_BUG_ON(!wakeref);
118
	intel_display_power_put_async(i915, POWER_DOMAIN_GT_IRQ, wakeref);
119

120 121
	i915_globals_park();

122 123 124
	return 0;
}

125 126 127 128
static const struct intel_wakeref_ops wf_ops = {
	.get = __gt_unpark,
	.put = __gt_park,
};
129

130
void intel_gt_pm_init_early(struct intel_gt *gt)
131
{
132
	intel_wakeref_init(&gt->wakeref, gt->uncore->rpm, &wf_ops);
133
	seqcount_mutex_init(&gt->stats.lock, &gt->wakeref.mutex);
134 135
}

136 137 138 139 140 141 142 143
void intel_gt_pm_init(struct intel_gt *gt)
{
	/*
	 * Enabling power-management should be "self-healing". If we cannot
	 * enable a feature, simply leave it disabled with a notice to the
	 * user.
	 */
	intel_rc6_init(&gt->rc6);
144
	intel_rps_init(&gt->rps);
145 146
}

147
static bool reset_engines(struct intel_gt *gt)
148
{
149
	if (INTEL_INFO(gt->i915)->gpu_reset_clobbers_display)
150 151
		return false;

152
	return __intel_gt_reset(gt, ALL_ENGINES) == 0;
153 154
}

155
static void gt_sanitize(struct intel_gt *gt, bool force)
156 157 158
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
159
	intel_wakeref_t wakeref;
160

161
	GT_TRACE(gt, "force:%s", yesno(force));
162 163 164 165 166

	/* Use a raw wakeref to avoid calling intel_display_power_get early */
	wakeref = intel_runtime_pm_get(gt->uncore->rpm);
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);

167 168
	intel_gt_check_clock_frequency(gt);

169 170 171 172 173 174 175 176
	/*
	 * As we have just resumed the machine and woken the device up from
	 * deep PCI sleep (presumably D3_cold), assume the HW has been reset
	 * back to defaults, recovering from whatever wedged state we left it
	 * in and so worth trying to use the device once more.
	 */
	if (intel_gt_is_wedged(gt))
		intel_gt_unset_wedged(gt);
177

178 179
	intel_uc_sanitize(&gt->uc);

180
	for_each_engine(engine, gt, id)
181 182 183
		if (engine->reset.prepare)
			engine->reset.prepare(engine);

184 185
	intel_uc_reset_prepare(&gt->uc);

186 187 188 189
	for_each_engine(engine, gt, id)
		if (engine->sanitize)
			engine->sanitize(engine);

190
	if (reset_engines(gt) || force) {
191
		for_each_engine(engine, gt, id)
192 193
			__intel_engine_reset(engine, false);
	}
194

195
	for_each_engine(engine, gt, id)
196 197
		if (engine->reset.finish)
			engine->reset.finish(engine);
198

199 200
	intel_rps_sanitize(&gt->rps);

201 202
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
	intel_runtime_pm_put(gt->uncore->rpm, wakeref);
203 204
}

205
void intel_gt_pm_fini(struct intel_gt *gt)
206
{
207
	intel_rc6_fini(&gt->rc6);
208 209
}

210
int intel_gt_resume(struct intel_gt *gt)
211 212 213
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
214
	int err;
215

216
	err = intel_gt_has_unrecoverable_error(gt);
217 218 219
	if (err)
		return err;

220
	GT_TRACE(gt, "\n");
221

222 223 224 225 226 227
	/*
	 * After resume, we may need to poke into the pinned kernel
	 * contexts to paper over any damage caused by the sudden suspend.
	 * Only the kernel contexts should remain pinned over suspend,
	 * allowing us to fixup the user contexts on their first pin.
	 */
C
Chris Wilson 已提交
228 229
	gt_sanitize(gt, true);

230
	intel_gt_pm_get(gt);
231

232 233
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);
	intel_rc6_sanitize(&gt->rc6);
234 235 236 237
	if (intel_gt_is_wedged(gt)) {
		err = -EIO;
		goto out_fw;
	}
238

239 240 241
	/* Only when the HW is re-initialised, can we replay the requests */
	err = intel_gt_init_hw(gt);
	if (err) {
242 243
		i915_probe_error(gt->i915,
				 "Failed to initialize GPU, declaring it wedged!\n");
244
		goto err_wedged;
245 246
	}

247 248 249
	intel_rps_enable(&gt->rps);
	intel_llc_enable(&gt->llc);

250
	for_each_engine(engine, gt, id) {
251 252 253
		intel_engine_pm_get(engine);

		engine->serial++; /* kernel context lost */
254
		err = intel_engine_resume(engine);
255 256 257

		intel_engine_pm_put(engine);
		if (err) {
258
			drm_err(&gt->i915->drm,
259 260
				"Failed to restart %s (%d)\n",
				engine->name, err);
261
			goto err_wedged;
262
		}
263
	}
264 265

	intel_rc6_enable(&gt->rc6);
266 267 268

	intel_uc_resume(&gt->uc);

269 270
	user_forcewake(gt, false);

271
out_fw:
272
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
273 274
	intel_gt_pm_put(gt);
	return err;
275 276 277 278

err_wedged:
	intel_gt_set_wedged(gt);
	goto out_fw;
279
}
280

281
static void wait_for_suspend(struct intel_gt *gt)
282
{
283 284 285
	if (!intel_gt_pm_is_awake(gt))
		return;

286
	if (intel_gt_wait_for_idle(gt, I915_GEM_IDLE_TIMEOUT) == -ETIME) {
287 288 289 290 291
		/*
		 * Forcibly cancel outstanding work and leave
		 * the gpu quiet.
		 */
		intel_gt_set_wedged(gt);
292
		intel_gt_retire_requests(gt);
293
	}
294 295 296 297

	intel_gt_pm_wait_for_idle(gt);
}

298
void intel_gt_suspend_prepare(struct intel_gt *gt)
299
{
300
	user_forcewake(gt, true);
301 302 303 304 305 306 307
	wait_for_suspend(gt);

	intel_uc_suspend(&gt->uc);
}

static suspend_state_t pm_suspend_target(void)
{
308
#if IS_ENABLED(CONFIG_SUSPEND) && IS_ENABLED(CONFIG_PM_SLEEP)
309 310 311 312 313 314 315 316 317
	return pm_suspend_target_state;
#else
	return PM_SUSPEND_TO_IDLE;
#endif
}

void intel_gt_suspend_late(struct intel_gt *gt)
{
	intel_wakeref_t wakeref;
318

319
	/* We expect to be idle already; but also want to be independent */
320
	wait_for_suspend(gt);
321

322 323 324 325 326
	if (is_mock_gt(gt))
		return;

	GEM_BUG_ON(gt->awake);

327 328 329 330 331 332 333 334 335 336 337 338
	/*
	 * On disabling the device, we want to turn off HW access to memory
	 * that we no longer own.
	 *
	 * However, not all suspend-states disable the device. S0 (s2idle)
	 * is effectively runtime-suspend, the device is left powered on
	 * but needs to be put into a low power state. We need to keep
	 * powermanagement enabled, but we also retain system state and so
	 * it remains safe to keep on using our allocated memory.
	 */
	if (pm_suspend_target() == PM_SUSPEND_TO_IDLE)
		return;
339

340 341
	with_intel_runtime_pm(gt->uncore->rpm, wakeref) {
		intel_rps_disable(&gt->rps);
342
		intel_rc6_disable(&gt->rc6);
343 344
		intel_llc_disable(&gt->llc);
	}
345

346
	gt_sanitize(gt, false);
347

348
	GT_TRACE(gt, "\n");
349 350
}

351 352 353
void intel_gt_runtime_suspend(struct intel_gt *gt)
{
	intel_uc_runtime_suspend(&gt->uc);
354

355
	GT_TRACE(gt, "\n");
356 357 358 359
}

int intel_gt_runtime_resume(struct intel_gt *gt)
{
360
	GT_TRACE(gt, "\n");
361
	intel_gt_init_swizzling(gt);
362
	intel_ggtt_restore_fences(gt->ggtt);
363 364 365

	return intel_uc_runtime_resume(&gt->uc);
}
366

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
static ktime_t __intel_gt_get_awake_time(const struct intel_gt *gt)
{
	ktime_t total = gt->stats.total;

	if (gt->stats.active)
		total = ktime_add(total,
				  ktime_sub(ktime_get(), gt->stats.start));

	return total;
}

ktime_t intel_gt_get_awake_time(const struct intel_gt *gt)
{
	unsigned int seq;
	ktime_t total;

	do {
		seq = read_seqcount_begin(&gt->stats.lock);
		total = __intel_gt_get_awake_time(gt);
	} while (read_seqcount_retry(&gt->stats.lock, seq));

	return total;
}

391 392 393
#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftest_gt_pm.c"
#endif