imx.c 51.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8
/*
 *  Driver for Motorola IMX serial ports
 *
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 *  Author: Sascha Hauer <sascha@saschahauer.de>
 *  Copyright (C) 2004 Pengutronix
 *
9 10 11
 *  Copyright (C) 2009 emlix GmbH
 *  Author: Fabian Godehardt (added IrDA support for iMX)
 *
L
Linus Torvalds 已提交
12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * [29-Mar-2005] Mike Lee
 * Added hardware handshake
 */

#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
39
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
40 41 42 43
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
S
Sascha Hauer 已提交
44
#include <linux/clk.h>
45
#include <linux/delay.h>
46
#include <linux/rational.h>
47
#include <linux/slab.h>
48 49
#include <linux/of.h>
#include <linux/of_device.h>
50
#include <linux/io.h>
51
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
52 53

#include <asm/irq.h>
54
#include <linux/platform_data/serial-imx.h>
55
#include <linux/platform_data/dma-imx.h>
L
Linus Torvalds 已提交
56

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71
/* Register definitions */
#define URXD0 0x0  /* Receiver Register */
#define URTX0 0x40 /* Transmitter Register */
#define UCR1  0x80 /* Control Register 1 */
#define UCR2  0x84 /* Control Register 2 */
#define UCR3  0x88 /* Control Register 3 */
#define UCR4  0x8c /* Control Register 4 */
#define UFCR  0x90 /* FIFO Control Register */
#define USR1  0x94 /* Status Register 1 */
#define USR2  0x98 /* Status Register 2 */
#define UESC  0x9c /* Escape Character Register */
#define UTIM  0xa0 /* Escape Timer Register */
#define UBIR  0xa4 /* BRM Incremental Register */
#define UBMR  0xa8 /* BRM Modulator Register */
#define UBRC  0xac /* Baud Rate Count Register */
72 73 74
#define IMX21_ONEMS 0xb0 /* One Millisecond register */
#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
75 76

/* UART Control Register Bit Fields.*/
J
Jiada Wang 已提交
77
#define URXD_DUMMY_READ (1<<16)
78 79 80 81 82 83
#define URXD_CHARRDY	(1<<15)
#define URXD_ERR	(1<<14)
#define URXD_OVRRUN	(1<<13)
#define URXD_FRMERR	(1<<12)
#define URXD_BRK	(1<<11)
#define URXD_PRERR	(1<<10)
84
#define URXD_RX_DATA	(0xFF<<0)
85 86 87 88
#define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
#define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
#define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
#define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
89
#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
90 91 92 93 94 95 96 97
#define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
#define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
#define UCR1_IREN	(1<<7)	/* Infrared interface enable */
#define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
#define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
#define UCR1_SNDBRK	(1<<4)	/* Send break */
#define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
98
#define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
#define UCR1_DOZE	(1<<1)	/* Doze */
#define UCR1_UARTEN	(1<<0)	/* UART enabled */
#define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
#define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
#define UCR2_CTSC	(1<<13)	/* CTS pin control */
#define UCR2_CTS	(1<<12)	/* Clear to send */
#define UCR2_ESCEN	(1<<11)	/* Escape enable */
#define UCR2_PREN	(1<<8)	/* Parity enable */
#define UCR2_PROE	(1<<7)	/* Parity odd/even */
#define UCR2_STPB	(1<<6)	/* Stop */
#define UCR2_WS		(1<<5)	/* Word size */
#define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
#define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
#define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
#define UCR2_RXEN	(1<<1)	/* Receiver enabled */
#define UCR2_SRST	(1<<0)	/* SW reset */
#define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
#define UCR3_PARERREN	(1<<12) /* Parity enable */
#define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
#define UCR3_DSR	(1<<10) /* Data set ready */
#define UCR3_DCD	(1<<9)	/* Data carrier detect */
#define UCR3_RI		(1<<8)	/* Ring indicator */
121
#define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
122 123 124 125 126 127 128 129 130 131 132 133
#define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
#define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
#define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
#define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
#define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
#define UCR3_BPEN	(1<<0)	/* Preset registers enable */
#define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
#define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
#define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
#define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
#define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
#define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
134
#define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
#define UCR4_IRSC	(1<<5)	/* IR special case */
#define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
#define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
#define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
#define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
#define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
#define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
#define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
#define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
#define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
#define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
#define USR1_RTSS	(1<<14) /* RTS pin status */
#define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
#define USR1_RTSD	(1<<12) /* RTS delta */
#define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
#define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
#define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
#define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */
#define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
#define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
#define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
#define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
#define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
#define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
#define USR2_IDLE	 (1<<12) /* Idle condition */
#define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
#define USR2_WAKE	 (1<<7)	 /* Wake */
#define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
#define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
#define USR2_BRCD	 (1<<2)	 /* Break condition */
#define USR2_ORE	(1<<1)	 /* Overrun error */
#define USR2_RDR	(1<<0)	 /* Recv data ready */
#define UTS_FRCPERR	(1<<13) /* Force parity error */
#define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
#define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
#define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
#define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
#define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
#define UTS_SOFTRST	 (1<<0)	 /* Software reset */
174

L
Linus Torvalds 已提交
175
/* We've been assigned a range on the "Low-density serial ports" major */
176 177
#define SERIAL_IMX_MAJOR	207
#define MINOR_START		16
178
#define DEV_NAME		"ttymxc"
L
Linus Torvalds 已提交
179 180 181 182 183 184 185 186 187 188 189

/*
 * This determines how often we check the modem status signals
 * for any change.  They generally aren't connected to an IRQ
 * so we have to poll them.  We also check immediately before
 * filling the TX fifo incase CTS has been dropped.
 */
#define MCTRL_TIMEOUT	(250*HZ/1000)

#define DRIVER_NAME "IMX-uart"

190 191
#define UART_NR 8

192 193 194 195
/* i.mx21 type uart runs on all i.mx except i.mx1 */
enum imx_uart_type {
	IMX1_UART,
	IMX21_UART,
196
	IMX6Q_UART,
197 198 199 200 201 202 203 204
};

/* device type dependent stuff */
struct imx_uart_data {
	unsigned uts_reg;
	enum imx_uart_type devtype;
};

L
Linus Torvalds 已提交
205 206 207 208
struct imx_port {
	struct uart_port	port;
	struct timer_list	timer;
	unsigned int		old_status;
209
	int			txirq, rxirq, rtsirq;
210
	unsigned int		have_rtscts:1;
211
	unsigned int		dte_mode:1;
212 213 214 215
	unsigned int		use_irda:1;
	unsigned int		irda_inv_rx:1;
	unsigned int		irda_inv_tx:1;
	unsigned short		trcv_delay; /* transceiver delay */
216 217
	struct clk		*clk_ipg;
	struct clk		*clk_per;
218
	const struct imx_uart_data *devdata;
219 220 221 222 223 224 225 226 227

	/* DMA fields */
	unsigned int		dma_is_inited:1;
	unsigned int		dma_is_enabled:1;
	unsigned int		dma_is_rxing:1;
	unsigned int		dma_is_txing:1;
	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
	struct scatterlist	rx_sgl, tx_sgl[2];
	void			*rx_buf;
228
	unsigned int		tx_bytes;
229
	unsigned int		dma_tx_nents;
230
	wait_queue_head_t	dma_wait;
L
Linus Torvalds 已提交
231 232
};

233 234 235 236 237 238
struct imx_port_ucrs {
	unsigned int	ucr1;
	unsigned int	ucr2;
	unsigned int	ucr3;
};

239 240 241 242 243 244
#ifdef CONFIG_IRDA
#define USE_IRDA(sport)	((sport)->use_irda)
#else
#define USE_IRDA(sport)	(0)
#endif

245 246 247 248 249 250 251 252 253
static struct imx_uart_data imx_uart_devdata[] = {
	[IMX1_UART] = {
		.uts_reg = IMX1_UTS,
		.devtype = IMX1_UART,
	},
	[IMX21_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX21_UART,
	},
254 255 256 257
	[IMX6Q_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX6Q_UART,
	},
258 259 260 261 262 263 264 265 266
};

static struct platform_device_id imx_uart_devtype[] = {
	{
		.name = "imx1-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
	}, {
		.name = "imx21-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
267 268 269
	}, {
		.name = "imx6q-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
270 271 272 273 274 275
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_uart_devtype);

276
static struct of_device_id imx_uart_dt_ids[] = {
277
	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
278 279 280 281 282 283
	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
static inline unsigned uts_reg(struct imx_port *sport)
{
	return sport->devdata->uts_reg;
}

static inline int is_imx1_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX1_UART;
}

static inline int is_imx21_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX21_UART;
}

299 300 301 302
static inline int is_imx6q_uart(struct imx_port *sport)
{
	return sport->devdata->devtype == IMX6Q_UART;
}
303 304 305
/*
 * Save and restore functions for UCR1, UCR2 and UCR3 registers
 */
306
#if defined(CONFIG_SERIAL_IMX_CONSOLE)
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void imx_port_ucrs_save(struct uart_port *port,
			       struct imx_port_ucrs *ucr)
{
	/* save control registers */
	ucr->ucr1 = readl(port->membase + UCR1);
	ucr->ucr2 = readl(port->membase + UCR2);
	ucr->ucr3 = readl(port->membase + UCR3);
}

static void imx_port_ucrs_restore(struct uart_port *port,
				  struct imx_port_ucrs *ucr)
{
	/* restore control registers */
	writel(ucr->ucr1, port->membase + UCR1);
	writel(ucr->ucr2, port->membase + UCR2);
	writel(ucr->ucr3, port->membase + UCR3);
}
324
#endif
325

L
Linus Torvalds 已提交
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
/*
 * Handle any change of modem status signal since we were last called.
 */
static void imx_mctrl_check(struct imx_port *sport)
{
	unsigned int status, changed;

	status = sport->port.ops->get_mctrl(&sport->port);
	changed = status ^ sport->old_status;

	if (changed == 0)
		return;

	sport->old_status = status;

	if (changed & TIOCM_RI)
		sport->port.icount.rng++;
	if (changed & TIOCM_DSR)
		sport->port.icount.dsr++;
	if (changed & TIOCM_CAR)
		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
	if (changed & TIOCM_CTS)
		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);

350
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
L
Linus Torvalds 已提交
351 352 353 354 355 356 357 358 359 360 361
}

/*
 * This is our per-port timeout handler, for checking the
 * modem status signals.
 */
static void imx_timeout(unsigned long data)
{
	struct imx_port *sport = (struct imx_port *)data;
	unsigned long flags;

A
Alan Cox 已提交
362
	if (sport->port.state) {
L
Linus Torvalds 已提交
363 364 365 366 367 368 369 370 371 372 373
		spin_lock_irqsave(&sport->port.lock, flags);
		imx_mctrl_check(sport);
		spin_unlock_irqrestore(&sport->port.lock, flags);

		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
	}
}

/*
 * interrupts disabled on entry
 */
374
static void imx_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
375 376
{
	struct imx_port *sport = (struct imx_port *)port;
377 378
	unsigned long temp;

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
	if (USE_IRDA(sport)) {
		/* half duplex - wait for end of transmission */
		int n = 256;
		while ((--n > 0) &&
		      !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
			udelay(5);
			barrier();
		}
		/*
		 * irda transceiver - wait a bit more to avoid
		 * cutoff, hardware dependent
		 */
		udelay(sport->trcv_delay);

		/*
		 * half duplex - reactivate receive mode,
		 * flush receive pipe echo crap
		 */
		if (readl(sport->port.membase + USR2) & USR2_TXDC) {
			temp = readl(sport->port.membase + UCR1);
			temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
			writel(temp, sport->port.membase + UCR1);

			temp = readl(sport->port.membase + UCR4);
			temp &= ~(UCR4_TCEN);
			writel(temp, sport->port.membase + UCR4);

			while (readl(sport->port.membase + URXD0) &
			       URXD_CHARRDY)
				barrier();

			temp = readl(sport->port.membase + UCR1);
			temp |= UCR1_RRDYEN;
			writel(temp, sport->port.membase + UCR1);

			temp = readl(sport->port.membase + UCR4);
			temp |= UCR4_DREN;
			writel(temp, sport->port.membase + UCR4);
		}
		return;
	}

421 422 423 424 425 426
	/*
	 * We are maybe in the SMP context, so if the DMA TX thread is running
	 * on other cpu, we have to wait for it to finish.
	 */
	if (sport->dma_is_enabled && sport->dma_is_txing)
		return;
427

428 429
	temp = readl(sport->port.membase + UCR1);
	writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
430 431 432 433 434 435 436 437
}

/*
 * interrupts disabled on entry
 */
static void imx_stop_rx(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
438 439
	unsigned long temp;

440 441 442 443 444 445 446 447
	if (sport->dma_is_enabled && sport->dma_is_rxing) {
		if (sport->port.suspended) {
			dmaengine_terminate_all(sport->dma_chan_rx);
			sport->dma_is_rxing = 0;
		} else {
			return;
		}
	}
448

449
	temp = readl(sport->port.membase + UCR2);
450
	writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
451 452 453 454

	/* disable the `Receiver Ready Interrrupt` */
	temp = readl(sport->port.membase + UCR1);
	writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468
}

/*
 * Set the modem control timer to fire immediately.
 */
static void imx_enable_ms(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	mod_timer(&sport->timer, jiffies);
}

static inline void imx_transmit_buffer(struct imx_port *sport)
{
A
Alan Cox 已提交
469
	struct circ_buf *xmit = &sport->port.state->xmit;
L
Linus Torvalds 已提交
470

471 472 473 474 475 476 477 478 479 480 481
	if (sport->port.x_char) {
		/* Send next char */
		writel(sport->port.x_char, sport->port.membase + URTX0);
		return;
	}

	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
		imx_stop_tx(&sport->port);
		return;
	}

482
	while (!uart_circ_empty(xmit) &&
483
	       !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
L
Linus Torvalds 已提交
484 485
		/* send xmit->buf[xmit->tail]
		 * out the port here */
486
		writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
487
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
L
Linus Torvalds 已提交
488
		sport->port.icount.tx++;
489
	}
L
Linus Torvalds 已提交
490

491 492 493
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);

L
Linus Torvalds 已提交
494
	if (uart_circ_empty(xmit))
495
		imx_stop_tx(&sport->port);
L
Linus Torvalds 已提交
496 497
}

498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516
static void dma_tx_callback(void *data)
{
	struct imx_port *sport = data;
	struct scatterlist *sgl = &sport->tx_sgl[0];
	struct circ_buf *xmit = &sport->port.state->xmit;
	unsigned long flags;

	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);

	sport->dma_is_txing = 0;

	/* update the stat */
	spin_lock_irqsave(&sport->port.lock, flags);
	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
	sport->port.icount.tx += sport->tx_bytes;
	spin_unlock_irqrestore(&sport->port.lock, flags);

	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");

517
	uart_write_wakeup(&sport->port);
518 519 520 521 522 523

	if (waitqueue_active(&sport->dma_wait)) {
		wake_up(&sport->dma_wait);
		dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
		return;
	}
524 525
}

526
static void imx_dma_tx(struct imx_port *sport)
527 528 529 530 531 532 533 534 535
{
	struct circ_buf *xmit = &sport->port.state->xmit;
	struct scatterlist *sgl = sport->tx_sgl;
	struct dma_async_tx_descriptor *desc;
	struct dma_chan	*chan = sport->dma_chan_tx;
	struct device *dev = sport->port.dev;
	enum dma_status status;
	int ret;

536
	status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
537 538 539 540 541
	if (DMA_IN_PROGRESS == status)
		return;

	sport->tx_bytes = uart_circ_chars_pending(xmit);

542
	if (xmit->tail > xmit->head && xmit->head > 0) {
543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
		sport->dma_tx_nents = 2;
		sg_init_table(sgl, 2);
		sg_set_buf(sgl, xmit->buf + xmit->tail,
				UART_XMIT_SIZE - xmit->tail);
		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
	} else {
		sport->dma_tx_nents = 1;
		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
	}

	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for TX.\n");
		return;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
	if (!desc) {
		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
		return;
	}
	desc->callback = dma_tx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
			uart_circ_chars_pending(xmit));
	/* fire it */
	sport->dma_is_txing = 1;
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return;
}

L
Linus Torvalds 已提交
576 577 578
/*
 * interrupts disabled on entry
 */
579
static void imx_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
580 581
{
	struct imx_port *sport = (struct imx_port *)port;
582
	unsigned long temp;
L
Linus Torvalds 已提交
583

584 585 586 587 588 589 590 591 592 593
	if (USE_IRDA(sport)) {
		/* half duplex in IrDA mode; have to disable receive mode */
		temp = readl(sport->port.membase + UCR4);
		temp &= ~(UCR4_DREN);
		writel(temp, sport->port.membase + UCR4);

		temp = readl(sport->port.membase + UCR1);
		temp &= ~(UCR1_RRDYEN);
		writel(temp, sport->port.membase + UCR1);
	}
594 595 596 597 598 599 600
	/* Clear any pending ORE flag before enabling interrupt */
	temp = readl(sport->port.membase + USR2);
	writel(temp | USR2_ORE, sport->port.membase + USR2);

	temp = readl(sport->port.membase + UCR4);
	temp |= UCR4_OREN;
	writel(temp, sport->port.membase + UCR4);
601

602 603 604 605
	if (!sport->dma_is_enabled) {
		temp = readl(sport->port.membase + UCR1);
		writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
	}
L
Linus Torvalds 已提交
606

607 608 609 610 611 612 613 614 615 616
	if (USE_IRDA(sport)) {
		temp = readl(sport->port.membase + UCR1);
		temp |= UCR1_TRDYEN;
		writel(temp, sport->port.membase + UCR1);

		temp = readl(sport->port.membase + UCR4);
		temp |= UCR4_TCEN;
		writel(temp, sport->port.membase + UCR4);
	}

617
	if (sport->dma_is_enabled) {
618 619 620 621
		/* FIXME: port->x_char must be transmitted if != 0 */
		if (!uart_circ_empty(&port->state->xmit) &&
		    !uart_tx_stopped(port))
			imx_dma_tx(sport);
622 623 624
		return;
	}

625
	if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
626
		imx_transmit_buffer(sport);
L
Linus Torvalds 已提交
627 628
}

629
static irqreturn_t imx_rtsint(int irq, void *dev_id)
630
{
631
	struct imx_port *sport = dev_id;
632
	unsigned int val;
633 634 635 636
	unsigned long flags;

	spin_lock_irqsave(&sport->port.lock, flags);

637
	writel(USR1_RTSD, sport->port.membase + USR1);
638
	val = readl(sport->port.membase + USR1) & USR1_RTSS;
639
	uart_handle_cts_change(&sport->port, !!val);
640
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
641 642 643 644 645

	spin_unlock_irqrestore(&sport->port.lock, flags);
	return IRQ_HANDLED;
}

646
static irqreturn_t imx_txint(int irq, void *dev_id)
L
Linus Torvalds 已提交
647
{
648
	struct imx_port *sport = dev_id;
L
Linus Torvalds 已提交
649 650
	unsigned long flags;

651
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
652
	imx_transmit_buffer(sport);
653
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
654 655 656
	return IRQ_HANDLED;
}

657
static irqreturn_t imx_rxint(int irq, void *dev_id)
L
Linus Torvalds 已提交
658 659
{
	struct imx_port *sport = dev_id;
660
	unsigned int rx, flg, ignored = 0;
J
Jiri Slaby 已提交
661
	struct tty_port *port = &sport->port.state->port;
662
	unsigned long flags, temp;
L
Linus Torvalds 已提交
663

664
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
665

666
	while (readl(sport->port.membase + USR2) & USR2_RDR) {
L
Linus Torvalds 已提交
667 668 669
		flg = TTY_NORMAL;
		sport->port.icount.rx++;

670 671
		rx = readl(sport->port.membase + URXD0);

672
		temp = readl(sport->port.membase + USR2);
673
		if (temp & USR2_BRCD) {
674
			writel(USR2_BRCD, sport->port.membase + USR2);
675 676
			if (uart_handle_break(&sport->port))
				continue;
L
Linus Torvalds 已提交
677 678
		}

679
		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
680 681
			continue;

682 683 684 685
		if (unlikely(rx & URXD_ERR)) {
			if (rx & URXD_BRK)
				sport->port.icount.brk++;
			else if (rx & URXD_PRERR)
686 687 688 689 690 691 692 693 694 695 696 697 698 699
				sport->port.icount.parity++;
			else if (rx & URXD_FRMERR)
				sport->port.icount.frame++;
			if (rx & URXD_OVRRUN)
				sport->port.icount.overrun++;

			if (rx & sport->port.ignore_status_mask) {
				if (++ignored > 100)
					goto out;
				continue;
			}

			rx &= sport->port.read_status_mask;

700 701 702
			if (rx & URXD_BRK)
				flg = TTY_BREAK;
			else if (rx & URXD_PRERR)
703 704 705 706 707
				flg = TTY_PARITY;
			else if (rx & URXD_FRMERR)
				flg = TTY_FRAME;
			if (rx & URXD_OVRRUN)
				flg = TTY_OVERRUN;
L
Linus Torvalds 已提交
708

709 710 711 712
#ifdef SUPPORT_SYSRQ
			sport->port.sysrq = 0;
#endif
		}
L
Linus Torvalds 已提交
713

J
Jiada Wang 已提交
714 715 716
		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
			goto out;

J
Jiri Slaby 已提交
717
		tty_insert_flip_char(port, rx, flg);
718
	}
L
Linus Torvalds 已提交
719 720

out:
721
	spin_unlock_irqrestore(&sport->port.lock, flags);
J
Jiri Slaby 已提交
722
	tty_flip_buffer_push(port);
L
Linus Torvalds 已提交
723 724 725
	return IRQ_HANDLED;
}

726
static int start_rx_dma(struct imx_port *sport);
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
/*
 * If the RXFIFO is filled with some data, and then we
 * arise a DMA operation to receive them.
 */
static void imx_dma_rxint(struct imx_port *sport)
{
	unsigned long temp;

	temp = readl(sport->port.membase + USR2);
	if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
		sport->dma_is_rxing = 1;

		/* disable the `Recerver Ready Interrrupt` */
		temp = readl(sport->port.membase + UCR1);
		temp &= ~(UCR1_RRDYEN);
		writel(temp, sport->port.membase + UCR1);

		/* tell the DMA to receive the data. */
745
		start_rx_dma(sport);
746 747 748
	}
}

749 750 751 752
static irqreturn_t imx_int(int irq, void *dev_id)
{
	struct imx_port *sport = dev_id;
	unsigned int sts;
753
	unsigned int sts2;
754 755 756

	sts = readl(sport->port.membase + USR1);

757 758 759 760 761 762
	if (sts & USR1_RRDY) {
		if (sport->dma_is_enabled)
			imx_dma_rxint(sport);
		else
			imx_rxint(irq, dev_id);
	}
763 764 765 766 767

	if (sts & USR1_TRDY &&
			readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
		imx_txint(irq, dev_id);

768
	if (sts & USR1_RTSD)
769 770
		imx_rtsint(irq, dev_id);

771 772 773
	if (sts & USR1_AWAKE)
		writel(USR1_AWAKE, sport->port.membase + USR1);

774 775 776 777 778 779 780
	sts2 = readl(sport->port.membase + USR2);
	if (sts2 & USR2_ORE) {
		dev_err(sport->port.dev, "Rx FIFO overrun\n");
		sport->port.icount.overrun++;
		writel(sts2 | USR2_ORE, sport->port.membase + USR2);
	}

781 782 783
	return IRQ_HANDLED;
}

L
Linus Torvalds 已提交
784 785 786 787 788 789
/*
 * Return TIOCSER_TEMT when transmitter is not busy.
 */
static unsigned int imx_tx_empty(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
790
	unsigned int ret;
L
Linus Torvalds 已提交
791

792
	ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
793

794 795 796 797 798
	/* If the TX DMA is working, return 0. */
	if (sport->dma_is_enabled && sport->dma_is_txing)
		ret = 0;

	return ret;
L
Linus Torvalds 已提交
799 800
}

801 802 803
/*
 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
 */
L
Linus Torvalds 已提交
804 805
static unsigned int imx_get_mctrl(struct uart_port *port)
{
806 807
	struct imx_port *sport = (struct imx_port *)port;
	unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
808

809 810
	if (readl(sport->port.membase + USR1) & USR1_RTSS)
		tmp |= TIOCM_CTS;
811

812 813
	if (readl(sport->port.membase + UCR2) & UCR2_CTS)
		tmp |= TIOCM_RTS;
814

815 816 817
	if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
		tmp |= TIOCM_LOOP;

818
	return tmp;
L
Linus Torvalds 已提交
819 820 821 822
}

static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
{
823
	struct imx_port *sport = (struct imx_port *)port;
824 825
	unsigned long temp;

826
	temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
827
	if (mctrl & TIOCM_RTS)
828
		temp |= UCR2_CTS | UCR2_CTSC;
829 830

	writel(temp, sport->port.membase + UCR2);
831 832 833 834 835

	temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
	if (mctrl & TIOCM_LOOP)
		temp |= UTS_LOOP;
	writel(temp, sport->port.membase + uts_reg(sport));
L
Linus Torvalds 已提交
836 837 838 839 840 841 842 843
}

/*
 * Interrupts always disabled.
 */
static void imx_break_ctl(struct uart_port *port, int break_state)
{
	struct imx_port *sport = (struct imx_port *)port;
844
	unsigned long flags, temp;
L
Linus Torvalds 已提交
845 846 847

	spin_lock_irqsave(&sport->port.lock, flags);

848 849
	temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;

850
	if (break_state != 0)
851 852 853
		temp |= UCR1_SNDBRK;

	writel(temp, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
854 855 856 857 858 859 860

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

#define TXTL 2 /* reset default */
#define RXTL 1 /* reset default */

861 862 863 864
static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
{
	unsigned int val;

865 866 867
	/* set receiver / transmitter trigger level */
	val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
	val |= TXTL << UFCR_TXTL_SHF | RXTL;
868
	writel(val, sport->port.membase + UFCR);
869 870 871
	return 0;
}

872 873 874 875 876 877 878 879 880 881 882
#define RX_BUF_SIZE	(PAGE_SIZE)
static void imx_rx_dma_done(struct imx_port *sport)
{
	unsigned long temp;

	/* Enable this interrupt when the RXFIFO is empty. */
	temp = readl(sport->port.membase + UCR1);
	temp |= UCR1_RRDYEN;
	writel(temp, sport->port.membase + UCR1);

	sport->dma_is_rxing = 0;
883 884 885 886

	/* Is the shutdown waiting for us? */
	if (waitqueue_active(&sport->dma_wait))
		wake_up(&sport->dma_wait);
887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
}

/*
 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
 *   [1] the RX DMA buffer is full.
 *   [2] the Aging timer expires(wait for 8 bytes long)
 *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
 *
 * The [2] is trigger when a character was been sitting in the FIFO
 * meanwhile [3] can wait for 32 bytes long when the RX line is
 * on IDLE state and RxFIFO is empty.
 */
static void dma_rx_callback(void *data)
{
	struct imx_port *sport = data;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct scatterlist *sgl = &sport->rx_sgl;
904
	struct tty_port *port = &sport->port.state->port;
905 906 907 908 909 910 911
	struct dma_tx_state state;
	enum dma_status status;
	unsigned int count;

	/* unmap it first */
	dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);

912
	status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
913 914 915 916
	count = RX_BUF_SIZE - state.residue;
	dev_dbg(sport->port.dev, "We get %d bytes.\n", count);

	if (count) {
J
Jiada Wang 已提交
917 918
		if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ))
			tty_insert_flip_string(port, sport->rx_buf, count);
919 920 921
		tty_flip_buffer_push(port);

		start_rx_dma(sport);
922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	} else
		imx_rx_dma_done(sport);
}

static int start_rx_dma(struct imx_port *sport)
{
	struct scatterlist *sgl = &sport->rx_sgl;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct device *dev = sport->port.dev;
	struct dma_async_tx_descriptor *desc;
	int ret;

	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for RX.\n");
		return -EINVAL;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
					DMA_PREP_INTERRUPT);
	if (!desc) {
		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
		return -EINVAL;
	}
	desc->callback = dma_rx_callback;
	desc->callback_param = sport;

	dev_dbg(dev, "RX: prepare for the DMA.\n");
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return 0;
}

static void imx_uart_dma_exit(struct imx_port *sport)
{
	if (sport->dma_chan_rx) {
		dma_release_channel(sport->dma_chan_rx);
		sport->dma_chan_rx = NULL;

		kfree(sport->rx_buf);
		sport->rx_buf = NULL;
	}

	if (sport->dma_chan_tx) {
		dma_release_channel(sport->dma_chan_tx);
		sport->dma_chan_tx = NULL;
	}

	sport->dma_is_inited = 0;
}

static int imx_uart_dma_init(struct imx_port *sport)
{
975
	struct dma_slave_config slave_config = {};
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	struct device *dev = sport->port.dev;
	int ret;

	/* Prepare for RX : */
	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
	if (!sport->dma_chan_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = sport->port.mapbase + URXD0;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	slave_config.src_maxburst = RXTL;
	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

	sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
	if (!sport->rx_buf) {
		ret = -ENOMEM;
		goto err;
	}

	/* Prepare for TX : */
	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
	if (!sport->dma_chan_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = sport->port.mapbase + URTX0;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	slave_config.dst_maxburst = TXTL;
	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.");
		goto err;
	}

	sport->dma_is_inited = 1;

	return 0;
err:
	imx_uart_dma_exit(sport);
	return ret;
}

static void imx_enable_dma(struct imx_port *sport)
{
	unsigned long temp;

1033 1034
	init_waitqueue_head(&sport->dma_wait);

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	/* set UCR1 */
	temp = readl(sport->port.membase + UCR1);
	temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
		/* wait for 32 idle frames for IDDMA interrupt */
		UCR1_ICD_REG(3);
	writel(temp, sport->port.membase + UCR1);

	/* set UCR4 */
	temp = readl(sport->port.membase + UCR4);
	temp |= UCR4_IDDMAEN;
	writel(temp, sport->port.membase + UCR4);

	sport->dma_is_enabled = 1;
}

static void imx_disable_dma(struct imx_port *sport)
{
	unsigned long temp;

	/* clear UCR1 */
	temp = readl(sport->port.membase + UCR1);
	temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
	writel(temp, sport->port.membase + UCR1);

	/* clear UCR2 */
	temp = readl(sport->port.membase + UCR2);
	temp &= ~(UCR2_CTSC | UCR2_CTS);
	writel(temp, sport->port.membase + UCR2);

	/* clear UCR4 */
	temp = readl(sport->port.membase + UCR4);
	temp &= ~UCR4_IDDMAEN;
	writel(temp, sport->port.membase + UCR4);

	sport->dma_is_enabled = 0;
}

1072 1073 1074
/* half the RX buffer size */
#define CTSTL 16

L
Linus Torvalds 已提交
1075 1076 1077
static int imx_startup(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1078
	int retval, i;
1079
	unsigned long flags, temp;
L
Linus Torvalds 已提交
1080

1081 1082
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
1083
		return retval;
1084 1085 1086
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval) {
		clk_disable_unprepare(sport->clk_per);
1087
		return retval;
1088
	}
1089

1090
	imx_setup_ufcr(sport, 0);
L
Linus Torvalds 已提交
1091 1092 1093 1094

	/* disable the DREN bit (Data Ready interrupt enable) before
	 * requesting IRQs
	 */
1095
	temp = readl(sport->port.membase + UCR4);
1096 1097 1098 1099

	if (USE_IRDA(sport))
		temp |= UCR4_IRSC;

1100
	/* set the trigger level for CTS */
1101 1102
	temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
	temp |= CTSTL << UCR4_CTSTL_SHF;
1103

1104
	writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
L
Linus Torvalds 已提交
1105

1106 1107 1108 1109 1110 1111 1112 1113 1114
	/* Reset fifo's and state machines */
	i = 100;

	temp = readl(sport->port.membase + UCR2);
	temp &= ~UCR2_SRST;
	writel(temp, sport->port.membase + UCR2);

	while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
		udelay(1);
1115

1116
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1117 1118 1119
	/*
	 * Finally, clear and enable interrupts
	 */
1120 1121 1122
	writel(USR1_RTSD, sport->port.membase + USR1);

	temp = readl(sport->port.membase + UCR1);
1123
	temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
1124 1125 1126 1127 1128 1129

	if (USE_IRDA(sport)) {
		temp |= UCR1_IREN;
		temp &= ~(UCR1_RTSDEN);
	}

1130
	writel(temp, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1131

1132 1133
	temp = readl(sport->port.membase + UCR2);
	temp |= (UCR2_RXEN | UCR2_TXEN);
1134 1135
	if (!sport->have_rtscts)
		temp |= UCR2_IRTS;
1136
	writel(temp, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1137

1138
	if (!is_imx1_uart(sport)) {
1139
		temp = readl(sport->port.membase + UCR3);
1140
		temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
1141 1142
		writel(temp, sport->port.membase + UCR3);
	}
1143

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	if (USE_IRDA(sport)) {
		temp = readl(sport->port.membase + UCR4);
		if (sport->irda_inv_rx)
			temp |= UCR4_INVR;
		else
			temp &= ~(UCR4_INVR);
		writel(temp | UCR4_DREN, sport->port.membase + UCR4);

		temp = readl(sport->port.membase + UCR3);
		if (sport->irda_inv_tx)
			temp |= UCR3_INVT;
		else
			temp &= ~(UCR3_INVT);
		writel(temp, sport->port.membase + UCR3);
	}

L
Linus Torvalds 已提交
1160 1161 1162 1163
	/*
	 * Enable modem status interrupts
	 */
	imx_enable_ms(&sport->port);
1164
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1165

1166 1167
	if (USE_IRDA(sport)) {
		struct imxuart_platform_data *pdata;
J
Jingoo Han 已提交
1168
		pdata = dev_get_platdata(sport->port.dev);
1169 1170 1171 1172 1173 1174 1175
		sport->irda_inv_rx = pdata->irda_inv_rx;
		sport->irda_inv_tx = pdata->irda_inv_tx;
		sport->trcv_delay = pdata->transceiver_delay;
		if (pdata->irda_enable)
			pdata->irda_enable(1);
	}

L
Linus Torvalds 已提交
1176 1177 1178 1179 1180 1181
	return 0;
}

static void imx_shutdown(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
1182
	unsigned long temp;
1183
	unsigned long flags;
L
Linus Torvalds 已提交
1184

1185
	if (sport->dma_is_enabled) {
1186 1187
		int ret;

1188
		/* We have to wait for the DMA to finish. */
1189
		ret = wait_event_interruptible(sport->dma_wait,
1190
			!sport->dma_is_rxing && !sport->dma_is_txing);
1191 1192 1193 1194 1195 1196 1197
		if (ret != 0) {
			sport->dma_is_rxing = 0;
			sport->dma_is_txing = 0;
			dmaengine_terminate_all(sport->dma_chan_tx);
			dmaengine_terminate_all(sport->dma_chan_rx);
		}
		imx_stop_tx(port);
1198 1199 1200 1201 1202
		imx_stop_rx(port);
		imx_disable_dma(sport);
		imx_uart_dma_exit(sport);
	}

1203
	spin_lock_irqsave(&sport->port.lock, flags);
1204 1205 1206
	temp = readl(sport->port.membase + UCR2);
	temp &= ~(UCR2_TXEN);
	writel(temp, sport->port.membase + UCR2);
1207
	spin_unlock_irqrestore(&sport->port.lock, flags);
1208

1209 1210
	if (USE_IRDA(sport)) {
		struct imxuart_platform_data *pdata;
J
Jingoo Han 已提交
1211
		pdata = dev_get_platdata(sport->port.dev);
1212 1213 1214 1215
		if (pdata->irda_enable)
			pdata->irda_enable(0);
	}

L
Linus Torvalds 已提交
1216 1217 1218 1219 1220 1221 1222 1223 1224
	/*
	 * Stop our timer.
	 */
	del_timer_sync(&sport->timer);

	/*
	 * Disable all interrupts, port and break condition.
	 */

1225
	spin_lock_irqsave(&sport->port.lock, flags);
1226 1227
	temp = readl(sport->port.membase + UCR1);
	temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
1228 1229 1230
	if (USE_IRDA(sport))
		temp &= ~(UCR1_IREN);

1231
	writel(temp, sport->port.membase + UCR1);
1232
	spin_unlock_irqrestore(&sport->port.lock, flags);
1233

1234 1235
	clk_disable_unprepare(sport->clk_per);
	clk_disable_unprepare(sport->clk_ipg);
L
Linus Torvalds 已提交
1236 1237
}

1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
static void imx_flush_buffer(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	if (sport->dma_is_enabled) {
		sport->tx_bytes = 0;
		dmaengine_terminate_all(sport->dma_chan_tx);
	}
}

L
Linus Torvalds 已提交
1248
static void
A
Alan Cox 已提交
1249 1250
imx_set_termios(struct uart_port *port, struct ktermios *termios,
		   struct ktermios *old)
L
Linus Torvalds 已提交
1251 1252 1253 1254 1255
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
	unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1256 1257
	unsigned int div, ufcr;
	unsigned long num, denom;
1258
	uint64_t tdiv64;
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284

	/*
	 * If we don't support modem control lines, don't allow
	 * these to be set.
	 */
	if (0) {
		termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
		termios->c_cflag |= CLOCAL;
	}

	/*
	 * We only support CS7 and CS8.
	 */
	while ((termios->c_cflag & CSIZE) != CS7 &&
	       (termios->c_cflag & CSIZE) != CS8) {
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= old_csize;
		old_csize = CS8;
	}

	if ((termios->c_cflag & CSIZE) == CS8)
		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
	else
		ucr2 = UCR2_SRST | UCR2_IRTS;

	if (termios->c_cflag & CRTSCTS) {
1285
		if (sport->have_rtscts) {
1286 1287
			ucr2 &= ~UCR2_IRTS;
			ucr2 |= UCR2_CTSC;
1288 1289 1290 1291 1292

			/* Can we enable the DMA support? */
			if (is_imx6q_uart(sport) && !uart_console(port)
				&& !sport->dma_is_inited)
				imx_uart_dma_init(sport);
1293 1294 1295
		} else {
			termios->c_cflag &= ~CRTSCTS;
		}
L
Linus Torvalds 已提交
1296 1297 1298 1299 1300 1301
	}

	if (termios->c_cflag & CSTOPB)
		ucr2 |= UCR2_STPB;
	if (termios->c_cflag & PARENB) {
		ucr2 |= UCR2_PREN;
1302
		if (termios->c_cflag & PARODD)
L
Linus Torvalds 已提交
1303 1304 1305
			ucr2 |= UCR2_PROE;
	}

1306 1307
	del_timer_sync(&sport->timer);

L
Linus Torvalds 已提交
1308 1309 1310
	/*
	 * Ask the core to calculate the divisor for us.
	 */
1311
	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
L
Linus Torvalds 已提交
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
	quot = uart_get_divisor(port, baud);

	spin_lock_irqsave(&sport->port.lock, flags);

	sport->port.read_status_mask = 0;
	if (termios->c_iflag & INPCK)
		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
	if (termios->c_iflag & (BRKINT | PARMRK))
		sport->port.read_status_mask |= URXD_BRK;

	/*
	 * Characters to ignore
	 */
	sport->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
		sport->port.ignore_status_mask |= URXD_PRERR;
	if (termios->c_iflag & IGNBRK) {
		sport->port.ignore_status_mask |= URXD_BRK;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			sport->port.ignore_status_mask |= URXD_OVRRUN;
	}

J
Jiada Wang 已提交
1338 1339 1340
	if ((termios->c_cflag & CREAD) == 0)
		sport->port.ignore_status_mask |= URXD_DUMMY_READ;

L
Linus Torvalds 已提交
1341 1342 1343 1344 1345 1346 1347 1348
	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	/*
	 * disable interrupts and drain transmitter
	 */
1349 1350 1351
	old_ucr1 = readl(sport->port.membase + UCR1);
	writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
			sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1352

1353
	while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
L
Linus Torvalds 已提交
1354 1355 1356
		barrier();

	/* then, disable everything */
1357
	old_txrxen = readl(sport->port.membase + UCR2);
1358
	writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
1359 1360
			sport->port.membase + UCR2);
	old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
L
Linus Torvalds 已提交
1361

1362 1363 1364 1365 1366
	if (USE_IRDA(sport)) {
		/*
		 * use maximum available submodule frequency to
		 * avoid missing short pulses due to low sampling rate
		 */
1367
		div = 1;
1368
	} else {
1369 1370 1371 1372 1373
		/* custom-baudrate handling */
		div = sport->port.uartclk / (baud * 16);
		if (baud == 38400 && quot != div)
			baud = sport->port.uartclk / (quot * 16);

1374 1375 1376 1377 1378 1379
		div = sport->port.uartclk / (baud * 16);
		if (div > 7)
			div = 7;
		if (!div)
			div = 1;
	}
1380

1381 1382
	rational_best_approximation(16 * div * baud, sport->port.uartclk,
		1 << 16, 1 << 16, &num, &denom);
1383

1384 1385 1386 1387
	tdiv64 = sport->port.uartclk;
	tdiv64 *= num;
	do_div(tdiv64, denom * 16 * div);
	tty_termios_encode_baud_rate(termios,
1388
				(speed_t)tdiv64, (speed_t)tdiv64);
1389

1390 1391
	num -= 1;
	denom -= 1;
1392 1393

	ufcr = readl(sport->port.membase + UFCR);
1394
	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1395 1396
	if (sport->dte_mode)
		ufcr |= UFCR_DCEDTE;
1397 1398
	writel(ufcr, sport->port.membase + UFCR);

1399 1400 1401
	writel(num, sport->port.membase + UBIR);
	writel(denom, sport->port.membase + UBMR);

1402
	if (!is_imx1_uart(sport))
1403
		writel(sport->port.uartclk / div / 1000,
1404
				sport->port.membase + IMX21_ONEMS);
1405 1406

	writel(old_ucr1, sport->port.membase + UCR1);
L
Linus Torvalds 已提交
1407

1408 1409
	/* set the parity, stop bits and data size */
	writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1410 1411 1412 1413

	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
		imx_enable_ms(&sport->port);

1414 1415
	if (sport->dma_is_inited && !sport->dma_is_enabled)
		imx_enable_dma(sport);
L
Linus Torvalds 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	spin_unlock_irqrestore(&sport->port.lock, flags);
}

static const char *imx_type(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;

	return sport->port.type == PORT_IMX ? "IMX" : NULL;
}

/*
 * Configure/autoconfigure the port.
 */
static void imx_config_port(struct uart_port *port, int flags)
{
	struct imx_port *sport = (struct imx_port *)port;

1433
	if (flags & UART_CONFIG_TYPE)
L
Linus Torvalds 已提交
1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		sport->port.type = PORT_IMX;
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 * The only change we allow are to the flags and type, and
 * even then only between PORT_IMX and PORT_UNKNOWN
 */
static int
imx_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	struct imx_port *sport = (struct imx_port *)port;
	int ret = 0;

	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
		ret = -EINVAL;
	if (sport->port.irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != UPIO_MEM)
		ret = -EINVAL;
	if (sport->port.uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
1456
	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
L
Linus Torvalds 已提交
1457 1458 1459 1460 1461 1462 1463 1464
		ret = -EINVAL;
	if (sport->port.iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

1465
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500

static int imx_poll_init(struct uart_port *port)
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
	unsigned long temp;
	int retval;

	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		return retval;
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

	imx_setup_ufcr(sport, 0);

	spin_lock_irqsave(&sport->port.lock, flags);

	temp = readl(sport->port.membase + UCR1);
	if (is_imx1_uart(sport))
		temp |= IMX1_UCR1_UARTCLKEN;
	temp |= UCR1_UARTEN | UCR1_RRDYEN;
	temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
	writel(temp, sport->port.membase + UCR1);

	temp = readl(sport->port.membase + UCR2);
	temp |= UCR2_RXEN;
	writel(temp, sport->port.membase + UCR2);

	spin_unlock_irqrestore(&sport->port.lock, flags);

	return 0;
}

1501 1502
static int imx_poll_get_char(struct uart_port *port)
{
1503
	if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
1504
		return NO_POLL_CHAR;
1505

1506
	return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
1507 1508 1509 1510 1511 1512 1513 1514
}

static void imx_poll_put_char(struct uart_port *port, unsigned char c)
{
	unsigned int status;

	/* drain */
	do {
1515
		status = readl_relaxed(port->membase + USR1);
1516 1517 1518
	} while (~status & USR1_TRDY);

	/* write */
1519
	writel_relaxed(c, port->membase + URTX0);
1520 1521 1522

	/* flush */
	do {
1523
		status = readl_relaxed(port->membase + USR2);
1524 1525 1526 1527
	} while (~status & USR2_TXDC);
}
#endif

L
Linus Torvalds 已提交
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
static struct uart_ops imx_pops = {
	.tx_empty	= imx_tx_empty,
	.set_mctrl	= imx_set_mctrl,
	.get_mctrl	= imx_get_mctrl,
	.stop_tx	= imx_stop_tx,
	.start_tx	= imx_start_tx,
	.stop_rx	= imx_stop_rx,
	.enable_ms	= imx_enable_ms,
	.break_ctl	= imx_break_ctl,
	.startup	= imx_startup,
	.shutdown	= imx_shutdown,
1539
	.flush_buffer	= imx_flush_buffer,
L
Linus Torvalds 已提交
1540 1541 1542 1543
	.set_termios	= imx_set_termios,
	.type		= imx_type,
	.config_port	= imx_config_port,
	.verify_port	= imx_verify_port,
1544
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1545
	.poll_init      = imx_poll_init,
1546 1547 1548
	.poll_get_char  = imx_poll_get_char,
	.poll_put_char  = imx_poll_put_char,
#endif
L
Linus Torvalds 已提交
1549 1550
};

1551
static struct imx_port *imx_ports[UART_NR];
L
Linus Torvalds 已提交
1552 1553

#ifdef CONFIG_SERIAL_IMX_CONSOLE
1554 1555 1556
static void imx_console_putchar(struct uart_port *port, int ch)
{
	struct imx_port *sport = (struct imx_port *)port;
1557

1558
	while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
1559
		barrier();
1560 1561

	writel(ch, sport->port.membase + URTX0);
1562
}
L
Linus Torvalds 已提交
1563 1564 1565 1566 1567 1568 1569

/*
 * Interrupts are disabled on entering
 */
static void
imx_console_write(struct console *co, const char *s, unsigned int count)
{
1570
	struct imx_port *sport = imx_ports[co->index];
1571 1572
	struct imx_port_ucrs old_ucr;
	unsigned int ucr1;
1573
	unsigned long flags = 0;
1574
	int locked = 1;
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	int retval;

	retval = clk_enable(sport->clk_per);
	if (retval)
		return;
	retval = clk_enable(sport->clk_ipg);
	if (retval) {
		clk_disable(sport->clk_per);
		return;
	}
1585

1586 1587 1588 1589 1590 1591
	if (sport->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock_irqsave(&sport->port.lock, flags);
	else
		spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1592 1593

	/*
1594
	 *	First, save UCR1/2/3 and then disable interrupts
L
Linus Torvalds 已提交
1595
	 */
1596 1597
	imx_port_ucrs_save(&sport->port, &old_ucr);
	ucr1 = old_ucr.ucr1;
L
Linus Torvalds 已提交
1598

1599 1600
	if (is_imx1_uart(sport))
		ucr1 |= IMX1_UCR1_UARTCLKEN;
1601 1602 1603 1604
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);

	writel(ucr1, sport->port.membase + UCR1);
1605

1606
	writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1607

1608
	uart_console_write(&sport->port, s, count, imx_console_putchar);
L
Linus Torvalds 已提交
1609 1610 1611

	/*
	 *	Finally, wait for transmitter to become empty
1612
	 *	and restore UCR1/2/3
L
Linus Torvalds 已提交
1613
	 */
1614
	while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
L
Linus Torvalds 已提交
1615

1616
	imx_port_ucrs_restore(&sport->port, &old_ucr);
1617

1618 1619
	if (locked)
		spin_unlock_irqrestore(&sport->port.lock, flags);
1620 1621 1622

	clk_disable(sport->clk_ipg);
	clk_disable(sport->clk_per);
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
}

/*
 * If the port was already initialised (eg, by a boot loader),
 * try to determine the current setup.
 */
static void __init
imx_console_get_options(struct imx_port *sport, int *baud,
			   int *parity, int *bits)
{
1633

R
Roel Kluin 已提交
1634
	if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
L
Linus Torvalds 已提交
1635
		/* ok, the port was enabled */
1636
		unsigned int ucr2, ubir, ubmr, uartclk;
1637 1638
		unsigned int baud_raw;
		unsigned int ucfr_rfdiv;
L
Linus Torvalds 已提交
1639

1640
		ucr2 = readl(sport->port.membase + UCR2);
L
Linus Torvalds 已提交
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654

		*parity = 'n';
		if (ucr2 & UCR2_PREN) {
			if (ucr2 & UCR2_PROE)
				*parity = 'o';
			else
				*parity = 'e';
		}

		if (ucr2 & UCR2_WS)
			*bits = 8;
		else
			*bits = 7;

1655 1656
		ubir = readl(sport->port.membase + UBIR) & 0xffff;
		ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1657

1658
		ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1659 1660 1661 1662 1663
		if (ucfr_rfdiv == 6)
			ucfr_rfdiv = 7;
		else
			ucfr_rfdiv = 6 - ucfr_rfdiv;

1664
		uartclk = clk_get_rate(sport->clk_per);
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
		uartclk /= ucfr_rfdiv;

		{	/*
			 * The next code provides exact computation of
			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
			 * without need of float support or long long division,
			 * which would be required to prevent 32bit arithmetic overflow
			 */
			unsigned int mul = ubir + 1;
			unsigned int div = 16 * (ubmr + 1);
			unsigned int rem = uartclk % div;

			baud_raw = (uartclk / div) * mul;
			baud_raw += (rem * mul + div / 2) / div;
			*baud = (baud_raw + 50) / 100 * 100;
		}

1682
		if (*baud != baud_raw)
1683
			pr_info("Console IMX rounded baud rate from %d to %d\n",
1684
				baud_raw, *baud);
L
Linus Torvalds 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	}
}

static int __init
imx_console_setup(struct console *co, char *options)
{
	struct imx_port *sport;
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
1696
	int retval;
L
Linus Torvalds 已提交
1697 1698 1699 1700 1701 1702 1703 1704

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
		co->index = 0;
1705
	sport = imx_ports[co->index];
1706
	if (sport == NULL)
1707
		return -ENODEV;
L
Linus Torvalds 已提交
1708

1709 1710 1711 1712 1713
	/* For setting the registers, we only need to enable the ipg clock. */
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		goto error_console;

L
Linus Torvalds 已提交
1714 1715 1716 1717 1718
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
		imx_console_get_options(sport, &baud, &parity, &bits);

1719 1720
	imx_setup_ufcr(sport, 0);

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);

	clk_disable(sport->clk_ipg);
	if (retval) {
		clk_unprepare(sport->clk_ipg);
		goto error_console;
	}

	retval = clk_prepare(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

error_console:
	return retval;
L
Linus Torvalds 已提交
1735 1736
}

1737
static struct uart_driver imx_reg;
L
Linus Torvalds 已提交
1738
static struct console imx_console = {
1739
	.name		= DEV_NAME,
L
Linus Torvalds 已提交
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
	.write		= imx_console_write,
	.device		= uart_console_device,
	.setup		= imx_console_setup,
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
	.data		= &imx_reg,
};

#define IMX_CONSOLE	&imx_console
#else
#define IMX_CONSOLE	NULL
#endif

static struct uart_driver imx_reg = {
	.owner          = THIS_MODULE,
	.driver_name    = DRIVER_NAME,
1756
	.dev_name       = DEV_NAME,
L
Linus Torvalds 已提交
1757 1758 1759 1760 1761 1762
	.major          = SERIAL_IMX_MAJOR,
	.minor          = MINOR_START,
	.nr             = ARRAY_SIZE(imx_ports),
	.cons           = IMX_CONSOLE,
};

1763
static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
1764
{
1765
	struct imx_port *sport = platform_get_drvdata(dev);
1766 1767 1768 1769 1770 1771
	unsigned int val;

	/* enable wakeup from i.MX UART */
	val = readl(sport->port.membase + UCR3);
	val |= UCR3_AWAKEN;
	writel(val, sport->port.membase + UCR3);
L
Linus Torvalds 已提交
1772

1773
	uart_suspend_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
1774

1775
	return 0;
L
Linus Torvalds 已提交
1776 1777
}

1778
static int serial_imx_resume(struct platform_device *dev)
L
Linus Torvalds 已提交
1779
{
1780
	struct imx_port *sport = platform_get_drvdata(dev);
1781 1782 1783 1784 1785 1786
	unsigned int val;

	/* disable wakeup from i.MX UART */
	val = readl(sport->port.membase + UCR3);
	val &= ~UCR3_AWAKEN;
	writel(val, sport->port.membase + UCR3);
L
Linus Torvalds 已提交
1787

1788
	uart_resume_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
1789

1790
	return 0;
L
Linus Torvalds 已提交
1791 1792
}

1793
#ifdef CONFIG_OF
1794 1795 1796 1797
/*
 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
 * could successfully get all information from dt or a negative errno.
 */
1798 1799 1800 1801 1802 1803
static int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(imx_uart_dt_ids, &pdev->dev);
1804
	int ret;
1805 1806

	if (!np)
1807 1808
		/* no device tree device */
		return 1;
1809

1810 1811 1812
	ret = of_alias_get_id(np, "serial");
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
1813
		return ret;
1814 1815
	}
	sport->port.line = ret;
1816 1817 1818 1819 1820 1821 1822

	if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
		sport->have_rtscts = 1;

	if (of_get_property(np, "fsl,irda-mode", NULL))
		sport->use_irda = 1;

1823 1824 1825
	if (of_get_property(np, "fsl,dte-mode", NULL))
		sport->dte_mode = 1;

1826 1827 1828 1829 1830 1831 1832 1833
	sport->devdata = of_id->data;

	return 0;
}
#else
static inline int serial_imx_probe_dt(struct imx_port *sport,
		struct platform_device *pdev)
{
1834
	return 1;
1835 1836 1837 1838 1839 1840
}
#endif

static void serial_imx_probe_pdata(struct imx_port *sport,
		struct platform_device *pdev)
{
J
Jingoo Han 已提交
1841
	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855

	sport->port.line = pdev->id;
	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;

	if (!pdata)
		return;

	if (pdata->flags & IMXUART_HAVE_RTSCTS)
		sport->have_rtscts = 1;

	if (pdata->flags & IMXUART_IRDA)
		sport->use_irda = 1;
}

1856
static int serial_imx_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
1857
{
1858 1859 1860 1861 1862
	struct imx_port *sport;
	void __iomem *base;
	int ret = 0;
	struct resource *res;

S
Sachin Kamat 已提交
1863
	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
1864 1865
	if (!sport)
		return -ENOMEM;
1866

1867
	ret = serial_imx_probe_dt(sport, pdev);
1868
	if (ret > 0)
1869
		serial_imx_probe_pdata(sport, pdev);
1870
	else if (ret < 0)
S
Sachin Kamat 已提交
1871
		return ret;
1872

1873
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1874 1875 1876
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892

	sport->port.dev = &pdev->dev;
	sport->port.mapbase = res->start;
	sport->port.membase = base;
	sport->port.type = PORT_IMX,
	sport->port.iotype = UPIO_MEM;
	sport->port.irq = platform_get_irq(pdev, 0);
	sport->rxirq = platform_get_irq(pdev, 0);
	sport->txirq = platform_get_irq(pdev, 1);
	sport->rtsirq = platform_get_irq(pdev, 2);
	sport->port.fifosize = 32;
	sport->port.ops = &imx_pops;
	sport->port.flags = UPF_BOOT_AUTOCONF;
	init_timer(&sport->timer);
	sport->timer.function = imx_timeout;
	sport->timer.data     = (unsigned long)sport;
S
Sascha Hauer 已提交
1893

1894 1895 1896
	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(sport->clk_ipg)) {
		ret = PTR_ERR(sport->clk_ipg);
1897
		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
S
Sachin Kamat 已提交
1898
		return ret;
S
Sascha Hauer 已提交
1899 1900
	}

1901 1902 1903
	sport->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(sport->clk_per)) {
		ret = PTR_ERR(sport->clk_per);
1904
		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
S
Sachin Kamat 已提交
1905
		return ret;
1906 1907 1908
	}

	sport->port.uartclk = clk_get_rate(sport->clk_per);
1909

1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
	/*
	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
	 * chips only have one interrupt.
	 */
	if (sport->txirq > 0) {
		ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
				       dev_name(&pdev->dev), sport);
		if (ret)
			return ret;

		ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
				       dev_name(&pdev->dev), sport);
		if (ret)
			return ret;

		/* do not use RTS IRQ on IrDA */
		if (!USE_IRDA(sport)) {
			ret = devm_request_irq(&pdev->dev, sport->rtsirq,
					       imx_rtsint, 0,
					       dev_name(&pdev->dev), sport);
			if (ret)
				return ret;
		}
	} else {
		ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
				       dev_name(&pdev->dev), sport);
		if (ret)
			return ret;
	}

1940
	imx_ports[sport->port.line] = sport;
1941

1942
	platform_set_drvdata(pdev, sport);
1943

1944
	return uart_add_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
1945 1946
}

1947
static int serial_imx_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
1948
{
1949
	struct imx_port *sport = platform_get_drvdata(pdev);
L
Linus Torvalds 已提交
1950

1951
	return uart_remove_one_port(&imx_reg, &sport->port);
L
Linus Torvalds 已提交
1952 1953
}

1954
static struct platform_driver serial_imx_driver = {
1955 1956
	.probe		= serial_imx_probe,
	.remove		= serial_imx_remove,
L
Linus Torvalds 已提交
1957 1958 1959

	.suspend	= serial_imx_suspend,
	.resume		= serial_imx_resume,
1960
	.id_table	= imx_uart_devtype,
1961
	.driver		= {
1962
		.name	= "imx-uart",
1963
		.of_match_table = imx_uart_dt_ids,
1964
	},
L
Linus Torvalds 已提交
1965 1966 1967 1968
};

static int __init imx_serial_init(void)
{
1969
	int ret = uart_register_driver(&imx_reg);
L
Linus Torvalds 已提交
1970 1971 1972 1973

	if (ret)
		return ret;

1974
	ret = platform_driver_register(&serial_imx_driver);
L
Linus Torvalds 已提交
1975 1976 1977
	if (ret != 0)
		uart_unregister_driver(&imx_reg);

1978
	return ret;
L
Linus Torvalds 已提交
1979 1980 1981 1982
}

static void __exit imx_serial_exit(void)
{
1983
	platform_driver_unregister(&serial_imx_driver);
1984
	uart_unregister_driver(&imx_reg);
L
Linus Torvalds 已提交
1985 1986 1987 1988 1989 1990 1991 1992
}

module_init(imx_serial_init);
module_exit(imx_serial_exit);

MODULE_AUTHOR("Sascha Hauer");
MODULE_DESCRIPTION("IMX generic serial port driver");
MODULE_LICENSE("GPL");
1993
MODULE_ALIAS("platform:imx-uart");