proc.S 6.1 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Based on arch/arm/mm/proc.S
 *
 * Copyright (C) 2001 Deep Blue Solutions Ltd.
 * Copyright (C) 2012 ARM Ltd.
 * Author: Catalin Marinas <catalin.marinas@arm.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include <linux/init.h>
#include <linux/linkage.h>
#include <asm/assembler.h>
#include <asm/asm-offsets.h>
#include <asm/hwcap.h>
#include <asm/pgtable.h>
27
#include <asm/pgtable-hwdef.h>
28 29
#include <asm/cpufeature.h>
#include <asm/alternative.h>
C
Catalin Marinas 已提交
30

31 32
#ifdef CONFIG_ARM64_64K_PAGES
#define TCR_TG_FLAGS	TCR_TG0_64K | TCR_TG1_64K
33 34 35
#elif defined(CONFIG_ARM64_16K_PAGES)
#define TCR_TG_FLAGS	TCR_TG0_16K | TCR_TG1_16K
#else /* CONFIG_ARM64_4K_PAGES */
36 37 38 39
#define TCR_TG_FLAGS	TCR_TG0_4K | TCR_TG1_4K
#endif

#define TCR_SMP_FLAGS	TCR_SHARED
C
Catalin Marinas 已提交
40

41 42 43
/* PTWs cacheable, inner/outer WBWA */
#define TCR_CACHE_FLAGS	TCR_IRGN_WBWA | TCR_ORGN_WBWA

C
Catalin Marinas 已提交
44 45 46 47 48 49 50 51 52 53 54 55 56
#define MAIR(attr, mt)	((attr) << ((mt) * 8))

/*
 *	cpu_do_idle()
 *
 *	Idle the processor (wait for interrupt).
 */
ENTRY(cpu_do_idle)
	dsb	sy				// WFI may enter a low-power mode
	wfi
	ret
ENDPROC(cpu_do_idle)

57
#ifdef CONFIG_CPU_PM
58 59 60 61 62 63 64 65 66
/**
 * cpu_do_suspend - save CPU registers context
 *
 * x0: virtual address of context pointer
 */
ENTRY(cpu_do_suspend)
	mrs	x2, tpidr_el0
	mrs	x3, tpidrro_el0
	mrs	x4, contextidr_el1
67 68 69 70 71 72
	mrs	x5, cpacr_el1
	mrs	x6, tcr_el1
	mrs	x7, vbar_el1
	mrs	x8, mdscr_el1
	mrs	x9, oslsr_el1
	mrs	x10, sctlr_el1
73
alternative_if_not ARM64_HAS_VIRT_HOST_EXTN
74
	mrs	x11, tpidr_el1
75 76 77
alternative_else
	mrs	x11, tpidr_el2
alternative_endif
78
	mrs	x12, sp_el0
79
	stp	x2, x3, [x0]
80 81 82 83
	stp	x4, xzr, [x0, #16]
	stp	x5, x6, [x0, #32]
	stp	x7, x8, [x0, #48]
	stp	x9, x10, [x0, #64]
84
	stp	x11, x12, [x0, #80]
85 86 87 88 89 90
	ret
ENDPROC(cpu_do_suspend)

/**
 * cpu_do_resume - restore CPU register context
 *
91
 * x0: Address of context pointer
92
 */
93
	.pushsection ".idmap.text", "ax"
94 95 96
ENTRY(cpu_do_resume)
	ldp	x2, x3, [x0]
	ldp	x4, x5, [x0, #16]
97 98 99
	ldp	x6, x8, [x0, #32]
	ldp	x9, x10, [x0, #48]
	ldp	x11, x12, [x0, #64]
100
	ldp	x13, x14, [x0, #80]
101 102 103 104
	msr	tpidr_el0, x2
	msr	tpidrro_el0, x3
	msr	contextidr_el1, x4
	msr	cpacr_el1, x6
105 106 107 108 109

	/* Don't change t0sz here, mask those bits when restoring */
	mrs	x5, tcr_el1
	bfi	x8, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH

110 111
	msr	tcr_el1, x8
	msr	vbar_el1, x9
112 113 114 115

	/*
	 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
	 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
116
	 * exception. Mask them until local_daif_restore() in cpu_suspend()
117 118
	 * resets them.
	 */
119
	disable_daif
120
	msr	mdscr_el1, x10
121

122
	msr	sctlr_el1, x12
123
alternative_if_not ARM64_HAS_VIRT_HOST_EXTN
124
	msr	tpidr_el1, x13
125 126 127
alternative_else
	msr	tpidr_el2, x13
alternative_endif
128
	msr	sp_el0, x14
129 130 131 132 133
	/*
	 * Restore oslsr_el1 by writing oslar_el1
	 */
	ubfx	x11, x11, #1, #1
	msr	oslar_el1, x11
134
	reset_pmuserenr_el0 x0			// Disable PMU access from EL0
135 136 137 138 139

alternative_if ARM64_HAS_RAS_EXTN
	msr_s	SYS_DISR_EL1, xzr
alternative_else_nop_endif

140 141 142
	isb
	ret
ENDPROC(cpu_do_resume)
143
	.popsection
144 145
#endif

C
Catalin Marinas 已提交
146
/*
147
 *	cpu_do_switch_mm(pgd_phys, tsk)
C
Catalin Marinas 已提交
148 149 150 151 152 153
 *
 *	Set the translation table base pointer to be pgd_phys.
 *
 *	- pgd_phys - physical address of new TTB
 */
ENTRY(cpu_do_switch_mm)
154
	mrs	x2, ttbr1_el1
155
	mmid	x1, x1				// get mm->context.id
156 157 158
	bfi	x2, x1, #48, #16		// set the ASID
	msr	ttbr1_el1, x2			// in TTBR1 (since TCR.A1 is set)
	isb
159 160
	phys_to_ttbr x0, x2
	msr	ttbr0_el1, x2			// now update TTBR0
C
Catalin Marinas 已提交
161
	isb
162
	b	post_ttbr_update_workaround	// Back to C code...
C
Catalin Marinas 已提交
163 164
ENDPROC(cpu_do_switch_mm)

165 166 167 168 169 170 171 172
	.pushsection ".idmap.text", "ax"
/*
 * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
 *
 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
 * called by anything else. It can only be executed from a TTBR0 mapping.
 */
ENTRY(idmap_cpu_replace_ttbr1)
173
	save_and_disable_daif flags=x2
174 175

	adrp	x1, empty_zero_page
176 177
	phys_to_ttbr x1, x3
	msr	ttbr1_el1, x3
178 179 180 181 182 183
	isb

	tlbi	vmalle1
	dsb	nsh
	isb

184 185
	phys_to_ttbr x0, x3
	msr	ttbr1_el1, x3
186 187
	isb

188
	restore_daif x2
189 190 191 192 193

	ret
ENDPROC(idmap_cpu_replace_ttbr1)
	.popsection

C
Catalin Marinas 已提交
194 195 196 197 198 199
/*
 *	__cpu_setup
 *
 *	Initialise the processor for turning the MMU on.  Return in x0 the
 *	value of the SCTLR_EL1 register.
 */
200
	.pushsection ".idmap.text", "ax"
C
Catalin Marinas 已提交
201
ENTRY(__cpu_setup)
202 203
	tlbi	vmalle1				// Invalidate local TLB
	dsb	nsh
C
Catalin Marinas 已提交
204 205 206

	mov	x0, #3 << 20
	msr	cpacr_el1, x0			// Enable FP/ASIMD
207 208
	mov	x0, #1 << 12			// Reset mdscr_el1 and disable
	msr	mdscr_el1, x0			// access to the DCC from EL0
209 210
	isb					// Unmask debug exceptions now,
	enable_dbg				// since this is per-cpu
211
	reset_pmuserenr_el0 x0			// Disable PMU access from EL0
C
Catalin Marinas 已提交
212 213 214 215 216 217 218 219 220 221
	/*
	 * Memory region attributes for LPAE:
	 *
	 *   n = AttrIndx[2:0]
	 *			n	MAIR
	 *   DEVICE_nGnRnE	000	00000000
	 *   DEVICE_nGnRE	001	00000100
	 *   DEVICE_GRE		010	00001100
	 *   NORMAL_NC		011	01000100
	 *   NORMAL		100	11111111
222
	 *   NORMAL_WT		101	10111011
C
Catalin Marinas 已提交
223 224 225 226 227
	 */
	ldr	x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
		     MAIR(0x04, MT_DEVICE_nGnRE) | \
		     MAIR(0x0c, MT_DEVICE_GRE) | \
		     MAIR(0x44, MT_NORMAL_NC) | \
228 229
		     MAIR(0xff, MT_NORMAL) | \
		     MAIR(0xbb, MT_NORMAL_WT)
C
Catalin Marinas 已提交
230 231 232 233
	msr	mair_el1, x5
	/*
	 * Prepare SCTLR
	 */
234
	mov_q	x0, SCTLR_EL1_SET
C
Catalin Marinas 已提交
235 236 237 238
	/*
	 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
	 * both user and kernel.
	 */
239
	ldr	x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
240
			TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0 | TCR_A1
241 242
	tcr_set_idmap_t0sz	x10, x9

243
	/*
244
	 * Set the IPS bits in TCR_EL1.
245
	 */
246
	tcr_compute_pa_size x10, #TCR_IPS_SHIFT, x5, x6
247 248 249 250 251 252 253 254 255 256 257 258 259
#ifdef CONFIG_ARM64_HW_AFDBM
	/*
	 * Hardware update of the Access and Dirty bits.
	 */
	mrs	x9, ID_AA64MMFR1_EL1
	and	x9, x9, #0xf
	cbz	x9, 2f
	cmp	x9, #2
	b.lt	1f
	orr	x10, x10, #TCR_HD		// hardware Dirty flag update
1:	orr	x10, x10, #TCR_HA		// hardware Access flag update
2:
#endif	/* CONFIG_ARM64_HW_AFDBM */
C
Catalin Marinas 已提交
260 261 262
	msr	tcr_el1, x10
	ret					// return to head.S
ENDPROC(__cpu_setup)