hash_utils_64.c 49.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25

#include <linux/spinlock.h>
#include <linux/errno.h>
26
#include <linux/sched/mm.h>
L
Linus Torvalds 已提交
27 28 29
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
36
#include <linux/context_tracking.h>
37
#include <linux/libfdt.h>
L
Linus Torvalds 已提交
38

39
#include <asm/debugfs.h>
L
Linus Torvalds 已提交
40 41 42 43 44 45
#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
46
#include <linux/uaccess.h>
L
Linus Torvalds 已提交
47
#include <asm/machdep.h>
48
#include <asm/prom.h>
L
Linus Torvalds 已提交
49 50 51 52 53 54 55
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
56
#include <asm/copro.h>
57
#include <asm/udbg.h>
58
#include <asm/code-patching.h>
59
#include <asm/fadump.h>
60
#include <asm/firmware.h>
61
#include <asm/tm.h>
62
#include <asm/trace.h>
63
#include <asm/ps3.h>
L
Linus Torvalds 已提交
64 65 66 67 68 69 70

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

71 72 73 74 75 76 77 78
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
79
#define GB (1024L*MB)
80

L
Linus Torvalds 已提交
81 82 83 84 85 86 87 88 89 90 91 92
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

93 94
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
95
EXPORT_SYMBOL_GPL(mmu_psize_defs);
96

97 98 99
u8 hpte_page_sizes[1 << LP_BITS];
EXPORT_SYMBOL_GPL(hpte_page_sizes);

100
struct hash_pte *htab_address;
101
unsigned long htab_size_bytes;
102
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
103
EXPORT_SYMBOL_GPL(htab_hash_mask);
104
int mmu_linear_psize = MMU_PAGE_4K;
105
EXPORT_SYMBOL_GPL(mmu_linear_psize);
106
int mmu_virtual_psize = MMU_PAGE_4K;
107
int mmu_vmalloc_psize = MMU_PAGE_4K;
108 109 110
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
111
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
112
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
113
EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
P
Paul Mackerras 已提交
114
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
115
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
116
EXPORT_SYMBOL_GPL(mmu_slb_size);
117 118 119
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
120 121 122
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
123
static DEFINE_SPINLOCK(linear_map_hash_lock);
124
#endif /* CONFIG_DEBUG_PAGEALLOC */
125 126
struct mmu_hash_ops mmu_hash_ops;
EXPORT_SYMBOL(mmu_hash_ops);
L
Linus Torvalds 已提交
127

128 129 130
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
131

132 133
/* Pre-POWER4 CPUs (4k pages only)
 */
134
static struct mmu_psize_def mmu_psize_defaults_old[] = {
135 136 137
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
138
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
139 140 141 142 143 144 145 146 147
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
148
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
149 150 151
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
152
		.penc   = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
153 154 155 156 157 158
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
159 160
		.penc   = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
			    [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
161 162 163 164 165
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

166 167 168 169 170 171 172 173 174 175 176 177 178
/*
 * 'R' and 'C' update notes:
 *  - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
 *     create writeable HPTEs without C set, because the hcall H_PROTECT
 *     that we use in that case will not update C
 *  - The above is however not a problem, because we also don't do that
 *     fancy "no flush" variant of eviction and we use H_REMOVE which will
 *     do the right thing and thus we don't have the race I described earlier
 *
 *    - Under bare metal,  we do have the race, so we need R and C set
 *    - We make sure R is always set and never lost
 *    - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
 */
179
unsigned long htab_convert_pte_flags(unsigned long pteflags)
180
{
181
	unsigned long rflags = 0;
182 183 184 185

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;
186
	/*
187
	 * PPP bits:
188
	 * Linux uses slb key 0 for kernel and 1 for user.
189 190 191
	 * kernel RW areas are mapped with PPP=0b000
	 * User area is mapped with PPP=0b010 for read/write
	 * or PPP=0b011 for read-only (including writeable but clean pages).
192
	 */
193 194 195 196
	if (pteflags & _PAGE_PRIVILEGED) {
		/*
		 * Kernel read only mapped with ppp bits 0b110
		 */
197 198 199 200 201 202
		if (!(pteflags & _PAGE_WRITE)) {
			if (mmu_has_feature(MMU_FTR_KERNEL_RO))
				rflags |= (HPTE_R_PP0 | 0x2);
			else
				rflags |= 0x3;
		}
203
	} else {
204 205 206
		if (pteflags & _PAGE_RWX)
			rflags |= 0x2;
		if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
207 208
			rflags |= 0x1;
	}
209
	/*
210 211
	 * We can't allow hardware to update hpte bits. Hence always
	 * set 'R' bit and set 'C' if it is a write fault
212
	 */
213
	rflags |=  HPTE_R_R;
214 215 216

	if (pteflags & _PAGE_DIRTY)
		rflags |= HPTE_R_C;
217 218 219
	/*
	 * Add in WIG bits
	 */
220 221

	if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
222
		rflags |= HPTE_R_I;
223
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
224
		rflags |= (HPTE_R_I | HPTE_R_G);
225 226 227 228 229 230 231
	else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
		rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
	else
		/*
		 * Add memory coherence if cache inhibited is not set
		 */
		rflags |= HPTE_R_M;
232 233

	return rflags;
234
}
235 236

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
237
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
238
		      int psize, int ssize)
L
Linus Torvalds 已提交
239
{
240 241 242
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
243

244 245
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
246

247 248 249 250 251
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

252 253
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
254
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
255
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
256
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
257 258
		unsigned long tprot = prot;

259 260 261 262 263
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
264
		/* Make kernel text executable */
265
		if (overlaps_kernel_text(vaddr, vaddr + step))
266
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
267

268 269 270 271
		/* Make kvm guest trampolines executable */
		if (overlaps_kvm_tmp(vaddr, vaddr + step))
			tprot &= ~HPTE_R_N;

272 273 274 275 276 277 278 279 280 281 282 283 284 285
		/*
		 * If relocatable, check if it overlaps interrupt vectors that
		 * are copied down to real 0. For relocatable kernel
		 * (e.g. kdump case) we copy interrupt vectors down to real
		 * address 0. Mark that region as executable. This is
		 * because on p8 system with relocation on exception feature
		 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
		 * in order to execute the interrupt handlers in virtual
		 * mode the vector region need to be marked as executable.
		 */
		if ((PHYSICAL_START > MEMORY_START) &&
			overlaps_interrupt_vector_text(vaddr, vaddr + step))
				tprot &= ~HPTE_R_N;

286
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
287 288
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

289 290 291 292
		BUG_ON(!mmu_hash_ops.hpte_insert);
		ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
					       HPTE_V_BOLTED, psize, psize,
					       ssize);
293

294 295
		if (ret < 0)
			break;
296

297
#ifdef CONFIG_DEBUG_PAGEALLOC
298 299
		if (debug_pagealloc_enabled() &&
			(paddr >> PAGE_SHIFT) < linear_map_hash_count)
300 301
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
302 303 304
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
305

306
int htab_remove_mapping(unsigned long vstart, unsigned long vend,
307 308 309 310
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;
311 312
	int rc;
	int ret = 0;
313 314 315 316

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

317
	if (!mmu_hash_ops.hpte_removebolted)
318
		return -ENODEV;
319

320
	for (vaddr = vstart; vaddr < vend; vaddr += step) {
321
		rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
322 323 324 325 326 327 328
		if (rc == -ENOENT) {
			ret = -ENOENT;
			continue;
		}
		if (rc < 0)
			return rc;
	}
329

330
	return ret;
331 332
}

333 334 335 336 337 338 339 340 341
static bool disable_1tb_segments = false;

static int __init parse_disable_1tb_segments(char *p)
{
	disable_1tb_segments = true;
	return 0;
}
early_param("disable_1tb_segments", parse_disable_1tb_segments);

P
Paul Mackerras 已提交
342 343 344 345
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
346 347 348
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
P
Paul Mackerras 已提交
349 350 351 352 353

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

354
	prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
P
Paul Mackerras 已提交
355 356 357
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
358
		if (be32_to_cpu(prop[0]) == 40) {
P
Paul Mackerras 已提交
359
			DBG("1T segment support detected\n");
360 361 362 363 364 365

			if (disable_1tb_segments) {
				DBG("1T segments disabled by command line\n");
				break;
			}

366
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
367
			return 1;
P
Paul Mackerras 已提交
368 369
		}
	}
370
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
371 372 373
	return 0;
}

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
static int __init get_idx_from_shift(unsigned int shift)
{
	int idx = -1;

	switch (shift) {
	case 0xc:
		idx = MMU_PAGE_4K;
		break;
	case 0x10:
		idx = MMU_PAGE_64K;
		break;
	case 0x14:
		idx = MMU_PAGE_1M;
		break;
	case 0x18:
		idx = MMU_PAGE_16M;
		break;
	case 0x22:
		idx = MMU_PAGE_16G;
		break;
	}
	return idx;
}

398 399 400 401
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
402 403 404
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
	int size = 0;
405 406 407 408 409

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

410
	prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
	if (!prop)
		return 0;

	pr_info("Page sizes from device-tree:\n");
	size /= 4;
	cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
	while(size > 0) {
		unsigned int base_shift = be32_to_cpu(prop[0]);
		unsigned int slbenc = be32_to_cpu(prop[1]);
		unsigned int lpnum = be32_to_cpu(prop[2]);
		struct mmu_psize_def *def;
		int idx, base_idx;

		size -= 3; prop += 3;
		base_idx = get_idx_from_shift(base_shift);
		if (base_idx < 0) {
			/* skip the pte encoding also */
			prop += lpnum * 2; size -= lpnum * 2;
			continue;
		}
		def = &mmu_psize_defs[base_idx];
		if (base_idx == MMU_PAGE_16M)
			cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;

		def->shift = base_shift;
		if (base_shift <= 23)
			def->avpnm = 0;
		else
			def->avpnm = (1 << (base_shift - 23)) - 1;
		def->sllp = slbenc;
		/*
		 * We don't know for sure what's up with tlbiel, so
		 * for now we only set it for 4K and 64K pages
		 */
		if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
			def->tlbiel = 1;
		else
			def->tlbiel = 0;

		while (size > 0 && lpnum) {
			unsigned int shift = be32_to_cpu(prop[0]);
			int penc  = be32_to_cpu(prop[1]);

			prop += 2; size -= 2;
			lpnum--;

			idx = get_idx_from_shift(shift);
			if (idx < 0)
459
				continue;
460 461 462 463 464 465 466 467 468 469

			if (penc == -1)
				pr_err("Invalid penc for base_shift=%d "
				       "shift=%d\n", base_shift, shift);

			def->penc[idx] = penc;
			pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
				" avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
				base_shift, shift, def->sllp,
				def->avpnm, def->tlbiel, def->penc[idx]);
L
Linus Torvalds 已提交
470
		}
471
	}
472 473

	return 1;
474 475
}

476
#ifdef CONFIG_HUGETLB_PAGE
477 478 479 480 481 482
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
483 484 485
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be64 *addr_prop;
	const __be32 *page_count_prop;
486 487 488 489 490 491 492 493 494 495 496 497 498
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
499
	expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
500 501 502
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
503 504
	phys_addr = be64_to_cpu(addr_prop[0]);
	block_size = be64_to_cpu(addr_prop[1]);
505 506 507 508 509
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
510 511
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
512 513
		add_gpage(phys_addr, block_size, expected_pages);
	}
514 515
	return 0;
}
516
#endif /* CONFIG_HUGETLB_PAGE */
517

518 519 520 521 522 523 524 525
static void mmu_psize_set_default_penc(void)
{
	int bpsize, apsize;
	for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
		for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
			mmu_psize_defs[bpsize].penc[apsize] = -1;
}

526 527 528 529 530 531 532 533 534 535
#ifdef CONFIG_PPC_64K_PAGES

static bool might_have_hea(void)
{
	/*
	 * The HEA ethernet adapter requires awareness of the
	 * GX bus. Without that awareness we can easily assume
	 * we will never see an HEA ethernet device.
	 */
#ifdef CONFIG_IBMEBUS
536
	return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
537
		firmware_has_feature(FW_FEATURE_SPLPAR);
538 539 540 541 542 543 544
#else
	return false;
#endif
}

#endif /* #ifdef CONFIG_PPC_64K_PAGES */

545
static void __init htab_scan_page_sizes(void)
546 547 548
{
	int rc;

549 550 551
	/* se the invalid penc to -1 */
	mmu_psize_set_default_penc();

552 553 554 555 556 557 558 559
	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
560
	if (rc == 0 && early_mmu_has_feature(MMU_FTR_16M_PAGE)) {
561 562 563 564
		/*
		 * Nothing in the device-tree, but the CPU supports 16M pages,
		 * so let's fallback on a known size list for 16M capable CPUs.
		 */
565 566
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
567 568 569 570 571 572 573 574
	}

#ifdef CONFIG_HUGETLB_PAGE
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
#endif /* CONFIG_HUGETLB_PAGE */
}

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
/*
 * Fill in the hpte_page_sizes[] array.
 * We go through the mmu_psize_defs[] array looking for all the
 * supported base/actual page size combinations.  Each combination
 * has a unique pagesize encoding (penc) value in the low bits of
 * the LP field of the HPTE.  For actual page sizes less than 1MB,
 * some of the upper LP bits are used for RPN bits, meaning that
 * we need to fill in several entries in hpte_page_sizes[].
 *
 * In diagrammatic form, with r = RPN bits and z = page size bits:
 *        PTE LP     actual page size
 *    rrrr rrrz		>=8KB
 *    rrrr rrzz		>=16KB
 *    rrrr rzzz		>=32KB
 *    rrrr zzzz		>=64KB
 *    ...
 *
 * The zzzz bits are implementation-specific but are chosen so that
 * no encoding for a larger page size uses the same value in its
 * low-order N bits as the encoding for the 2^(12+N) byte page size
 * (if it exists).
 */
static void init_hpte_page_sizes(void)
{
	long int ap, bp;
	long int shift, penc;

	for (bp = 0; bp < MMU_PAGE_COUNT; ++bp) {
		if (!mmu_psize_defs[bp].shift)
			continue;	/* not a supported page size */
		for (ap = bp; ap < MMU_PAGE_COUNT; ++ap) {
			penc = mmu_psize_defs[bp].penc[ap];
			if (penc == -1)
				continue;
			shift = mmu_psize_defs[ap].shift - LP_SHIFT;
			if (shift <= 0)
				continue;	/* should never happen */
			/*
			 * For page sizes less than 1MB, this loop
			 * replicates the entry for all possible values
			 * of the rrrr bits.
			 */
			while (penc < (1 << LP_BITS)) {
				hpte_page_sizes[penc] = (ap << 4) | bp;
				penc += 1 << shift;
			}
		}
	}
}

625 626
static void __init htab_init_page_sizes(void)
{
627 628
	init_hpte_page_sizes();

629 630 631 632 633 634 635 636 637 638
	if (!debug_pagealloc_enabled()) {
		/*
		 * Pick a size for the linear mapping. Currently, we only
		 * support 16M, 1M and 4K which is the default
		 */
		if (mmu_psize_defs[MMU_PAGE_16M].shift)
			mmu_linear_psize = MMU_PAGE_16M;
		else if (mmu_psize_defs[MMU_PAGE_1M].shift)
			mmu_linear_psize = MMU_PAGE_1M;
	}
639

640
#ifdef CONFIG_PPC_64K_PAGES
641 642
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
643 644 645 646 647 648
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
649
	 */
650
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
651
		mmu_virtual_psize = MMU_PAGE_64K;
652
		mmu_vmalloc_psize = MMU_PAGE_64K;
653 654
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
655
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
656
			/*
657 658 659
			 * When running on pSeries using 64k pages for ioremap
			 * would stop us accessing the HEA ethernet. So if we
			 * have the chance of ever seeing one, stay at 4k.
660
			 */
661
			if (!might_have_hea())
662 663
				mmu_io_psize = MMU_PAGE_64K;
		} else
664 665
			mmu_ci_restrictions = 1;
	}
666
#endif /* CONFIG_PPC_64K_PAGES */
667

668 669 670 671 672
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
673
	    memblock_phys_mem_size() >= 0x40000000)
674 675 676 677 678 679 680
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

681
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
682 683 684 685 686
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
687
	       mmu_psize_defs[mmu_linear_psize].shift,
688
	       mmu_psize_defs[mmu_virtual_psize].shift,
689 690 691 692 693
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
694 695 696 697 698 699
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
700 701
	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	const __be32 *prop;
702 703 704 705 706

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

707
	prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
708 709
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
710
		ppc64_pft_size = be32_to_cpu(prop[1]);
711
		return 1;
L
Linus Torvalds 已提交
712
	}
713
	return 0;
L
Linus Torvalds 已提交
714 715
}

716
unsigned htab_shift_for_mem_size(unsigned long mem_size)
717
{
718 719 720 721 722 723 724
	unsigned memshift = __ilog2(mem_size);
	unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
	unsigned pteg_shift;

	/* round mem_size up to next power of 2 */
	if ((1UL << memshift) < mem_size)
		memshift += 1;
725

726 727
	/* aim for 2 pages / pteg */
	pteg_shift = memshift - (pshift + 1);
728

729 730 731 732 733 734 735 736 737
	/*
	 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
	 * size permitted by the architecture.
	 */
	return max(pteg_shift + 7, 18U);
}

static unsigned long __init htab_get_table_size(void)
{
738
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
739
	 * retrieve it from the device-tree. If it's not there neither, we
740
	 * calculate it now based on the total RAM size
741
	 */
742 743
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
744 745 746
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

747
	return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
748 749
}

750
#ifdef CONFIG_MEMORY_HOTPLUG
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
void resize_hpt_for_hotplug(unsigned long new_mem_size)
{
	unsigned target_hpt_shift;

	if (!mmu_hash_ops.resize_hpt)
		return;

	target_hpt_shift = htab_shift_for_mem_size(new_mem_size);

	/*
	 * To avoid lots of HPT resizes if memory size is fluctuating
	 * across a boundary, we deliberately have some hysterisis
	 * here: we immediately increase the HPT size if the target
	 * shift exceeds the current shift, but we won't attempt to
	 * reduce unless the target shift is at least 2 below the
	 * current shift
	 */
	if ((target_hpt_shift > ppc64_pft_size)
	    || (target_hpt_shift < (ppc64_pft_size - 1))) {
		int rc;

		rc = mmu_hash_ops.resize_hpt(target_hpt_shift);
		if (rc)
			printk(KERN_WARNING
			       "Unable to resize hash page table to target order %d: %d\n",
			       target_hpt_shift, rc);
	}
}

780
int hash__create_section_mapping(unsigned long start, unsigned long end)
781
{
782 783 784 785 786 787 788 789 790 791
	int rc = htab_bolt_mapping(start, end, __pa(start),
				   pgprot_val(PAGE_KERNEL), mmu_linear_psize,
				   mmu_kernel_ssize);

	if (rc < 0) {
		int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
					      mmu_kernel_ssize);
		BUG_ON(rc2 && (rc2 != -ENOENT));
	}
	return rc;
792
}
793

794
int hash__remove_section_mapping(unsigned long start, unsigned long end)
795
{
796 797 798 799
	int rc = htab_remove_mapping(start, end, mmu_linear_psize,
				     mmu_kernel_ssize);
	WARN_ON(rc < 0);
	return rc;
800
}
801 802
#endif /* CONFIG_MEMORY_HOTPLUG */

803 804 805 806 807 808 809 810 811 812
static void update_hid_for_hash(void)
{
	unsigned long hid0;
	unsigned long rb = 3UL << PPC_BITLSHIFT(53); /* IS = 3 */

	asm volatile("ptesync": : :"memory");
	/* prs = 0, ric = 2, rs = 0, r = 1 is = 3 */
	asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
		     : : "r"(rb), "i"(0), "i"(0), "i"(2), "r"(0) : "memory");
	asm volatile("eieio; tlbsync; ptesync; isync; slbia": : :"memory");
813 814
	trace_tlbie(0, 0, rb, 0, 2, 0, 0);

815 816 817 818 819 820 821 822 823 824 825 826 827
	/*
	 * now switch the HID
	 */
	hid0  = mfspr(SPRN_HID0);
	hid0 &= ~HID0_POWER9_RADIX;
	mtspr(SPRN_HID0, hid0);
	asm volatile("isync": : :"memory");

	/* Wait for it to happen */
	while ((mfspr(SPRN_HID0) & HID0_POWER9_RADIX))
		cpu_relax();
}

828
static void __init hash_init_partition_table(phys_addr_t hash_table,
829
					     unsigned long htab_size)
830
{
831
	mmu_partition_table_init();
832 833

	/*
834 835
	 * PS field (VRMA page size) is not used for LPID 0, hence set to 0.
	 * For now, UPRT is 0 and we have no segment table.
836
	 */
837
	htab_size =  __ilog2(htab_size) - 18;
838
	mmu_partition_table_set_entry(0, hash_table | htab_size, 0);
839
	pr_info("Partition table %p\n", partition_tb);
840 841
	if (cpu_has_feature(CPU_FTR_POWER9_DD1))
		update_hid_for_hash();
842 843
}

844
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
845
{
846
	unsigned long table;
L
Linus Torvalds 已提交
847
	unsigned long pteg_count;
848
	unsigned long prot;
849
	unsigned long base = 0, size = 0;
850
	struct memblock_region *reg;
851

L
Linus Torvalds 已提交
852 853
	DBG(" -> htab_initialize()\n");

854
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
855 856 857 858 859
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
860 861 862 863
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
864
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
865 866 867 868
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

869 870
	if (firmware_has_feature(FW_FEATURE_LPAR) ||
	    firmware_has_feature(FW_FEATURE_PS3_LV1)) {
L
Linus Torvalds 已提交
871 872 873
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
874 875 876 877 878 879 880
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
881 882
		if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
			mmu_hash_ops.hpte_clear_all();
883
#endif
L
Linus Torvalds 已提交
884
	} else {
885 886 887 888 889 890 891
		unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;

#ifdef CONFIG_PPC_CELL
		/*
		 * Cell may require the hash table down low when using the
		 * Axon IOMMU in order to fit the dynamic region over it, see
		 * comments in cell/iommu.c
L
Linus Torvalds 已提交
892
		 */
893
		if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
894
			limit = 0x80000000;
895 896 897
			pr_info("Hash table forced below 2G for Axon IOMMU\n");
		}
#endif /* CONFIG_PPC_CELL */
898

899 900
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
					    limit);
L
Linus Torvalds 已提交
901 902 903 904

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

905
		htab_address = __va(table);
L
Linus Torvalds 已提交
906 907

		/* htab absolute addr + encoded htabsize */
908
		_SDR1 = table + __ilog2(htab_size_bytes) - 18;
L
Linus Torvalds 已提交
909 910 911

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
912

913 914 915 916
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			/* Set SDR1 */
			mtspr(SPRN_SDR1, _SDR1);
		else
917
			hash_init_partition_table(table, htab_size_bytes);
L
Linus Torvalds 已提交
918 919
	}

920
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
921

922
#ifdef CONFIG_DEBUG_PAGEALLOC
923 924 925 926 927 928
	if (debug_pagealloc_enabled()) {
		linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
		linear_map_hash_slots = __va(memblock_alloc_base(
				linear_map_hash_count, 1, ppc64_rma_size));
		memset(linear_map_hash_slots, 0, linear_map_hash_count);
	}
929 930
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
931
	/* create bolted the linear mapping in the hash table */
932 933 934
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
935

936
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
937
		    base, size, prot);
L
Linus Torvalds 已提交
938

939
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
940
				prot, mmu_linear_psize, mmu_kernel_ssize));
941 942
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
943 944 945 946 947 948 949 950 951

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
952 953
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
954 955 956 957

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

958
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
959
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
960
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
961 962
	}

963

L
Linus Torvalds 已提交
964 965 966 967 968
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

969 970 971 972 973 974 975 976 977
void __init hash__early_init_devtree(void)
{
	/* Initialize segment sizes */
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);

	/* Initialize page sizes */
	htab_scan_page_sizes();
}

978
void __init hash__early_init_mmu(void)
979
{
980 981 982 983 984 985 986 987 988 989 990 991 992
	/*
	 * We have code in __hash_page_64K() and elsewhere, which assumes it can
	 * do the following:
	 *   new_pte |= (slot << H_PAGE_F_GIX_SHIFT) & (H_PAGE_F_SECOND | H_PAGE_F_GIX);
	 *
	 * Where the slot number is between 0-15, and values of 8-15 indicate
	 * the secondary bucket. For that code to work H_PAGE_F_SECOND and
	 * H_PAGE_F_GIX must occupy four contiguous bits in the PTE, and
	 * H_PAGE_F_SECOND must be placed above H_PAGE_F_GIX. Assert that here
	 * with a BUILD_BUG_ON().
	 */
	BUILD_BUG_ON(H_PAGE_F_SECOND != (1ul  << (H_PAGE_F_GIX_SHIFT + 3)));

993 994
	htab_init_page_sizes();

995 996 997
	/*
	 * initialize page table size
	 */
998 999 1000
	__pte_frag_nr = H_PTE_FRAG_NR;
	__pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;

1001 1002 1003 1004 1005 1006 1007 1008 1009
	__pte_index_size = H_PTE_INDEX_SIZE;
	__pmd_index_size = H_PMD_INDEX_SIZE;
	__pud_index_size = H_PUD_INDEX_SIZE;
	__pgd_index_size = H_PGD_INDEX_SIZE;
	__pmd_cache_index = H_PMD_CACHE_INDEX;
	__pte_table_size = H_PTE_TABLE_SIZE;
	__pmd_table_size = H_PMD_TABLE_SIZE;
	__pud_table_size = H_PUD_TABLE_SIZE;
	__pgd_table_size = H_PGD_TABLE_SIZE;
1010 1011 1012 1013 1014 1015 1016
	/*
	 * 4k use hugepd format, so for hash set then to
	 * zero
	 */
	__pmd_val_bits = 0;
	__pud_val_bits = 0;
	__pgd_val_bits = 0;
1017 1018 1019 1020 1021 1022 1023 1024

	__kernel_virt_start = H_KERN_VIRT_START;
	__kernel_virt_size = H_KERN_VIRT_SIZE;
	__vmalloc_start = H_VMALLOC_START;
	__vmalloc_end = H_VMALLOC_END;
	vmemmap = (struct page *)H_VMEMMAP_BASE;
	ioremap_bot = IOREMAP_BASE;

1025 1026 1027 1028
#ifdef CONFIG_PCI
	pci_io_base = ISA_IO_BASE;
#endif

1029 1030 1031 1032
	/* Select appropriate backend */
	if (firmware_has_feature(FW_FEATURE_PS3_LV1))
		ps3_early_mm_init();
	else if (firmware_has_feature(FW_FEATURE_LPAR))
1033
		hpte_init_pseries();
1034
	else if (IS_ENABLED(CONFIG_PPC_NATIVE))
1035 1036
		hpte_init_native();

1037 1038 1039
	if (!mmu_hash_ops.hpte_insert)
		panic("hash__early_init_mmu: No MMU hash ops defined!\n");

1040
	/* Initialize the MMU Hash table and create the linear mapping
M
Michael Ellerman 已提交
1041 1042
	 * of memory. Has to be done before SLB initialization as this is
	 * currently where the page size encoding is obtained.
1043 1044 1045
	 */
	htab_initialize();

1046
	pr_info("Initializing hash mmu with SLB\n");
M
Michael Ellerman 已提交
1047
	/* Initialize SLB management */
M
Michael Ellerman 已提交
1048
	slb_initialize();
1049 1050 1051
}

#ifdef CONFIG_SMP
1052
void hash__early_init_mmu_secondary(void)
1053 1054
{
	/* Initialize hash table for that CPU */
1055
	if (!firmware_has_feature(FW_FEATURE_LPAR)) {
1056 1057 1058 1059

		if (cpu_has_feature(CPU_FTR_POWER9_DD1))
			update_hid_for_hash();

1060 1061 1062 1063 1064 1065
		if (!cpu_has_feature(CPU_FTR_ARCH_300))
			mtspr(SPRN_SDR1, _SDR1);
		else
			mtspr(SPRN_PTCR,
			      __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
	}
M
Michael Ellerman 已提交
1066
	/* Initialize SLB */
M
Michael Ellerman 已提交
1067
	slb_initialize();
1068
}
1069
#endif /* CONFIG_SMP */
1070

L
Linus Torvalds 已提交
1071 1072 1073 1074 1075 1076 1077
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

1078 1079 1080
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
1081 1082 1083 1084 1085
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
1086
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
1087 1088
			set_bit(PG_arch_1, &page->flags);
		} else
1089
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
1090 1091 1092 1093
	}
	return pp;
}

1094
#ifdef CONFIG_PPC_MM_SLICES
1095
static unsigned int get_paca_psize(unsigned long addr)
1096
{
1097 1098 1099
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
1100 1101

	if (addr < SLICE_LOW_TOP) {
1102
		lpsizes = get_paca()->mm_ctx_low_slices_psize;
1103
		index = GET_LOW_SLICE_INDEX(addr);
1104
		return (lpsizes >> (index * 4)) & 0xF;
1105
	}
1106
	hpsizes = get_paca()->mm_ctx_high_slices_psize;
1107 1108 1109
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
1110 1111 1112 1113 1114
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
1115
	return get_paca()->mm_ctx_user_psize;
1116 1117 1118
}
#endif

1119 1120 1121 1122 1123
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
1124
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
1125
{
1126
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
1127
		return;
1128
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
1129
	copro_flush_all_slbs(mm);
I
Ian Munsie 已提交
1130
	if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
1131

1132
		copy_mm_to_paca(mm);
1133 1134
		slb_flush_and_rebolt();
	}
1135
}
1136
#endif /* CONFIG_PPC_64K_PAGES */
1137

1138 1139 1140 1141 1142 1143
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
1144
 * _PAGE_RWX: no access.
1145
 */
1146
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
1147
{
1148
	struct subpage_prot_table *spt = &mm->context.spt;
1149 1150 1151 1152 1153
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
1154
	if (ea < 0x100000000UL) {
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

1170 1171 1172 1173 1174 1175 1176
	/*
	 * 0 -> full premission
	 * 1 -> Read only
	 * 2 -> no access.
	 * We return the flag that need to be cleared.
	 */
	spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
1177 1178 1179 1180
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
1181
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
1182 1183 1184 1185 1186
{
	return 0;
}
#endif

1187 1188
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
1189
			int ssize, int psize, int lpsize, unsigned long pte)
1190 1191 1192 1193 1194
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
1195 1196
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
		trap, vsid, ssize, psize, lpsize, pte);
1197 1198
}

1199 1200 1201 1202 1203
static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
			     int psize, bool user_region)
{
	if (user_region) {
		if (psize != get_paca_psize(ea)) {
1204
			copy_mm_to_paca(mm);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
			slb_flush_and_rebolt();
		}
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
		slb_vmalloc_update();
	}
}

L
Linus Torvalds 已提交
1215 1216 1217 1218
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
1219
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
1220
 */
1221 1222 1223
int hash_page_mm(struct mm_struct *mm, unsigned long ea,
		 unsigned long access, unsigned long trap,
		 unsigned long flags)
L
Linus Torvalds 已提交
1224
{
1225
	bool is_thp;
1226
	enum ctx_state prev_state = exception_enter();
1227
	pgd_t *pgdir;
L
Linus Torvalds 已提交
1228 1229
	unsigned long vsid;
	pte_t *ptep;
1230
	unsigned hugeshift;
1231
	const struct cpumask *tmp;
1232
	int rc, user_region = 0;
P
Paul Mackerras 已提交
1233
	int psize, ssize;
L
Linus Torvalds 已提交
1234

1235 1236
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
1237
	trace_hash_fault(ea, access, trap);
1238

1239
	/* Get region & vsid */
L
Linus Torvalds 已提交
1240 1241 1242
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
1243 1244
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
1245 1246
			rc = 1;
			goto bail;
1247
		}
1248
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
1249 1250
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
1251 1252
		break;
	case VMALLOC_REGION_ID:
P
Paul Mackerras 已提交
1253
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
1254 1255 1256 1257
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
1258
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
1259 1260 1261 1262 1263
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
1264 1265
		rc = 1;
		goto bail;
L
Linus Torvalds 已提交
1266
	}
1267
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
1268

1269 1270 1271
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
1272 1273
		rc = 1;
		goto bail;
1274
	}
1275
	/* Get pgdir */
L
Linus Torvalds 已提交
1276
	pgdir = mm->pgd;
1277 1278 1279 1280
	if (pgdir == NULL) {
		rc = 1;
		goto bail;
	}
L
Linus Torvalds 已提交
1281

1282
	/* Check CPU locality */
1283 1284
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
1285
		flags |= HPTE_LOCAL_UPDATE;
L
Linus Torvalds 已提交
1286

1287
#ifndef CONFIG_PPC_64K_PAGES
1288 1289 1290 1291 1292 1293
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
1294 1295 1296 1297 1298
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

1299
	/* Get PTE and page size from page tables */
1300
	ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
1301 1302
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
1303 1304
		rc = 1;
		goto bail;
1305 1306
	}

1307 1308 1309 1310 1311 1312
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
1313
	if (!check_pte_access(access, pte_val(*ptep))) {
1314
		DBG_LOW(" no access !\n");
1315 1316
		rc = 1;
		goto bail;
1317 1318
	}

1319
	if (hugeshift) {
1320
		if (is_thp)
1321
			rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1322
					     trap, flags, ssize, psize);
1323 1324 1325
#ifdef CONFIG_HUGETLB_PAGE
		else
			rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1326
					      flags, ssize, hugeshift, psize);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
#else
		else {
			/*
			 * if we have hugeshift, and is not transhuge with
			 * hugetlb disabled, something is really wrong.
			 */
			rc = 1;
			WARN_ON(1);
		}
#endif
I
Ian Munsie 已提交
1337 1338
		if (current->mm == mm)
			check_paca_psize(ea, mm, psize, user_region);
1339

1340 1341
		goto bail;
	}
1342

1343 1344 1345 1346 1347 1348 1349
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1350
#ifdef CONFIG_PPC_64K_PAGES
1351 1352
	/* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1353 1354 1355 1356
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1357 1358 1359
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
1360
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1374
			copro_flush_all_slbs(mm);
1375
		}
1376
	}
1377

1378 1379
#endif /* CONFIG_PPC_64K_PAGES */

I
Ian Munsie 已提交
1380 1381
	if (current->mm == mm)
		check_paca_psize(ea, mm, psize, user_region);
1382

1383
#ifdef CONFIG_PPC_64K_PAGES
1384
	if (psize == MMU_PAGE_64K)
1385 1386
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     flags, ssize);
1387
	else
1388
#endif /* CONFIG_PPC_64K_PAGES */
1389
	{
1390
		int spp = subpage_protection(mm, ea);
1391 1392 1393 1394
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1395
					    flags, ssize, spp);
1396
	}
1397

1398 1399 1400 1401 1402
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
1403
				   psize, pte_val(*ptep));
1404 1405 1406 1407 1408 1409 1410
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
1411 1412 1413

bail:
	exception_exit(prev_state);
1414
	return rc;
L
Linus Torvalds 已提交
1415
}
I
Ian Munsie 已提交
1416 1417
EXPORT_SYMBOL_GPL(hash_page_mm);

1418 1419
int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
	      unsigned long dsisr)
I
Ian Munsie 已提交
1420
{
1421
	unsigned long flags = 0;
I
Ian Munsie 已提交
1422 1423 1424 1425 1426
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

1427 1428 1429 1430
	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	return hash_page_mm(mm, ea, access, trap, flags);
I
Ian Munsie 已提交
1431
}
1432
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1433

1434 1435 1436
int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
		unsigned long dsisr)
{
1437
	unsigned long access = _PAGE_PRESENT | _PAGE_READ;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	unsigned long flags = 0;
	struct mm_struct *mm = current->mm;

	if (REGION_ID(ea) == VMALLOC_REGION_ID)
		mm = &init_mm;

	if (dsisr & DSISR_NOHPTE)
		flags |= HPTE_NOHPTE_UPDATE;

	if (dsisr & DSISR_ISSTORE)
1448
		access |= _PAGE_WRITE;
1449
	/*
1450 1451 1452 1453 1454 1455
	 * We set _PAGE_PRIVILEGED only when
	 * kernel mode access kernel space.
	 *
	 * _PAGE_PRIVILEGED is NOT set
	 * 1) when kernel mode access user space
	 * 2) user space access kernel space.
1456
	 */
1457
	access |= _PAGE_PRIVILEGED;
1458
	if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1459
		access &= ~_PAGE_PRIVILEGED;
1460 1461 1462 1463 1464 1465 1466

	if (trap == 0x400)
		access |= _PAGE_EXEC;

	return hash_page_mm(mm, ea, access, trap, flags);
}

1467 1468 1469
#ifdef CONFIG_PPC_MM_SLICES
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
1470 1471
	int psize = get_slice_psize(mm, ea);

1472
	/* We only prefault standard pages for now */
1473 1474 1475 1476 1477 1478 1479
	if (unlikely(psize != mm->context.user_psize))
		return false;

	/*
	 * Don't prefault if subpage protection is enabled for the EA.
	 */
	if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
		return false;

	return true;
}
#else
static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
{
	return true;
}
#endif

1491 1492
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1493
{
1494
	int hugepage_shift;
1495
	unsigned long vsid;
1496
	pgd_t *pgdir;
1497 1498
	pte_t *ptep;
	unsigned long flags;
1499
	int rc, ssize, update_flags = 0;
1500

1501 1502
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

1503
	if (!should_hash_preload(mm, ea))
1504 1505 1506 1507
		return;

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1508

1509
	/* Get Linux PTE if available */
1510 1511 1512
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	/* Get VSID */
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
	if (!vsid)
		return;
	/*
	 * Hash doesn't like irqs. Walking linux page table with irq disabled
	 * saves us from holding multiple locks.
	 */
	local_irq_save(flags);

1525 1526 1527 1528
	/*
	 * THP pages use update_mmu_cache_pmd. We don't do
	 * hash preload there. Hence can ignore THP here
	 */
1529
	ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
1530
	if (!ptep)
1531
		goto out_exit;
1532

1533
	WARN_ON(hugepage_shift);
1534
#ifdef CONFIG_PPC_64K_PAGES
1535
	/* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
1536 1537 1538 1539 1540
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
1541
	if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
1542
		goto out_exit;
1543 1544
#endif /* CONFIG_PPC_64K_PAGES */

1545
	/* Is that local to this CPU ? */
1546
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1547
		update_flags |= HPTE_LOCAL_UPDATE;
1548 1549

	/* Hash it in */
1550
#ifdef CONFIG_PPC_64K_PAGES
1551
	if (mm->context.user_psize == MMU_PAGE_64K)
1552 1553
		rc = __hash_page_64K(ea, access, vsid, ptep, trap,
				     update_flags, ssize);
L
Linus Torvalds 已提交
1554
	else
1555
#endif /* CONFIG_PPC_64K_PAGES */
1556 1557
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
				    ssize, subpage_protection(mm, ea));
1558 1559 1560 1561 1562 1563

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
1564 1565 1566
				   mm->context.user_psize,
				   mm->context.user_psize,
				   pte_val(*ptep));
1567
out_exit:
1568 1569 1570
	local_irq_restore(flags);
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
static inline void tm_flush_hash_page(int local)
{
	/*
	 * Transactions are not aborted by tlbiel, only tlbie. Without, syncing a
	 * page back to a block device w/PIO could pick up transactional data
	 * (bad!) so we force an abort here. Before the sync the page will be
	 * made read-only, which will flush_hash_page. BIG ISSUE here: if the
	 * kernel uses a page from userspace without unmapping it first, it may
	 * see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) && current->thread.regs &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
}
#else
static inline void tm_flush_hash_page(int local)
{
}
#endif

1594 1595 1596
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1597
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
1598
		     unsigned long flags)
1599 1600
{
	unsigned long hash, index, shift, hidx, slot;
1601
	int local = flags & HPTE_LOCAL_UPDATE;
1602

1603 1604 1605
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1606 1607 1608 1609 1610
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1611
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1612 1613 1614 1615
		/*
		 * We use same base page size and actual psize, because we don't
		 * use these functions for hugepage
		 */
1616 1617
		mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize,
					     ssize, local);
1618
	} pte_iterate_hashed_end();
1619

1620
	tm_flush_hash_page(local);
L
Linus Torvalds 已提交
1621 1622
}

1623 1624
#ifdef CONFIG_TRANSPARENT_HUGEPAGE
void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
1625 1626
			 pmd_t *pmdp, unsigned int psize, int ssize,
			 unsigned long flags)
1627 1628 1629 1630 1631
{
	int i, max_hpte_count, valid;
	unsigned long s_addr;
	unsigned char *hpte_slot_array;
	unsigned long hidx, shift, vpn, hash, slot;
1632
	int local = flags & HPTE_LOCAL_UPDATE;
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643

	s_addr = addr & HPAGE_PMD_MASK;
	hpte_slot_array = get_hpte_slot_array(pmdp);
	/*
	 * IF we try to do a HUGE PTE update after a withdraw is done.
	 * we will find the below NULL. This happens when we do
	 * split_huge_page_pmd
	 */
	if (!hpte_slot_array)
		return;

1644 1645 1646
	if (mmu_hash_ops.hugepage_invalidate) {
		mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
						 psize, ssize, local);
1647 1648
		goto tm_abort;
	}
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
	/*
	 * No bluk hpte removal support, invalidate each entry
	 */
	shift = mmu_psize_defs[psize].shift;
	max_hpte_count = HPAGE_PMD_SIZE >> shift;
	for (i = 0; i < max_hpte_count; i++) {
		/*
		 * 8 bits per each hpte entries
		 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
		 */
		valid = hpte_valid(hpte_slot_array, i);
		if (!valid)
			continue;
		hidx =  hpte_hash_index(hpte_slot_array, i);

		/* get the vpn */
		addr = s_addr + (i * (1ul << shift));
		vpn = hpt_vpn(addr, vsid, ssize);
		hash = hpt_hash(vpn, shift, ssize);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;

		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1673 1674
		mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
					     MMU_PAGE_16M, ssize, local);
1675 1676
	}
tm_abort:
1677
	tm_flush_hash_page(local);
1678 1679 1680
}
#endif /* CONFIG_TRANSPARENT_HUGEPAGE */

1681
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1682
{
1683 1684
	if (mmu_hash_ops.flush_hash_range)
		mmu_hash_ops.flush_hash_range(number, local);
1685
	else {
L
Linus Torvalds 已提交
1686
		int i;
1687
		struct ppc64_tlb_batch *batch =
1688
			this_cpu_ptr(&ppc64_tlb_batch);
L
Linus Torvalds 已提交
1689 1690

		for (i = 0; i < number; i++)
1691
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1692
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1693 1694 1695 1696 1697 1698 1699
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1700
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1701
{
1702 1703
	enum ctx_state prev_state = exception_enter();

L
Linus Torvalds 已提交
1704
	if (user_mode(regs)) {
1705 1706 1707 1708 1709 1710 1711 1712
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
1713 1714

	exception_exit(prev_state);
L
Linus Torvalds 已提交
1715
}
1716

1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
			   unsigned long pa, unsigned long rflags,
			   unsigned long vflags, int psize, int ssize)
{
	unsigned long hpte_group;
	long slot;

repeat:
	hpte_group = ((hash & htab_hash_mask) *
		       HPTES_PER_GROUP) & ~0x7UL;

	/* Insert into the hash table, primary slot */
1729 1730
	slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
					psize, psize, ssize);
1731 1732 1733 1734 1735

	/* Primary is full, try the secondary */
	if (unlikely(slot == -1)) {
		hpte_group = ((~hash & htab_hash_mask) *
			      HPTES_PER_GROUP) & ~0x7UL;
1736 1737 1738
		slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
						vflags | HPTE_V_SECONDARY,
						psize, psize, ssize);
1739 1740 1741 1742 1743
		if (slot == -1) {
			if (mftb() & 0x1)
				hpte_group = ((hash & htab_hash_mask) *
					      HPTES_PER_GROUP)&~0x7UL;

1744
			mmu_hash_ops.hpte_remove(hpte_group);
1745 1746 1747 1748 1749 1750 1751
			goto repeat;
		}
	}

	return slot;
}

1752 1753 1754
#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
1755
	unsigned long hash;
P
Paul Mackerras 已提交
1756
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1757
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1758
	unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
1759
	long ret;
1760

1761
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1762

1763 1764 1765
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1766 1767 1768 1769 1770

	ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
				    HPTE_V_BOLTED,
				    mmu_linear_psize, mmu_kernel_ssize);

1771 1772 1773 1774 1775 1776 1777 1778 1779
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1780 1781
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1782
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1783

1784
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1785 1786 1787 1788 1789 1790 1791 1792 1793
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1794 1795 1796
	mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
				     mmu_linear_psize,
				     mmu_kernel_ssize, 0);
1797 1798
}

1799
void __kernel_map_pages(struct page *page, int numpages, int enable)
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1818

1819
void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867

#ifdef CONFIG_DEBUG_FS

static int hpt_order_get(void *data, u64 *val)
{
	*val = ppc64_pft_size;
	return 0;
}

static int hpt_order_set(void *data, u64 val)
{
	if (!mmu_hash_ops.resize_hpt)
		return -ENODEV;

	return mmu_hash_ops.resize_hpt(val);
}

DEFINE_SIMPLE_ATTRIBUTE(fops_hpt_order, hpt_order_get, hpt_order_set, "%llu\n");

static int __init hash64_debugfs(void)
{
	if (!debugfs_create_file("hpt_order", 0600, powerpc_debugfs_root,
				 NULL, &fops_hpt_order)) {
		pr_err("lpar: unable to create hpt_order debugsfs file\n");
	}

	return 0;
}
machine_device_initcall(pseries, hash64_debugfs);
#endif /* CONFIG_DEBUG_FS */