init.c 30.1 KB
Newer Older
S
Sujith 已提交
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
S
Sujith 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

17 18
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/ath9k_platform.h>
22
#include <linux/module.h>
23
#include <linux/relay.h>
24
#include <net/ieee80211_radiotap.h>
25

S
Sujith 已提交
26 27
#include "ath9k.h"

28 29 30 31 32
struct ath9k_eeprom_ctx {
	struct completion complete;
	struct ath_hw *ah;
};

S
Sujith 已提交
33 34 35 36 37 38 39 40 41 42 43
static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
module_param_named(debug, ath9k_debug, uint, 0);
MODULE_PARM_DESC(debug, "Debugging mask");

44 45
int ath9k_modparam_nohwcrypt;
module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
S
Sujith 已提交
46 47
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");

48
int led_blink;
49 50 51
module_param_named(blink, led_blink, int, 0444);
MODULE_PARM_DESC(blink, "Enable LED blink on activity");

52 53 54 55
static int ath9k_btcoex_enable;
module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");

56 57 58
static int ath9k_bt_ant_diversity;
module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
59

60
bool is_ath9k_unloaded;
S
Sujith 已提交
61 62 63
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
64
	.band = IEEE80211_BAND_2GHZ, \
S
Sujith 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 20, \
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 20, \
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
81
static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
S
Sujith 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
102
static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
S
Sujith 已提交
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

/* Atheros hardware rate code addition for short premble */
#define SHPCHECK(__hw_rate, __flags) \
	((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)

#define RATE(_bitrate, _hw_rate, _flags) {              \
	.bitrate        = (_bitrate),                   \
	.flags          = (_flags),                     \
	.hw_value       = (_hw_rate),                   \
	.hw_value_short = (SHPCHECK(_hw_rate, _flags))  \
}

static struct ieee80211_rate ath9k_legacy_rates[] = {
	RATE(10, 0x1b, 0),
	RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	RATE(60, 0x0b, (IEEE80211_RATE_SUPPORTS_5MHZ |
			IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(90, 0x0f, (IEEE80211_RATE_SUPPORTS_5MHZ |
			IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(120, 0x0a, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(180, 0x0e, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(240, 0x09, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(360, 0x0d, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(480, 0x08, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(540, 0x0c, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
S
Sujith 已提交
165 166
};

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
#ifdef CONFIG_MAC80211_LEDS
static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
	{ .throughput = 0 * 1024, .blink_time = 334 },
	{ .throughput = 1 * 1024, .blink_time = 260 },
	{ .throughput = 5 * 1024, .blink_time = 220 },
	{ .throughput = 10 * 1024, .blink_time = 190 },
	{ .throughput = 20 * 1024, .blink_time = 170 },
	{ .throughput = 50 * 1024, .blink_time = 150 },
	{ .throughput = 70 * 1024, .blink_time = 130 },
	{ .throughput = 100 * 1024, .blink_time = 110 },
	{ .throughput = 200 * 1024, .blink_time = 80 },
	{ .throughput = 300 * 1024, .blink_time = 50 },
};
#endif

S
Sujith 已提交
182
static void ath9k_deinit_softc(struct ath_softc *sc);
S
Sujith 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195

/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests.
 */

static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;

196
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
		unsigned long flags;
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		iowrite32(val, sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
	} else
		iowrite32(val, sc->mem + reg_offset);
}

static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	u32 val;

212
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
S
Sujith 已提交
213 214 215 216 217 218 219 220 221
		unsigned long flags;
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		val = ioread32(sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
	} else
		val = ioread32(sc->mem + reg_offset);
	return val;
}

R
Rajkumar Manoharan 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234
static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
				    u32 set, u32 clr)
{
	u32 val;

	val = ioread32(sc->mem + reg_offset);
	val &= ~clr;
	val |= set;
	iowrite32(val, sc->mem + reg_offset);

	return val;
}

235 236 237 238 239 240 241 242
static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	unsigned long uninitialized_var(flags);
	u32 val;

243
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
244
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
R
Rajkumar Manoharan 已提交
245
		val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
246
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
R
Rajkumar Manoharan 已提交
247 248
	} else
		val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
249 250 251 252

	return val;
}

S
Sujith 已提交
253 254 255 256 257 258 259
/**************************/
/*     Initialization     */
/**************************/

static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
{
260 261
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
262
	u8 tx_streams, rx_streams;
263
	int i, max_streams;
S
Sujith 已提交
264 265 266 267 268 269 270

	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;

L
Luis R. Rodriguez 已提交
271 272 273
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
		ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;

274 275 276
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
		ht_info->cap |= IEEE80211_HT_CAP_SGI_20;

S
Sujith 已提交
277 278 279
	ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
	ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;

280
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
281
		max_streams = 1;
282 283
	else if (AR_SREV_9462(ah))
		max_streams = 2;
284
	else if (AR_SREV_9300_20_OR_LATER(ah))
285 286 287 288
		max_streams = 3;
	else
		max_streams = 2;

289
	if (AR_SREV_9280_20_OR_LATER(ah)) {
290 291 292 293 294
		if (max_streams >= 2)
			ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
		ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
	}

S
Sujith 已提交
295 296
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
297 298
	tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
	rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
299

300
	ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
J
Joe Perches 已提交
301
		tx_streams, rx_streams);
S
Sujith 已提交
302 303 304 305 306 307 308

	if (tx_streams != rx_streams) {
		ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
		ht_info->mcs.tx_params |= ((tx_streams - 1) <<
				IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
	}

309 310
	for (i = 0; i < rx_streams; i++)
		ht_info->mcs.rx_mask[i] = 0xff;
S
Sujith 已提交
311 312 313 314

	ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
}

315 316
static void ath9k_reg_notifier(struct wiphy *wiphy,
			       struct regulatory_request *request)
S
Sujith 已提交
317 318
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
319
	struct ath_softc *sc = hw->priv;
320 321 322
	struct ath_hw *ah = sc->sc_ah;
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);

323
	ath_reg_notifier_apply(wiphy, request, reg);
324 325 326 327 328 329 330

	/* Set tx power */
	if (ah->curchan) {
		sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
		ath9k_ps_wakeup(sc);
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
		sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
331 332 333 334
		/* synchronize DFS detector if regulatory domain changed */
		if (sc->dfs_detector != NULL)
			sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
							 request->dfs_region);
335 336
		ath9k_ps_restore(sc);
	}
S
Sujith 已提交
337 338 339 340 341 342 343 344 345
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
346
		      int nbuf, int ndesc, bool is_tx)
S
Sujith 已提交
347 348
{
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
349
	u8 *ds;
S
Sujith 已提交
350
	struct ath_buf *bf;
351
	int i, bsize, desc_len;
S
Sujith 已提交
352

353
	ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
J
Joe Perches 已提交
354
		name, nbuf, ndesc);
S
Sujith 已提交
355 356

	INIT_LIST_HEAD(head);
357 358 359 360 361 362

	if (is_tx)
		desc_len = sc->sc_ah->caps.tx_desc_len;
	else
		desc_len = sizeof(struct ath_desc);

S
Sujith 已提交
363
	/* ath_desc must be a multiple of DWORDs */
364
	if ((desc_len % 4) != 0) {
365
		ath_err(common, "ath_desc not DWORD aligned\n");
366
		BUG_ON((desc_len % 4) != 0);
367
		return -ENOMEM;
S
Sujith 已提交
368 369
	}

370
	dd->dd_desc_len = desc_len * nbuf * ndesc;
S
Sujith 已提交
371 372 373 374 375 376 377 378 379 380 381 382

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
383
			dma_len = ndesc_skipped * desc_len;
S
Sujith 已提交
384 385 386
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
387
		}
S
Sujith 已提交
388 389 390
	}

	/* allocate descriptors */
391 392 393 394 395
	dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
					  &dd->dd_desc_paddr, GFP_KERNEL);
	if (!dd->dd_desc)
		return -ENOMEM;

396
	ds = (u8 *) dd->dd_desc;
397
	ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
J
Joe Perches 已提交
398 399
		name, ds, (u32) dd->dd_desc_len,
		ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
S
Sujith 已提交
400 401 402

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
403 404 405
	bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
	if (!bf)
		return -ENOMEM;
S
Sujith 已提交
406

407
	for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
S
Sujith 已提交
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

		if (!(sc->sc_ah->caps.hw_caps &
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
				BUG_ON((caddr_t) bf->bf_desc >=
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

423
				ds += (desc_len * ndesc);
S
Sujith 已提交
424 425 426 427 428 429 430 431 432
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
}

S
Sujith 已提交
433 434 435 436 437
static int ath9k_init_queues(struct ath_softc *sc)
{
	int i = 0;

	sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
S
Sujith 已提交
438 439 440 441 442
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);

	sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
	ath_cabq_update(sc);

443 444
	sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);

445
	for (i = 0; i < IEEE80211_NUM_ACS; i++) {
446
		sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
447
		sc->tx.txq_map[i]->mac80211_qnum = i;
448
		sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
449
	}
S
Sujith 已提交
450 451 452
	return 0;
}

453
static int ath9k_init_channels_rates(struct ath_softc *sc)
S
Sujith 已提交
454
{
455 456
	void *channels;

457 458 459 460
	BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
		     ARRAY_SIZE(ath9k_5ghz_chantable) !=
		     ATH9K_NUM_CHANNELS);

461
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
462
		channels = devm_kzalloc(sc->dev,
463 464 465 466
			sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
		if (!channels)
		    return -ENOMEM;

467 468
		memcpy(channels, ath9k_2ghz_chantable,
		       sizeof(ath9k_2ghz_chantable));
469
		sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
S
Sujith 已提交
470 471 472 473 474 475
		sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
		sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
			ARRAY_SIZE(ath9k_2ghz_chantable);
		sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
		sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates);
S
Sujith 已提交
476 477
	}

478
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
479
		channels = devm_kzalloc(sc->dev,
480
			sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
481
		if (!channels)
482 483
			return -ENOMEM;

484 485
		memcpy(channels, ath9k_5ghz_chantable,
		       sizeof(ath9k_5ghz_chantable));
486
		sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
S
Sujith 已提交
487 488 489 490 491 492 493 494
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			ath9k_legacy_rates + 4;
		sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates) - 4;
	}
495
	return 0;
S
Sujith 已提交
496
}
S
Sujith 已提交
497

S
Sujith 已提交
498 499 500 501
static void ath9k_init_misc(struct ath_softc *sc)
{
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
	int i = 0;
502

S
Sujith 已提交
503
	setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
504

505
	sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
S
Sujith 已提交
506
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
507
	memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
508
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;
S
Sujith 已提交
509

510
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
S
Sujith 已提交
511
		sc->beacon.bslot[i] = NULL;
512 513 514

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
		sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
515 516 517 518 519 520 521

	sc->spec_config.enabled = 0;
	sc->spec_config.short_repeat = true;
	sc->spec_config.count = 8;
	sc->spec_config.endless = false;
	sc->spec_config.period = 0xFF;
	sc->spec_config.fft_period = 0xF;
S
Sujith 已提交
522
}
S
Sujith 已提交
523

524 525 526
static void ath9k_init_platform(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;
527
	struct ath9k_hw_capabilities *pCap = &ah->caps;
528 529 530 531 532
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->ath_bus_type != ATH_PCI)
		return;

533 534
	if (sc->driver_data & (ATH9K_PCI_CUS198 |
			       ATH9K_PCI_CUS230)) {
535 536
		ah->config.xlna_gpio = 9;
		ah->config.xatten_margin_cfg = true;
537
		ah->config.alt_mingainidx = true;
538
		ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
539 540
		sc->ant_comb.low_rssi_thresh = 20;
		sc->ant_comb.fast_div_bias = 3;
541

542 543 544
		ath_info(common, "Set parameters for %s\n",
			 (sc->driver_data & ATH9K_PCI_CUS198) ?
			 "CUS198" : "CUS230");
545 546 547
	}

	if (sc->driver_data & ATH9K_PCI_CUS217)
S
Sujith Manoharan 已提交
548
		ath_info(common, "CUS217 card detected\n");
549

S
Sujith Manoharan 已提交
550 551 552
	if (sc->driver_data & ATH9K_PCI_CUS252)
		ath_info(common, "CUS252 card detected\n");

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
	if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
		ath_info(common, "WB335 1-ANT card detected\n");

	if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
		ath_info(common, "WB335 2-ANT card detected\n");

	/*
	 * Some WB335 cards do not support antenna diversity. Since
	 * we use a hardcoded value for AR9565 instead of using the
	 * EEPROM/OTP data, remove the combining feature from
	 * the HW capabilities bitmap.
	 */
	if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
		if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
			pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
	}

570 571 572
	if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
		pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
		ath_info(common, "Set BT/WLAN RX diversity capability\n");
573
	}
574 575 576 577 578

	if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
		ah->config.pcie_waen = 0x0040473b;
		ath_info(common, "Enable WAR for ASPM D3/L1\n");
	}
579 580
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
				    void *ctx)
{
	struct ath9k_eeprom_ctx *ec = ctx;

	if (eeprom_blob)
		ec->ah->eeprom_blob = eeprom_blob;

	complete(&ec->complete);
}

static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
{
	struct ath9k_eeprom_ctx ec;
	struct ath_hw *ah = ah = sc->sc_ah;
	int err;

	/* try to load the EEPROM content asynchronously */
	init_completion(&ec.complete);
	ec.ah = sc->sc_ah;

	err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
				      &ec, ath9k_eeprom_request_cb);
	if (err < 0) {
		ath_err(ath9k_hw_common(ah),
			"EEPROM request failed\n");
		return err;
	}

	wait_for_completion(&ec.complete);

	if (!ah->eeprom_blob) {
		ath_err(ath9k_hw_common(ah),
			"Unable to load EEPROM file %s\n", name);
		return -EINVAL;
	}

	return 0;
}

static void ath9k_eeprom_release(struct ath_softc *sc)
{
	release_firmware(sc->sc_ah->eeprom_blob);
}

626
static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
S
Sujith 已提交
627 628
			    const struct ath_bus_ops *bus_ops)
{
629
	struct ath9k_platform_data *pdata = sc->dev->platform_data;
S
Sujith 已提交
630
	struct ath_hw *ah = NULL;
631
	struct ath9k_hw_capabilities *pCap;
S
Sujith 已提交
632 633 634
	struct ath_common *common;
	int ret = 0, i;
	int csz = 0;
S
Sujith 已提交
635

636
	ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
S
Sujith 已提交
637 638 639
	if (!ah)
		return -ENOMEM;

640
	ah->dev = sc->dev;
B
Ben Greear 已提交
641
	ah->hw = sc->hw;
S
Sujith 已提交
642
	ah->hw_version.devid = devid;
643 644
	ah->reg_ops.read = ath9k_ioread32;
	ah->reg_ops.write = ath9k_iowrite32;
645
	ah->reg_ops.rmw = ath9k_reg_rmw;
646
	atomic_set(&ah->intr_ref_cnt, -1);
S
Sujith 已提交
647
	sc->sc_ah = ah;
648
	pCap = &ah->caps;
S
Sujith 已提交
649

650
	sc->dfs_detector = dfs_pattern_detector_init(ah, NL80211_DFS_UNSET);
651

652
	if (!pdata) {
653
		ah->ah_flags |= AH_USE_EEPROM;
654 655 656 657 658
		sc->sc_ah->led_pin = -1;
	} else {
		sc->sc_ah->gpio_mask = pdata->gpio_mask;
		sc->sc_ah->gpio_val = pdata->gpio_val;
		sc->sc_ah->led_pin = pdata->led_pin;
659
		ah->is_clk_25mhz = pdata->is_clk_25mhz;
660
		ah->get_mac_revision = pdata->get_mac_revision;
661
		ah->external_reset = pdata->external_reset;
662
	}
663

S
Sujith 已提交
664
	common = ath9k_hw_common(ah);
665
	common->ops = &ah->reg_ops;
S
Sujith 已提交
666 667 668 669 670
	common->bus_ops = bus_ops;
	common->ah = ah;
	common->hw = sc->hw;
	common->priv = sc;
	common->debug_mask = ath9k_debug;
671
	common->btcoex_enabled = ath9k_btcoex_enable == 1;
672
	common->disable_ani = false;
673

674 675 676 677 678
	/*
	 * Platform quirks.
	 */
	ath9k_init_platform(sc);

679
	/*
680 681
	 * Enable WLAN/BT RX Antenna diversity only when:
	 *
682
	 * - BTCOEX is disabled.
683 684
	 * - the user manually requests the feature.
	 * - the HW cap is set using the platform data.
685
	 */
686
	if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
687
	    (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
688
		common->bt_ant_diversity = 1;
689

690
	spin_lock_init(&common->cc_lock);
S
Sujith 已提交
691 692 693 694 695

	spin_lock_init(&sc->sc_serial_rw);
	spin_lock_init(&sc->sc_pm_lock);
	mutex_init(&sc->mutex);
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
696
	tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
S
Sujith 已提交
697 698
		     (unsigned long)sc);

699 700 701 702 703 704
	INIT_WORK(&sc->hw_reset_work, ath_reset_work);
	INIT_WORK(&sc->hw_check_work, ath_hw_check);
	INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
	INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
	setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);

S
Sujith 已提交
705 706 707 708 709 710 711
	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

712
	if (pdata && pdata->eeprom_name) {
713 714
		ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
		if (ret)
715
			return ret;
716 717
	}

718
	/* Initializes the hardware for all supported chipsets */
S
Sujith 已提交
719
	ret = ath9k_hw_init(ah);
720
	if (ret)
S
Sujith 已提交
721
		goto err_hw;
S
Sujith 已提交
722

723 724 725
	if (pdata && pdata->macaddr)
		memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);

S
Sujith 已提交
726 727 728 729 730 731 732 733
	ret = ath9k_init_queues(sc);
	if (ret)
		goto err_queues;

	ret =  ath9k_init_btcoex(sc);
	if (ret)
		goto err_btcoex;

734 735 736 737
	ret = ath9k_init_channels_rates(sc);
	if (ret)
		goto err_btcoex;

738
	ath9k_cmn_init_crypto(sc->sc_ah);
S
Sujith 已提交
739
	ath9k_init_misc(sc);
740
	ath_fill_led_pin(sc);
S
Sujith 已提交
741

S
Sujith Manoharan 已提交
742 743 744
	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);

S
Sujith 已提交
745
	return 0;
S
Sujith 已提交
746 747

err_btcoex:
S
Sujith 已提交
748 749 750
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
751 752 753
err_queues:
	ath9k_hw_deinit(ah);
err_hw:
754
	ath9k_eeprom_release(sc);
S
Sujith 已提交
755
	return ret;
S
Sujith 已提交
756 757
}

758 759 760 761 762
static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
{
	struct ieee80211_supported_band *sband;
	struct ieee80211_channel *chan;
	struct ath_hw *ah = sc->sc_ah;
763
	struct cfg80211_chan_def chandef;
764 765 766 767 768 769
	int i;

	sband = &sc->sbands[band];
	for (i = 0; i < sband->n_channels; i++) {
		chan = &sband->channels[i];
		ah->curchan = &ah->channels[chan->hw_value];
770 771
		cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
		ath9k_cmn_update_ichannel(ah->curchan, &chandef);
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
		ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
	}
}

static void ath9k_init_txpower_limits(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;
	struct ath9k_channel *curchan = ah->curchan;

	if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
		ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
	if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
		ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);

	ah->curchan = curchan;
}

789 790 791 792 793 794 795 796 797 798 799
void ath9k_reload_chainmask_settings(struct ath_softc *sc)
{
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
		return;

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
}

800 801 802 803 804 805 806 807 808 809 810 811
static const struct ieee80211_iface_limit if_limits[] = {
	{ .max = 2048,	.types = BIT(NL80211_IFTYPE_STATION) |
				 BIT(NL80211_IFTYPE_P2P_CLIENT) |
				 BIT(NL80211_IFTYPE_WDS) },
	{ .max = 8,	.types =
#ifdef CONFIG_MAC80211_MESH
				 BIT(NL80211_IFTYPE_MESH_POINT) |
#endif
				 BIT(NL80211_IFTYPE_AP) |
				 BIT(NL80211_IFTYPE_P2P_GO) },
};

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833

static const struct ieee80211_iface_limit if_dfs_limits[] = {
	{ .max = 1,	.types = BIT(NL80211_IFTYPE_AP) },
};

static const struct ieee80211_iface_combination if_comb[] = {
	{
		.limits = if_limits,
		.n_limits = ARRAY_SIZE(if_limits),
		.max_interfaces = 2048,
		.num_different_channels = 1,
		.beacon_int_infra_match = true,
	},
	{
		.limits = if_dfs_limits,
		.n_limits = ARRAY_SIZE(if_dfs_limits),
		.max_interfaces = 1,
		.num_different_channels = 1,
		.beacon_int_infra_match = true,
		.radar_detect_widths =	BIT(NL80211_CHAN_NO_HT) |
					BIT(NL80211_CHAN_HT20),
	}
834
};
835

836 837 838 839 840 841 842 843 844
#ifdef CONFIG_PM
static const struct wiphy_wowlan_support ath9k_wowlan_support = {
	.flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
	.n_patterns = MAX_NUM_USER_PATTERN,
	.pattern_min_len = 1,
	.pattern_max_len = MAX_PATTERN_SIZE,
};
#endif

S
Sujith 已提交
845
void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
S
Sujith 已提交
846
{
847 848
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
849

S
Sujith 已提交
850 851 852 853 854
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
		IEEE80211_HW_SUPPORTS_PS |
		IEEE80211_HW_PS_NULLFUNC_STACK |
855
		IEEE80211_HW_SPECTRUM_MGMT |
856
		IEEE80211_HW_REPORTS_TX_ACK_STATUS |
857 858
		IEEE80211_HW_SUPPORTS_RC_TABLE |
		IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
S
Sujith 已提交
859

860 861 862 863 864 865 866
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
		hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;

		if (AR_SREV_9280_20_OR_LATER(ah))
			hw->radiotap_mcs_details |=
				IEEE80211_RADIOTAP_MCS_HAVE_STBC;
	}
867

868
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
S
Sujith 已提交
869 870
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

871 872
	hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;

S
Sujith 已提交
873
	hw->wiphy->interface_modes =
J
Johannes Berg 已提交
874 875
		BIT(NL80211_IFTYPE_P2P_GO) |
		BIT(NL80211_IFTYPE_P2P_CLIENT) |
S
Sujith 已提交
876
		BIT(NL80211_IFTYPE_AP) |
B
Bill Jordan 已提交
877
		BIT(NL80211_IFTYPE_WDS) |
S
Sujith 已提交
878 879 880 881
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC) |
		BIT(NL80211_IFTYPE_MESH_POINT);

882 883
	hw->wiphy->iface_combinations = if_comb;
	hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
884

885
	hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
S
Sujith 已提交
886

J
Jouni Malinen 已提交
887
	hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
J
Jouni Malinen 已提交
888
	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
889
	hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
890
	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
891
	hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
J
Jouni Malinen 已提交
892

893 894
#ifdef CONFIG_PM_SLEEP
	if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
895
	    (sc->driver_data & ATH9K_PCI_WOW) &&
896 897
	    device_can_wakeup(sc->dev))
		hw->wiphy->wowlan = &ath9k_wowlan_support;
898 899 900 901 902

	atomic_set(&sc->wow_sleep_proc_intr, -1);
	atomic_set(&sc->wow_got_bmiss_intr, -1);
#endif

S
Sujith 已提交
903 904 905
	hw->queues = 4;
	hw->max_rates = 4;
	hw->channel_change_time = 5000;
906
	hw->max_listen_interval = 1;
907
	hw->max_rate_tries = 10;
S
Sujith 已提交
908 909 910
	hw->sta_data_size = sizeof(struct ath_node);
	hw->vif_data_size = sizeof(struct ath_vif);

911 912 913 914 915 916 917 918 919 920
	hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
	hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;

	/* single chain devices with rx diversity */
	if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
		hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);

	sc->ant_rx = hw->wiphy->available_antennas_rx;
	sc->ant_tx = hw->wiphy->available_antennas_tx;

921
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
S
Sujith 已提交
922 923
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
			&sc->sbands[IEEE80211_BAND_2GHZ];
924
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
S
Sujith 已提交
925 926
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];
S
Sujith 已提交
927

928
	ath9k_reload_chainmask_settings(sc);
S
Sujith 已提交
929 930

	SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
S
Sujith 已提交
931 932
}

933
int ath9k_init_device(u16 devid, struct ath_softc *sc,
S
Sujith 已提交
934 935 936 937 938
		    const struct ath_bus_ops *bus_ops)
{
	struct ieee80211_hw *hw = sc->hw;
	struct ath_common *common;
	struct ath_hw *ah;
S
Sujith 已提交
939
	int error = 0;
S
Sujith 已提交
940 941
	struct ath_regulatory *reg;

S
Sujith 已提交
942
	/* Bring up device */
943
	error = ath9k_init_softc(devid, sc, bus_ops);
944 945
	if (error)
		return error;
S
Sujith 已提交
946 947 948

	ah = sc->sc_ah;
	common = ath9k_hw_common(ah);
S
Sujith 已提交
949
	ath9k_set_hw_capab(sc, hw);
S
Sujith 已提交
950

S
Sujith 已提交
951
	/* Initialize regulatory */
S
Sujith 已提交
952 953 954
	error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
			      ath9k_reg_notifier);
	if (error)
955
		goto deinit;
S
Sujith 已提交
956 957 958

	reg = &common->regulatory;

S
Sujith 已提交
959
	/* Setup TX DMA */
S
Sujith 已提交
960 961
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
962
		goto deinit;
S
Sujith 已提交
963

S
Sujith 已提交
964
	/* Setup RX DMA */
S
Sujith 已提交
965 966
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
967
		goto deinit;
S
Sujith 已提交
968

969 970
	ath9k_init_txpower_limits(sc);

971 972 973 974 975 976 977
#ifdef CONFIG_MAC80211_LEDS
	/* must be initialized before ieee80211_register_hw */
	sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
		IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
		ARRAY_SIZE(ath9k_tpt_blink));
#endif

S
Sujith 已提交
978
	/* Register with mac80211 */
S
Sujith 已提交
979
	error = ieee80211_register_hw(hw);
S
Sujith 已提交
980
	if (error)
981
		goto rx_cleanup;
S
Sujith 已提交
982

983 984
	error = ath9k_init_debug(ah);
	if (error) {
985
		ath_err(common, "Unable to create debugfs files\n");
986
		goto unregister;
987 988
	}

S
Sujith 已提交
989
	/* Handle world regulatory */
S
Sujith 已提交
990 991 992
	if (!ath_is_world_regd(reg)) {
		error = regulatory_hint(hw->wiphy, reg->alpha2);
		if (error)
993
			goto debug_cleanup;
S
Sujith 已提交
994 995
	}

S
Sujith 已提交
996
	ath_init_leds(sc);
S
Sujith 已提交
997 998 999 1000
	ath_start_rfkill_poll(sc);

	return 0;

1001 1002
debug_cleanup:
	ath9k_deinit_debug(sc);
1003
unregister:
S
Sujith 已提交
1004
	ieee80211_unregister_hw(hw);
1005
rx_cleanup:
S
Sujith 已提交
1006
	ath_rx_cleanup(sc);
1007
deinit:
S
Sujith 已提交
1008
	ath9k_deinit_softc(sc);
S
Sujith 已提交
1009 1010 1011 1012 1013 1014 1015
	return error;
}

/*****************************/
/*     De-Initialization     */
/*****************************/

S
Sujith 已提交
1016
static void ath9k_deinit_softc(struct ath_softc *sc)
S
Sujith 已提交
1017
{
S
Sujith 已提交
1018
	int i = 0;
S
Sujith 已提交
1019

1020
	ath9k_deinit_btcoex(sc);
1021

S
Sujith 已提交
1022 1023 1024 1025 1026
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

	ath9k_hw_deinit(sc->sc_ah);
1027 1028
	if (sc->dfs_detector != NULL)
		sc->dfs_detector->exit(sc->dfs_detector);
S
Sujith 已提交
1029

1030
	ath9k_eeprom_release(sc);
S
Sujith 已提交
1031 1032
}

S
Sujith 已提交
1033
void ath9k_deinit_device(struct ath_softc *sc)
S
Sujith 已提交
1034 1035 1036 1037 1038 1039
{
	struct ieee80211_hw *hw = sc->hw;

	ath9k_ps_wakeup(sc);

	wiphy_rfkill_stop_polling(sc->hw->wiphy);
S
Sujith 已提交
1040
	ath_deinit_leds(sc);
S
Sujith 已提交
1041

1042 1043
	ath9k_ps_restore(sc);

1044
	ath9k_deinit_debug(sc);
S
Sujith 已提交
1045 1046
	ieee80211_unregister_hw(hw);
	ath_rx_cleanup(sc);
S
Sujith 已提交
1047
	ath9k_deinit_softc(sc);
S
Sujith 已提交
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
}

/************************/
/*     Module Hooks     */
/************************/

static int __init ath9k_init(void)
{
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
1061 1062
		pr_err("Unable to register rate control algorithm: %d\n",
		       error);
S
Sujith 已提交
1063 1064 1065 1066 1067
		goto err_out;
	}

	error = ath_pci_init();
	if (error < 0) {
1068
		pr_err("No PCI devices found, driver not installed\n");
S
Sujith 已提交
1069
		error = -ENODEV;
1070
		goto err_rate_unregister;
S
Sujith 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
	}

	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

	return 0;

 err_pci_exit:
	ath_pci_exit();

 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
1093
	is_ath9k_unloaded = true;
S
Sujith 已提交
1094 1095 1096
	ath_ahb_exit();
	ath_pci_exit();
	ath_rate_control_unregister();
1097
	pr_info("%s: Driver unloaded\n", dev_info);
S
Sujith 已提交
1098 1099
}
module_exit(ath9k_exit);