pci.c 62.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60 61
#define QCA988X_2_0_DEVICE_ID	(0x003c)

62
static const struct pci_device_id ath10k_pci_id_table[] = {
63 64 65 66
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
	{0}
};

67
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
68 69
static int ath10k_pci_cold_reset(struct ath10k *ar);
static int ath10k_pci_warm_reset(struct ath10k *ar);
70
static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
M
Michal Kazior 已提交
71 72 73 74
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
75 76 77
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
78 79

static const struct ce_attr host_ce_config_wlan[] = {
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 512,
		.dest_nentries = 512,
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 32,
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
	},

	/* CE5: unused */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
143 144 145 146
};

/* Target firmware's Copy Engine configuration. */
static const struct ce_pipe_config target_ce_config_wlan[] = {
147 148
	/* CE0: host->target HTC control and raw streams */
	{
149 150 151 152 153 154
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
155 156 157 158
	},

	/* CE1: target->host HTT + HTC control */
	{
159 160 161 162 163 164
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(512),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
165 166 167 168
	},

	/* CE2: target->host WMI */
	{
169 170 171 172 173 174
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
175 176 177 178
	},

	/* CE3: host->target WMI */
	{
179 180 181 182 183 184
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
185 186 187 188
	},

	/* CE4: host->target HTT */
	{
189 190 191 192 193 194
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
195 196
	},

197
	/* NB: 50% of src nentries, since tx has 2 frags */
198 199 200

	/* CE5: unused */
	{
201 202 203 204 205 206
		.pipenum = __cpu_to_le32(5),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
207 208 209 210
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
211 212 213 214 215 216
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
217 218
	},

219 220 221
	/* CE7 used only by Host */
};

M
Michal Kazior 已提交
222 223 224 225 226 227 228
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
	{
229 230 231
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
232 233
	},
	{
234 235 236
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
237 238
	},
	{
239 240 241
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
242 243
	},
	{
244 245 246
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
247 248
	},
	{
249 250 251
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
252 253
	},
	{
254 255 256
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
257 258
	},
	{
259 260 261
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
262 263
	},
	{
264 265 266
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
267 268
	},
	{
269 270 271
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
272 273
	},
	{
274 275 276
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
277 278
	},
	{
279 280 281
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
282 283
	},
	{
284 285 286
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
287
	},
288 289 290 291
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
292
	},
293 294 295 296
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
297 298
	},
	{
299 300 301
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
302 303
	},
	{
304 305 306
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
307 308 309 310
	},

	/* (Additions here) */

311 312 313 314
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
315 316 317
	},
};

318 319 320 321 322 323 324 325 326 327 328 329 330
static bool ath10k_pci_irq_pending(struct ath10k *ar)
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

331 332 333 334 335 336 337 338 339 340 341 342
static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
343 344
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
345 346 347 348 349 350 351 352 353 354
}

static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
355 356
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
357 358
}

359
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
360 361 362
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

363 364
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
365 366

	if (ar_pci->num_msi_intrs == 1)
367
		return "msi";
368 369

	return "legacy";
370 371
}

372
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
373
{
374
	struct ath10k *ar = pipe->hif_ce_state;
375
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
376 377 378
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
379 380
	int ret;

381 382 383 384 385 386 387 388 389 390 391 392
	lockdep_assert_held(&ar_pci->ce_lock);

	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
393
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
394 395 396 397 398 399 400
		dev_kfree_skb_any(skb);
		return -EIO;
	}

	ATH10K_SKB_CB(skb)->paddr = paddr;

	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
401
	if (ret) {
402
		ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
403 404 405
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
406 407 408 409 410 411
		return ret;
	}

	return 0;
}

412
static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
413
{
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	lockdep_assert_held(&ar_pci->ce_lock);

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
431
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
{
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	spin_lock_bh(&ar_pci->ce_lock);
	__ath10k_pci_rx_post_pipe(pipe);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_post(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	spin_lock_bh(&ar_pci->ce_lock);
	for (i = 0; i < CE_COUNT; i++)
		__ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
	spin_unlock_bh(&ar_pci->ce_lock);
}

static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
465 466
}

467 468 469 470 471 472 473 474 475 476 477 478 479 480
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
481
	struct ath10k_ce_pipe *ce_diag;
482 483 484 485 486 487
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
488 489
	spin_lock_bh(&ar_pci->ce_lock);

490 491 492 493 494 495 496 497 498
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
499 500 501 502
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
503 504 505 506 507 508 509 510 511 512 513 514 515

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
516
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
		address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem,
						     address);

K
Kalle Valo 已提交
532 533
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
534 535 536 537
		if (ret)
			goto done;

		i = 0;
K
Kalle Valo 已提交
538 539 540
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
541 542 543 544 545 546 547 548 549 550 551 552
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

553
		if (buf != (u32)address) {
554 555 556 557 558
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
559 560 561
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
586 587 588
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
589
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
590
			    address, ret);
591 592

	if (data_buf)
593 594
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
595

K
Kalle Valo 已提交
596 597
	spin_unlock_bh(&ar_pci->ce_lock);

598 599 600
	return ret;
}

601 602
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
603 604 605 606 607 608 609
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
610 611 612 613 614 615 616 617 618 619 620 621
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
622
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
623 624 625 626 627 628
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
629
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
630 631 632 633 634 635 636 637
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
638
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
639

640 641 642 643 644 645 646 647 648
static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
				     const void *data, int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
649
	struct ath10k_ce_pipe *ce_diag;
650 651 652 653 654
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
655 656
	spin_lock_bh(&ar_pci->ce_lock);

657 658 659 660 661 662 663 664 665
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
666 667 668 669
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
670 671 672 673 674 675
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
676
	memcpy(data_buf, data, orig_nbytes);
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
	address = TARG_CPU_SPACE_TO_CE_SPACE(ar, ar_pci->mem, address);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
697
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
698 699 700 701 702 703 704
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
705 706
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
707 708 709 710
		if (ret != 0)
			goto done;

		i = 0;
K
Kalle Valo 已提交
711 712 713
		while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id) != 0) {
714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		i = 0;
K
Kalle Valo 已提交
733 734 735
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
761 762
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
763 764 765
	}

	if (ret != 0)
766
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
767
			    address, ret);
768

K
Kalle Valo 已提交
769 770
	spin_unlock_bh(&ar_pci->ce_lock);

771 772 773
	return ret;
}

774 775 776 777 778 779 780
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

781
static bool ath10k_pci_is_awake(struct ath10k *ar)
782
{
783 784 785
	u32 val = ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
786 787
}

788
static int ath10k_pci_wake_wait(struct ath10k *ar)
789 790 791 792
{
	int tot_delay = 0;
	int curr_delay = 5;

793 794
	while (tot_delay < PCIE_WAKE_TIMEOUT) {
		if (ath10k_pci_is_awake(ar))
795
			return 0;
796 797 798 799 800 801 802

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}
803 804

	return -ETIMEDOUT;
805 806
}

807
static int ath10k_pci_wake(struct ath10k *ar)
808
{
809 810 811 812
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_V_MASK);
	return ath10k_pci_wake_wait(ar);
}
813

814 815 816 817
static void ath10k_pci_sleep(struct ath10k *ar)
{
	ath10k_pci_reg_write32(ar, PCIE_SOC_WAKE_ADDRESS,
			       PCIE_SOC_WAKE_RESET);
818 819 820
}

/* Called by lower (CE) layer when a send to Target completes. */
821
static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
822 823 824
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
825
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
826 827 828 829
	void *transfer_context;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
830

831 832 833
	while (ath10k_ce_completed_send_next(ce_state, &transfer_context,
					     &ce_data, &nbytes,
					     &transfer_id) == 0) {
834
		/* no need to call tx completion for NULL pointers */
835 836 837
		if (transfer_context == NULL)
			continue;

838
		cb->tx_completion(ar, transfer_context, transfer_id);
839
	}
840 841 842
}

/* Called by lower (CE) layer when data is received from the Target. */
843
static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
844 845 846
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
847
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
848
	struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
849
	struct sk_buff *skb;
850 851
	void *transfer_context;
	u32 ce_data;
852
	unsigned int nbytes, max_nbytes;
853 854
	unsigned int transfer_id;
	unsigned int flags;
855

856 857 858
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
859
		skb = transfer_context;
860
		max_nbytes = skb->len + skb_tailroom(skb);
861
		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
862 863 864
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
865
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
866 867 868 869
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
870

871
		skb_put(skb, nbytes);
872 873 874 875 876 877

		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

878 879
		cb->rx_completion(ar, skb, pipe_info->pipe_num);
	}
880

881
	ath10k_pci_rx_post_pipe(pipe_info);
882 883
}

884 885
static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
				struct ath10k_hif_sg_item *items, int n_items)
886 887
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
888 889 890
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
891 892 893
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
894
	int err, i = 0;
895

896
	spin_lock_bh(&ar_pci->ce_lock);
897

898 899 900 901
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

902 903 904
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
905
		goto err;
906
	}
907

908
	for (i = 0; i < n_items - 1; i++) {
909
		ath10k_dbg(ar, ATH10K_DBG_PCI,
910 911
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
912
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
913
				items[i].vaddr, items[i].len);
914

915 916 917 918 919 920 921
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
922
			goto err;
923 924 925 926
	}

	/* `i` is equal to `n_items -1` after for() */

927
	ath10k_dbg(ar, ATH10K_DBG_PCI,
928 929
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
930
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
931 932 933 934 935 936 937 938 939
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
940 941 942 943 944 945 946 947
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
948 949 950

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
951 952
}

K
Kalle Valo 已提交
953 954 955 956 957 958
static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
				    size_t buf_len)
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

959 960 961
static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
962

963
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
964

M
Michal Kazior 已提交
965
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
966 967
}

968 969
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
970
{
971 972
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
973

974
	lockdep_assert_held(&ar->data_lock);
975

976 977
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
978
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
979
	if (ret) {
980
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
981 982 983 984 985
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

986
	ath10k_err(ar, "firmware register dump:\n");
987
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
988
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
989
			   i,
990 991 992 993
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
994

M
Michal Kazior 已提交
995 996 997
	if (!crash_data)
		return;

998
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
999
		crash_data->registers[i] = reg_dump_values[i];
1000 1001
}

1002
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1003 1004 1005 1006 1007 1008
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1009 1010
	ar->stats.fw_crash_counter++;

1011 1012 1013 1014 1015 1016 1017
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1018
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1019
	ath10k_print_driver_info(ar);
1020 1021 1022
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1023

1024
	queue_work(ar->workqueue, &ar->restart_work);
1025 1026 1027 1028 1029
}

static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					       int force)
{
1030
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1031

1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

M
Michal Kazior 已提交
1053 1054
static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
					 struct ath10k_hif_cb *callbacks)
1055 1056 1057
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

1058
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
1059 1060 1061 1062 1063

	memcpy(&ar_pci->msg_callbacks_current, callbacks,
	       sizeof(ar_pci->msg_callbacks_current));
}

1064
static void ath10k_pci_kill_tasklet(struct ath10k *ar)
1065 1066 1067 1068 1069
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1070
	tasklet_kill(&ar_pci->msi_fw_err);
1071 1072 1073

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1074 1075

	del_timer_sync(&ar_pci->rx_post_retry);
1076 1077
}

1078 1079 1080 1081 1082
static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
					      u16 service_id, u8 *ul_pipe,
					      u8 *dl_pipe, int *ul_is_polled,
					      int *dl_is_polled)
{
1083 1084 1085
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1086

1087
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1088

1089 1090 1091
	/* polling for received messages not supported */
	*dl_is_polled = 0;

1092 1093
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1094

1095
		if (__le32_to_cpu(entry->service_id) != service_id)
1096
			continue;
1097

1098
		switch (__le32_to_cpu(entry->pipedir)) {
1099 1100 1101 1102
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1103
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1104 1105 1106 1107
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1108
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1109 1110 1111 1112 1113
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1114 1115
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1116 1117 1118 1119
			dl_set = true;
			ul_set = true;
			break;
		}
1120 1121
	}

1122 1123
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1124 1125 1126 1127

	*ul_is_polled =
		(host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;

1128
	return 0;
1129 1130 1131
}

static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
1132
					    u8 *ul_pipe, u8 *dl_pipe)
1133 1134 1135
{
	int ul_is_polled, dl_is_polled;

1136
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1137

1138 1139 1140 1141 1142 1143 1144 1145
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
						 ul_pipe,
						 dl_pipe,
						 &ul_is_polled,
						 &dl_is_polled);
}

M
Michal Kazior 已提交
1146
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1147
{
M
Michal Kazior 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val &= ~CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS);
	val |= CORE_CTRL_PCIE_REG_31_MASK;

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + CORE_CTRL_ADDRESS, val);
}
1165

M
Michal Kazior 已提交
1166 1167
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1168
	ath10k_ce_disable_interrupts(ar);
1169
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1170 1171 1172 1173 1174 1175 1176
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1177

1178 1179
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1180 1181
}

1182
static void ath10k_pci_irq_enable(struct ath10k *ar)
1183
{
1184
	ath10k_ce_enable_interrupts(ar);
1185
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1186
	ath10k_pci_irq_msi_fw_unmask(ar);
1187 1188 1189 1190
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
1191
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1192

1193
	ath10k_pci_irq_enable(ar);
1194
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1195

1196 1197 1198
	return 0;
}

1199
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pipe_info)
1200 1201 1202
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1203
	struct ath10k_ce_pipe *ce_hdl;
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	u32 buf_sz;
	struct sk_buff *netbuf;
	u32 ce_data;

	buf_sz = pipe_info->buf_sz;

	/* Unused Copy Engine */
	if (buf_sz == 0)
		return;

	ar = pipe_info->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_hdl = pipe_info->ce_hdl;

	while (ath10k_ce_revoke_recv_next(ce_hdl, (void **)&netbuf,
					  &ce_data) == 0) {
		dma_unmap_single(ar->dev, ATH10K_SKB_CB(netbuf)->paddr,
				 netbuf->len + skb_tailroom(netbuf),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(netbuf);
	}
}

1227
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pipe_info)
1228 1229 1230
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1231
	struct ath10k_ce_pipe *ce_hdl;
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
	struct sk_buff *netbuf;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int id;
	u32 buf_sz;

	buf_sz = pipe_info->buf_sz;

	/* Unused Copy Engine */
	if (buf_sz == 0)
		return;

	ar = pipe_info->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_hdl = pipe_info->ce_hdl;

	while (ath10k_ce_cancel_send_next(ce_hdl, (void **)&netbuf,
					  &ce_data, &nbytes, &id) == 0) {
1250 1251
		/* no need to call tx completion for NULL pointers */
		if (!netbuf)
1252 1253
			continue;

K
Kalle Valo 已提交
1254 1255 1256
		ar_pci->msg_callbacks_current.tx_completion(ar,
							    netbuf,
							    id);
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1273
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1274
		struct ath10k_pci_pipe *pipe_info;
1275 1276 1277 1278 1279 1280 1281 1282 1283

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

static void ath10k_pci_ce_deinit(struct ath10k *ar)
{
1284
	int i;
1285

1286 1287
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1288 1289
}

1290
static void ath10k_pci_flush(struct ath10k *ar)
1291
{
1292
	ath10k_pci_kill_tasklet(ar);
1293 1294
	ath10k_pci_buffer_cleanup(ar);
}
1295 1296 1297

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1298
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1299

1300 1301 1302
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1303 1304 1305 1306 1307 1308 1309
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1310
	 */
1311
	ath10k_pci_warm_reset(ar);
1312 1313

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1314
	ath10k_pci_irq_sync(ar);
1315
	ath10k_pci_flush(ar);
1316 1317 1318 1319 1320 1321 1322
}

static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
					   void *req, u32 req_len,
					   void *resp, u32 *resp_len)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1323 1324 1325 1326
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1327 1328 1329 1330 1331 1332
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1333 1334
	might_sleep();

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
	if (ret)
		goto err_dma;

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
		if (ret)
			goto err_req;

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1366
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1367 1368 1369 1370 1371 1372
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1373 1374
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1408
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1409
{
1410 1411 1412 1413 1414 1415 1416 1417
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;

	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id))
		return;
1418

1419
	xfer->tx_done = true;
1420 1421
}

1422
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1423
{
1424
	struct ath10k *ar = ce_state->ar;
1425 1426 1427 1428 1429 1430 1431 1432 1433
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1434 1435

	if (!xfer->wait_for_resp) {
1436
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1437 1438 1439 1440
		return;
	}

	xfer->resp_len = nbytes;
1441
	xfer->rx_done = true;
1442 1443
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1454
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1455 1456 1457 1458
			return 0;

		schedule();
	}
1459

1460 1461
	return -ETIMEDOUT;
}
1462 1463 1464 1465 1466 1467 1468

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1469
	u32 addr, val;
1470

1471 1472 1473 1474
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1475

1476
	return 0;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
}

static int ath10k_pci_init_config(struct ath10k *ar)
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1497 1498
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1499
	if (ret != 0) {
1500
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1501 1502 1503 1504 1505
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1506
		ath10k_err(ar, "Invalid pcie state addr\n");
1507 1508 1509
		return ret;
	}

1510
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1511
					  offsetof(struct pcie_state,
1512 1513
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1514
	if (ret != 0) {
1515
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1516 1517 1518 1519 1520
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1521
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1522 1523 1524 1525
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1526 1527
					target_ce_config_wlan,
					sizeof(target_ce_config_wlan));
1528 1529

	if (ret != 0) {
1530
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1531 1532 1533
		return ret;
	}

1534
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1535
					  offsetof(struct pcie_state,
1536 1537
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1538
	if (ret != 0) {
1539
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1540 1541 1542 1543 1544
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
1545
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
1546 1547 1548 1549
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
1550 1551
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
1552
	if (ret != 0) {
1553
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
1554 1555 1556
		return ret;
	}

1557
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1558
					  offsetof(struct pcie_state,
1559 1560
						   config_flags)),
				     &pcie_config_flags);
1561
	if (ret != 0) {
1562
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
1563 1564 1565 1566 1567
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

1568 1569 1570 1571
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
1572
	if (ret != 0) {
1573
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
1574 1575 1576 1577 1578 1579
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

1580
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
1581
	if (ret != 0) {
1582
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
1583 1584 1585 1586 1587 1588 1589 1590 1591
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
	ealloc_value |= ((1 << HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

1592
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
1593
	if (ret != 0) {
1594
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
1595 1596 1597 1598 1599 1600
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

1601
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
1602
	if (ret != 0) {
1603
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
1604 1605 1606 1607 1608
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

1609
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
1610
	if (ret != 0) {
1611
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
1612 1613 1614 1615 1616 1617
		return ret;
	}

	return 0;
}

1618
static int ath10k_pci_alloc_pipes(struct ath10k *ar)
1619
{
1620 1621
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
1622 1623 1624
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
1625 1626 1627 1628 1629 1630 1631 1632
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
					   ath10k_pci_ce_send_done,
					   ath10k_pci_ce_recv_data);
1633
		if (ret) {
1634
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
1635 1636 1637
				   i, ret);
			return ret;
		}
1638 1639 1640 1641 1642 1643 1644 1645

		/* Last CE is Diagnostic Window */
		if (i == CE_COUNT - 1) {
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
1646 1647 1648 1649 1650
	}

	return 0;
}

1651
static void ath10k_pci_free_pipes(struct ath10k *ar)
1652 1653
{
	int i;
1654

1655 1656 1657
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
1658

1659
static int ath10k_pci_init_pipes(struct ath10k *ar)
1660
{
1661
	int i, ret;
1662

1663 1664
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
1665
		if (ret) {
1666
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
1667
				   i, ret);
1668
			return ret;
1669 1670 1671 1672 1673 1674
		}
	}

	return 0;
}

1675
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
1676
{
1677 1678 1679
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
1680

1681 1682 1683
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
1684

1685 1686 1687
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
1688 1689
}

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

1710 1711 1712 1713
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	u32 val;

1714
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
1715

B
Ben Greear 已提交
1716 1717 1718 1719 1720 1721
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_warm_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

1722 1723 1724
	/* debug */
	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_CAUSE_ADDRESS);
1725 1726
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot host cpu intr cause: 0x%08x\n",
		   val);
1727 1728 1729

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				CPU_INTR_ADDRESS);
1730
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target cpu intr cause: 0x%08x\n",
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
		   val);

	/* disable pending irqs */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS, 0);

	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_CLR_ADDRESS, ~0);

	msleep(100);

	/* clear fw indicator */
1743
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

	/* clear target LF timer interrupts */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);

	/* reset CE */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	msleep(10);

	/* unreset CE */
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	msleep(10);

1768 1769
	ath10k_pci_warm_reset_si0(ar);

1770 1771 1772
	/* debug */
	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_CAUSE_ADDRESS);
1773 1774
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot host cpu intr cause: 0x%08x\n",
		   val);
1775 1776 1777

	val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				CPU_INTR_ADDRESS);
1778
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target cpu intr cause: 0x%08x\n",
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
		   val);

	/* CPU warm reset */
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
1789 1790
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target reset state: 0x%08x\n",
		   val);
1791 1792 1793

	msleep(100);

1794
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
1795

1796
	return 0;
1797 1798 1799
}

static int __ath10k_pci_hif_power_up(struct ath10k *ar, bool cold_reset)
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
{
	int ret;

	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
1813 1814 1815 1816 1817
	if (cold_reset)
		ret = ath10k_pci_cold_reset(ar);
	else
		ret = ath10k_pci_warm_reset(ar);

1818
	if (ret) {
1819
		ath10k_err(ar, "failed to reset target: %d\n", ret);
M
Michal Kazior 已提交
1820
		goto err;
1821
	}
1822

1823
	ret = ath10k_pci_init_pipes(ar);
1824
	if (ret) {
1825
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
1826
		goto err;
1827 1828
	}

M
Michal Kazior 已提交
1829 1830
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
1831
		ath10k_err(ar, "failed to wait for target to init: %d\n", ret);
1832
		goto err_ce;
M
Michal Kazior 已提交
1833 1834 1835 1836
	}

	ret = ath10k_pci_init_config(ar);
	if (ret) {
1837
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
1838
		goto err_ce;
M
Michal Kazior 已提交
1839
	}
1840 1841 1842

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
1843
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
1844
		goto err_ce;
1845 1846 1847 1848 1849 1850
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
1851
	ath10k_pci_warm_reset(ar);
1852 1853 1854 1855
err:
	return ret;
}

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
static int ath10k_pci_hif_power_up_warm(struct ath10k *ar)
{
	int i, ret;

	/*
	 * Sometime warm reset succeeds after retries.
	 *
	 * FIXME: It might be possible to tune ath10k_pci_warm_reset() to work
	 * at first try.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = __ath10k_pci_hif_power_up(ar, false);
		if (ret == 0)
			break;

1871
		ath10k_warn(ar, "failed to warm reset (attempt %d out of %d): %d\n",
1872 1873 1874 1875 1876 1877
			    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS, ret);
	}

	return ret;
}

1878 1879 1880 1881
static int ath10k_pci_hif_power_up(struct ath10k *ar)
{
	int ret;

1882
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");
K
Kalle Valo 已提交
1883

1884 1885 1886 1887 1888
	/*
	 * Hardware CUS232 version 2 has some issues with cold reset and the
	 * preferred (and safer) way to perform a device reset is through a
	 * warm reset.
	 *
1889 1890
	 * Warm reset doesn't always work though so fall back to cold reset may
	 * be necessary.
1891
	 */
1892
	ret = ath10k_pci_hif_power_up_warm(ar);
1893
	if (ret) {
1894
		ath10k_warn(ar, "failed to power up target using warm reset: %d\n",
1895 1896
			    ret);

1897 1898 1899
		if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY)
			return ret;

1900
		ath10k_warn(ar, "trying cold reset\n");
1901

1902 1903
		ret = __ath10k_pci_hif_power_up(ar, true);
		if (ret) {
1904
			ath10k_err(ar, "failed to power up target using cold reset too (%d)\n",
1905 1906 1907 1908 1909 1910 1911 1912
				   ret);
			return ret;
		}
	}

	return 0;
}

1913 1914
static void ath10k_pci_hif_power_down(struct ath10k *ar)
{
1915
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
1916

1917
	ath10k_pci_warm_reset(ar);
1918 1919
}

M
Michal Kazior 已提交
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
#ifdef CONFIG_PM

#define ATH10K_PCI_PM_CONTROL 0x44

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0x3) {
		pci_save_state(pdev);
		pci_disable_device(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       (val & 0xffffff00) | 0x03);
	}

	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;

	pci_read_config_dword(pdev, ATH10K_PCI_PM_CONTROL, &val);

	if ((val & 0x000000ff) != 0) {
		pci_restore_state(pdev);
		pci_write_config_dword(pdev, ATH10K_PCI_PM_CONTROL,
				       val & 0xffffff00);
		/*
		 * Suspend/Resume resets the PCI configuration space,
		 * so we have to re-disable the RETRY_TIMEOUT register (0x41)
		 * to keep PCI Tx retries from interfering with C3 CPU state
		 */
		pci_read_config_dword(pdev, 0x40, &val);

		if ((val & 0x0000ff00) != 0)
			pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
	}

	return 0;
}
#endif

1969
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
1970
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
1971
	.diag_read		= ath10k_pci_hif_diag_read,
1972 1973 1974 1975 1976 1977
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
M
Michal Kazior 已提交
1978
	.set_callbacks		= ath10k_pci_hif_set_callbacks,
1979
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
1980 1981
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
M
Michal Kazior 已提交
1982 1983 1984 1985
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
1986 1987 1988 1989
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
1990
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
1991 1992 1993 1994 1995 1996 1997 1998 1999
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2000
	if (!ath10k_pci_has_fw_crashed(ar)) {
2001
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2002 2003 2004 2005 2006
		return;
	}

	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2019
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2020 2021
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	if (ar_pci->num_msi_intrs == 0) {
2057 2058 2059
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2060
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2061 2062 2063 2064 2065 2066 2067
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2068
static void ath10k_pci_tasklet(unsigned long data)
2069 2070
{
	struct ath10k *ar = (struct ath10k *)data;
2071
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2072

2073 2074
	if (ath10k_pci_has_fw_crashed(ar)) {
		ath10k_pci_fw_crashed_clear(ar);
2075
		ath10k_pci_fw_crashed_dump(ar);
2076 2077 2078
		return;
	}

2079 2080
	ath10k_ce_per_engine_service_any(ar);

2081 2082 2083
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2084 2085
}

M
Michal Kazior 已提交
2086
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2087 2088
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2089
	int ret, i;
2090 2091 2092 2093

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2094
	if (ret) {
2095
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2096
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2097
		return ret;
2098
	}
2099 2100 2101 2102 2103 2104

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2105
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2106 2107
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2108 2109
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2110

M
Michal Kazior 已提交
2111
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2112 2113 2114 2115 2116 2117 2118
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2119
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2120 2121 2122 2123 2124 2125 2126
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2127
	if (ret) {
2128
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2129
			    ar_pci->pdev->irq, ret);
2130 2131 2132 2133 2134 2135
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2136
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2137 2138 2139 2140 2141 2142 2143
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2144
	if (ret) {
2145
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2146
			    ar_pci->pdev->irq, ret);
2147
		return ret;
2148
	}
2149 2150 2151 2152

	return 0;
}

M
Michal Kazior 已提交
2153 2154 2155
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2156

M
Michal Kazior 已提交
2157 2158 2159 2160 2161 2162 2163 2164
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
	case MSI_NUM_REQUEST:
		return ath10k_pci_request_irq_msix(ar);
	}
2165

2166
	ath10k_warn(ar, "unknown irq configuration upon request\n");
M
Michal Kazior 已提交
2167
	return -EINVAL;
2168 2169
}

M
Michal Kazior 已提交
2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2182 2183 2184 2185
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2186
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2187
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2188
		     (unsigned long)ar);
2189 2190 2191

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2192
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2193 2194
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2195 2196 2197 2198 2199 2200
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2201

M
Michal Kazior 已提交
2202
	ath10k_pci_init_irq_tasklets(ar);
2203

2204
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2205 2206
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2207

M
Michal Kazior 已提交
2208
	/* Try MSI-X */
M
Michal Kazior 已提交
2209
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2210
		ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
2211
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2212
					   ar_pci->num_msi_intrs);
2213
		if (ret > 0)
2214
			return 0;
2215

2216
		/* fall-through */
2217 2218
	}

M
Michal Kazior 已提交
2219
	/* Try MSI */
2220 2221 2222
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2223
		if (ret == 0)
2224
			return 0;
2225

2226
		/* fall-through */
2227 2228
	}

M
Michal Kazior 已提交
2229 2230 2231 2232 2233 2234 2235 2236 2237
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2238

M
Michal Kazior 已提交
2239 2240 2241 2242
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2243 2244
}

2245
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2246
{
M
Michal Kazior 已提交
2247 2248
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2249 2250
}

M
Michal Kazior 已提交
2251
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2252 2253 2254
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2255 2256
	switch (ar_pci->num_msi_intrs) {
	case 0:
2257 2258
		ath10k_pci_deinit_irq_legacy(ar);
		return 0;
M
Michal Kazior 已提交
2259 2260 2261
	case 1:
		/* fall-through */
	case MSI_NUM_REQUEST:
2262
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2263
		return 0;
2264 2265
	default:
		pci_disable_msi(ar_pci->pdev);
M
Michal Kazior 已提交
2266 2267
	}

2268
	ath10k_warn(ar, "unknown irq configuration upon deinit\n");
M
Michal Kazior 已提交
2269
	return -EINVAL;
2270 2271
}

2272
static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2273 2274
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2275 2276
	unsigned long timeout;
	u32 val;
2277

2278
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2279

2280 2281 2282 2283 2284
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2285 2286
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2287

2288 2289 2290 2291
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2292 2293 2294 2295
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2296 2297 2298
		if (val & FW_IND_INITIALIZED)
			break;

2299 2300
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2301
			ath10k_pci_enable_legacy_irq(ar);
2302

2303
		mdelay(10);
2304
	} while (time_before(jiffies, timeout));
2305

2306
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2307
	ath10k_pci_irq_msi_fw_mask(ar);
2308

2309
	if (val == 0xffffffff) {
2310
		ath10k_err(ar, "failed to read device register, device is gone\n");
2311
		return -EIO;
2312 2313
	}

2314
	if (val & FW_IND_EVENT_PENDING) {
2315
		ath10k_warn(ar, "device has crashed during init\n");
2316
		ath10k_pci_fw_crashed_clear(ar);
2317
		ath10k_pci_fw_crashed_dump(ar);
2318
		return -ECOMM;
2319 2320
	}

2321
	if (!(val & FW_IND_INITIALIZED)) {
2322
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2323
			   val);
2324
		return -ETIMEDOUT;
2325 2326
	}

2327
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2328
	return 0;
2329 2330
}

2331
static int ath10k_pci_cold_reset(struct ath10k *ar)
2332
{
2333
	int i;
2334 2335
	u32 val;

2336
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2337

B
Ben Greear 已提交
2338 2339 2340 2341 2342 2343
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2344
	/* Put Target, including PCIe, into RESET. */
2345
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2346
	val |= 1;
2347
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2348 2349

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2350
		if (ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2351 2352 2353 2354 2355 2356 2357
					  RTC_STATE_COLD_RESET_MASK)
			break;
		msleep(1);
	}

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2358
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2359 2360

	for (i = 0; i < ATH_PCI_RESET_WAIT_MAX; i++) {
2361
		if (!(ath10k_pci_reg_read32(ar, RTC_STATE_ADDRESS) &
2362 2363 2364 2365 2366
					    RTC_STATE_COLD_RESET_MASK))
			break;
		msleep(1);
	}

2367
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2368

2369
	return 0;
2370 2371
}

2372
static int ath10k_pci_claim(struct ath10k *ar)
2373
{
2374 2375 2376 2377
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 lcr_val;
	int ret;
2378 2379 2380 2381 2382

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2383
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2384
		return ret;
2385 2386 2387 2388
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2389
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2390
			   ret);
2391 2392 2393
		goto err_device;
	}

2394
	/* Target expects 32 bit DMA. Enforce it. */
2395 2396
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2397
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2398 2399 2400 2401 2402
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2403
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2404
			   ret);
2405 2406 2407 2408 2409
		goto err_region;
	}

	pci_set_master(pdev);

2410
	/* Workaround: Disable ASPM */
2411 2412 2413 2414
	pci_read_config_dword(pdev, 0x80, &lcr_val);
	pci_write_config_dword(pdev, 0x80, (lcr_val & 0xffffff00));

	/* Arrange for access to Target SoC registers. */
2415 2416
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2417
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2418 2419 2420 2421
		ret = -EIO;
		goto err_master;
	}

2422
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
	u32 chip_id;

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev,
K
Kalle Valo 已提交
2457
				ATH10K_BUS_PCI,
2458 2459
				&ath10k_pci_hif_ops);
	if (!ar) {
2460
		dev_err(&pdev->dev, "failed to allocate core\n");
2461 2462 2463
		return -ENOMEM;
	}

2464 2465
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");

2466 2467 2468 2469
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
2470 2471

	spin_lock_init(&ar_pci->ce_lock);
2472 2473
	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);
2474

2475
	ret = ath10k_pci_claim(ar);
2476
	if (ret) {
2477
		ath10k_err(ar, "failed to claim device: %d\n", ret);
2478
		goto err_core_destroy;
2479 2480
	}

2481
	ret = ath10k_pci_wake(ar);
2482
	if (ret) {
2483
		ath10k_err(ar, "failed to wake up: %d\n", ret);
2484
		goto err_release;
2485 2486
	}

2487
	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
2488
	if (chip_id == 0xffffffff) {
2489
		ath10k_err(ar, "failed to get chip id\n");
2490 2491
		goto err_sleep;
	}
2492

2493
	ret = ath10k_pci_alloc_pipes(ar);
2494
	if (ret) {
2495 2496
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
2497
		goto err_sleep;
2498 2499
	}

2500
	ath10k_pci_ce_deinit(ar);
M
Michal Kazior 已提交
2501
	ath10k_pci_irq_disable(ar);
2502

2503
	ret = ath10k_pci_init_irq(ar);
2504
	if (ret) {
2505
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
2506
		goto err_free_pipes;
2507 2508
	}

2509
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
2510 2511 2512
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

2513 2514
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
2515
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
2516 2517 2518
		goto err_deinit_irq;
	}

2519
	ret = ath10k_core_register(ar, chip_id);
2520
	if (ret) {
2521
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
2522
		goto err_free_irq;
2523 2524 2525 2526
	}

	return 0;

2527 2528
err_free_irq:
	ath10k_pci_free_irq(ar);
2529
	ath10k_pci_kill_tasklet(ar);
2530

2531 2532 2533
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

2534 2535
err_free_pipes:
	ath10k_pci_free_pipes(ar);
2536

2537 2538
err_sleep:
	ath10k_pci_sleep(ar);
2539 2540 2541 2542

err_release:
	ath10k_pci_release(ar);

M
Michal Kazior 已提交
2543
err_core_destroy:
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

2554
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
2565
	ath10k_pci_free_irq(ar);
2566
	ath10k_pci_kill_tasklet(ar);
2567 2568
	ath10k_pci_deinit_irq(ar);
	ath10k_pci_ce_deinit(ar);
2569
	ath10k_pci_free_pipes(ar);
2570
	ath10k_pci_sleep(ar);
2571
	ath10k_pci_release(ar);
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
2590 2591
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606

	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
2607 2608 2609
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
2610
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);