polaris10_smumgr.c 14.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 */

24
#include "pp_debug.h"
25 26 27
#include "smumgr.h"
#include "smu74.h"
#include "smu_ucode_xfer_vi.h"
28
#include "polaris10_smumgr.h"
29 30 31 32 33 34 35 36 37 38 39
#include "smu74_discrete.h"
#include "smu/smu_7_1_3_d.h"
#include "smu/smu_7_1_3_sh_mask.h"
#include "gmc/gmc_8_1_d.h"
#include "gmc/gmc_8_1_sh_mask.h"
#include "oss/oss_3_0_d.h"
#include "gca/gfx_8_0_d.h"
#include "bif/bif_5_0_d.h"
#include "bif/bif_5_0_sh_mask.h"
#include "ppatomctrl.h"
#include "cgs_common.h"
40 41
#include "polaris10_smc.h"
#include "smu7_ppsmc.h"
42
#include "smu7_smumgr.h"
43

44
#define PPPOLARIS10_TARGETACTIVITY_DFLT                     50
45

46
static const SMU74_Discrete_GraphicsLevel avfs_graphics_level_polaris10[8] = {
47 48
	/*  Min      pcie   DeepSleep Activity  CgSpll      CgSpll    CcPwr  CcPwr  Sclk         Enabled      Enabled                       Voltage    Power */
	/* Voltage, DpmLevel, DivId,  Level,  FuncCntl3,  FuncCntl4,  DynRm, DynRm1 Did, Padding,ForActivity, ForThrottle, UpHyst, DownHyst, DownHyst, Throttle */
49 50 51 52 53 54 55 56
	{ 0x100ea446, 0x00, 0x03, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x30750000, 0x3000, 0, 0x2600, 0, 0, 0x0004, 0x8f02, 0xffff, 0x2f00, 0x300e, 0x2700 } },
	{ 0x400ea446, 0x01, 0x04, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x409c0000, 0x2000, 0, 0x1e00, 1, 1, 0x0004, 0x8300, 0xffff, 0x1f00, 0xcb5e, 0x1a00 } },
	{ 0x740ea446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x50c30000, 0x2800, 0, 0x2000, 1, 1, 0x0004, 0x0c02, 0xffff, 0x2700, 0x6433, 0x2100 } },
	{ 0xa40ea446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x60ea0000, 0x3000, 0, 0x2600, 1, 1, 0x0004, 0x8f02, 0xffff, 0x2f00, 0x300e, 0x2700 } },
	{ 0xd80ea446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x70110100, 0x3800, 0, 0x2c00, 1, 1, 0x0004, 0x1203, 0xffff, 0x3600, 0xc9e2, 0x2e00 } },
	{ 0x3c0fa446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x80380100, 0x2000, 0, 0x1e00, 2, 1, 0x0004, 0x8300, 0xffff, 0x1f00, 0xcb5e, 0x1a00 } },
	{ 0x6c0fa446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0x905f0100, 0x2400, 0, 0x1e00, 2, 1, 0x0004, 0x8901, 0xffff, 0x2300, 0x314c, 0x1d00 } },
	{ 0xa00fa446, 0x01, 0x00, 0x3200, 0, 0, 0, 0, 0, 0, 0x01, 0x01, 0x0a, 0x00, 0x00, 0x00, { 0xa0860100, 0x2800, 0, 0x2000, 2, 1, 0x0004, 0x0c02, 0xffff, 0x2700, 0x6433, 0x2100 } }
57 58
};

59 60
static const SMU74_Discrete_MemoryLevel avfs_memory_level_polaris10 = {
	0x100ea446, 0, 0x30750000, 0x01, 0x01, 0x01, 0x00, 0x00, 0x64, 0x00, 0x00, 0x1f00, 0x00, 0x00};
61

62
static int polaris10_perform_btc(struct pp_hwmgr *hwmgr)
63 64
{
	int result = 0;
65
	struct smu7_smumgr *smu_data = (struct smu7_smumgr *)(hwmgr->smu_backend);
66 67

	if (0 != smu_data->avfs.avfs_btc_param) {
68
		if (0 != smu7_send_msg_to_smc_with_parameter(hwmgr, PPSMC_MSG_PerformBtc, smu_data->avfs.avfs_btc_param)) {
69
			pr_info("[AVFS][SmuPolaris10_PerformBtc] PerformBTC SMU msg failed");
70 71 72 73 74 75
			result = -1;
		}
	}
	if (smu_data->avfs.avfs_btc_param > 1) {
		/* Soft-Reset to reset the engine before loading uCode */
		/* halt */
76
		cgs_write_register(hwmgr->device, mmCP_MEC_CNTL, 0x50000000);
77
		/* reset everything */
78 79
		cgs_write_register(hwmgr->device, mmGRBM_SOFT_RESET, 0xffffffff);
		cgs_write_register(hwmgr->device, mmGRBM_SOFT_RESET, 0);
80 81 82 83 84
	}
	return result;
}


85
static int polaris10_setup_graphics_level_structure(struct pp_hwmgr *hwmgr)
86 87 88 89 90 91 92
{
	uint32_t vr_config;
	uint32_t dpm_table_start;

	uint16_t u16_boot_mvdd;
	uint32_t graphics_level_address, vr_config_address, graphics_level_size;

93
	graphics_level_size = sizeof(avfs_graphics_level_polaris10);
94 95
	u16_boot_mvdd = PP_HOST_TO_SMC_US(1300 * VOLTAGE_SCALE);

96
	PP_ASSERT_WITH_CODE(0 == smu7_read_smc_sram_dword(hwmgr,
97 98
				SMU7_FIRMWARE_HEADER_LOCATION + offsetof(SMU74_Firmware_Header, DpmTable),
				&dpm_table_start, 0x40000),
99
			"[AVFS][Polaris10_SetupGfxLvlStruct] SMU could not communicate starting address of DPM table",
100 101 102 103 104 105 106
			return -1);

	/*  Default value for VRConfig = VR_MERGED_WITH_VDDC + VR_STATIC_VOLTAGE(VDDCI) */
	vr_config = 0x01000500; /* Real value:0x50001 */

	vr_config_address = dpm_table_start + offsetof(SMU74_Discrete_DpmTable, VRConfig);

107
	PP_ASSERT_WITH_CODE(0 == smu7_copy_bytes_to_smc(hwmgr, vr_config_address,
108
				(uint8_t *)&vr_config, sizeof(uint32_t), 0x40000),
109
			"[AVFS][Polaris10_SetupGfxLvlStruct] Problems copying VRConfig value over to SMC",
110 111 112 113
			return -1);

	graphics_level_address = dpm_table_start + offsetof(SMU74_Discrete_DpmTable, GraphicsLevel);

114
	PP_ASSERT_WITH_CODE(0 == smu7_copy_bytes_to_smc(hwmgr, graphics_level_address,
115
				(uint8_t *)(&avfs_graphics_level_polaris10),
116
				graphics_level_size, 0x40000),
117
			"[AVFS][Polaris10_SetupGfxLvlStruct] Copying of SCLK DPM table failed!",
118 119 120 121
			return -1);

	graphics_level_address = dpm_table_start + offsetof(SMU74_Discrete_DpmTable, MemoryLevel);

122
	PP_ASSERT_WITH_CODE(0 == smu7_copy_bytes_to_smc(hwmgr, graphics_level_address,
123 124
				(uint8_t *)(&avfs_memory_level_polaris10), sizeof(avfs_memory_level_polaris10), 0x40000),
				"[AVFS][Polaris10_SetupGfxLvlStruct] Copying of MCLK DPM table failed!",
125 126 127 128 129 130
			return -1);

	/* MVDD Boot value - neccessary for getting rid of the hang that occurs during Mclk DPM enablement */

	graphics_level_address = dpm_table_start + offsetof(SMU74_Discrete_DpmTable, BootMVdd);

131
	PP_ASSERT_WITH_CODE(0 == smu7_copy_bytes_to_smc(hwmgr, graphics_level_address,
132
			(uint8_t *)(&u16_boot_mvdd), sizeof(u16_boot_mvdd), 0x40000),
133
			"[AVFS][Polaris10_SetupGfxLvlStruct] Copying of DPM table failed!",
134 135 136 137 138
			return -1);

	return 0;
}

139

140
static int
141
polaris10_avfs_event_mgr(struct pp_hwmgr *hwmgr, bool SMU_VFT_INTACT)
142
{
143
	struct smu7_smumgr *smu_data = (struct smu7_smumgr *)(hwmgr->smu_backend);
144 145 146 147 148 149 150 151

	switch (smu_data->avfs.avfs_btc_status) {
	case AVFS_BTC_COMPLETED_PREVIOUSLY:
		break;

	case AVFS_BTC_BOOT: /* Cold Boot State - Post SMU Start */

		smu_data->avfs.avfs_btc_status = AVFS_BTC_DPMTABLESETUP_FAILED;
152
		PP_ASSERT_WITH_CODE(0 == polaris10_setup_graphics_level_structure(hwmgr),
153 154
			"[AVFS][Polaris10_AVFSEventMgr] Could not Copy Graphics Level table over to SMU",
			return -EINVAL);
155 156

		if (smu_data->avfs.avfs_btc_param > 1) {
157
			pr_info("[AVFS][Polaris10_AVFSEventMgr] AC BTC has not been successfully verified on Fiji. There may be in this setting.");
158
			smu_data->avfs.avfs_btc_status = AVFS_BTC_VIRUS_FAIL;
159
			PP_ASSERT_WITH_CODE(0 == smu7_setup_pwr_virus(hwmgr),
160
			"[AVFS][Polaris10_AVFSEventMgr] Could not setup Pwr Virus for AVFS ",
161
			return -EINVAL);
162 163 164
		}

		smu_data->avfs.avfs_btc_status = AVFS_BTC_FAILED;
165
		PP_ASSERT_WITH_CODE(0 == polaris10_perform_btc(hwmgr),
166
					"[AVFS][Polaris10_AVFSEventMgr] Failure at SmuPolaris10_PerformBTC. AVFS Disabled",
167
				 return -EINVAL);
168
		smu_data->avfs.avfs_btc_status = AVFS_BTC_ENABLEAVFS;
169 170 171
		break;

	case AVFS_BTC_DISABLED:
172
	case AVFS_BTC_ENABLEAVFS:
173 174 175 176
	case AVFS_BTC_NOTSUPPORTED:
		break;

	default:
177
		pr_err("AVFS failed status is %x!\n", smu_data->avfs.avfs_btc_status);
178 179 180 181 182 183
		break;
	}

	return 0;
}

184
static int polaris10_start_smu_in_protection_mode(struct pp_hwmgr *hwmgr)
185 186 187 188
{
	int result = 0;

	/* Wait for smc boot up */
189
	/* PHM_WAIT_VFPF_INDIRECT_FIELD_UNEQUAL(smumgr, SMC_IND, RCU_UC_EVENTS, boot_seq_done, 0) */
190 191

	/* Assert reset */
192
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
193 194
					SMC_SYSCON_RESET_CNTL, rst_reg, 1);

195
	result = smu7_upload_smu_firmware_image(hwmgr);
196 197 198 199
	if (result != 0)
		return result;

	/* Clear status */
200
	cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC, ixSMU_STATUS, 0);
201

202
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
203 204 205
					SMC_SYSCON_CLOCK_CNTL_0, ck_disable, 0);

	/* De-assert reset */
206
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
207 208 209
					SMC_SYSCON_RESET_CNTL, rst_reg, 0);


210
	PHM_WAIT_VFPF_INDIRECT_FIELD(hwmgr, SMC_IND, RCU_UC_EVENTS, INTERRUPTS_ENABLED, 1);
211 212 213


	/* Call Test SMU message with 0x20000 offset to trigger SMU start */
214
	smu7_send_msg_to_smc_offset(hwmgr);
215 216 217 218

	/* Wait done bit to be set */
	/* Check pass/failed indicator */

219
	PHM_WAIT_VFPF_INDIRECT_FIELD_UNEQUAL(hwmgr, SMC_IND, SMU_STATUS, SMU_DONE, 0);
220

221
	if (1 != PHM_READ_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
222 223 224
						SMU_STATUS, SMU_PASS))
		PP_ASSERT_WITH_CODE(false, "SMU Firmware start failed!", return -1);

225
	cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC, ixFIRMWARE_FLAGS, 0);
226

227
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
228 229
					SMC_SYSCON_RESET_CNTL, rst_reg, 1);

230
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
231 232 233
					SMC_SYSCON_RESET_CNTL, rst_reg, 0);

	/* Wait for firmware to initialize */
234
	PHM_WAIT_VFPF_INDIRECT_FIELD(hwmgr, SMC_IND, FIRMWARE_FLAGS, INTERRUPTS_ENABLED, 1);
235 236 237 238

	return result;
}

239
static int polaris10_start_smu_in_non_protection_mode(struct pp_hwmgr *hwmgr)
240 241 242 243
{
	int result = 0;

	/* wait for smc boot up */
244
	PHM_WAIT_VFPF_INDIRECT_FIELD_UNEQUAL(hwmgr, SMC_IND, RCU_UC_EVENTS, boot_seq_done, 0);
245 246

	/* Clear firmware interrupt enable flag */
247
	/* PHM_WRITE_VFPF_INDIRECT_FIELD(pSmuMgr, SMC_IND, SMC_SYSCON_MISC_CNTL, pre_fetcher_en, 1); */
248
	cgs_write_ind_register(hwmgr->device, CGS_IND_REG__SMC,
249 250
				ixFIRMWARE_FLAGS, 0);

251
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
252 253 254
					SMC_SYSCON_RESET_CNTL,
					rst_reg, 1);

255
	result = smu7_upload_smu_firmware_image(hwmgr);
256 257 258 259
	if (result != 0)
		return result;

	/* Set smc instruct start point at 0x0 */
260
	smu7_program_jump_on_start(hwmgr);
261

262
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
263 264
					SMC_SYSCON_CLOCK_CNTL_0, ck_disable, 0);

265
	PHM_WRITE_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC,
266 267 268 269
					SMC_SYSCON_RESET_CNTL, rst_reg, 0);

	/* Wait for firmware to initialize */

270
	PHM_WAIT_VFPF_INDIRECT_FIELD(hwmgr, SMC_IND,
271 272 273 274 275
					FIRMWARE_FLAGS, INTERRUPTS_ENABLED, 1);

	return result;
}

276
static int polaris10_start_smu(struct pp_hwmgr *hwmgr)
277 278
{
	int result = 0;
279
	struct polaris10_smumgr *smu_data = (struct polaris10_smumgr *)(hwmgr->smu_backend);
280 281 282
	bool SMU_VFT_INTACT;

	/* Only start SMC if SMC RAM is not running */
283
	if (!smu7_is_smc_ram_running(hwmgr)) {
284
		SMU_VFT_INTACT = false;
285 286
		smu_data->protected_mode = (uint8_t) (PHM_READ_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC, SMU_FIRMWARE, SMU_MODE));
		smu_data->smu7_data.security_hard_key = (uint8_t) (PHM_READ_VFPF_INDIRECT_FIELD(hwmgr->device, CGS_IND_REG__SMC, SMU_FIRMWARE, SMU_SEL));
287

288
		/* Check if SMU is running in protected mode */
289
		if (smu_data->protected_mode == 0) {
290
			result = polaris10_start_smu_in_non_protection_mode(hwmgr);
291
		} else {
292
			result = polaris10_start_smu_in_protection_mode(hwmgr);
293

294 295
			/* If failed, try with different security Key. */
			if (result != 0) {
296
				smu_data->smu7_data.security_hard_key ^= 1;
297 298
				cgs_rel_firmware(hwmgr->device, CGS_UCODE_ID_SMU);
				result = polaris10_start_smu_in_protection_mode(hwmgr);
299 300 301
			}
		}

302 303 304
		if (result != 0)
			PP_ASSERT_WITH_CODE(0, "Failed to load SMU ucode.", return result);

305
		polaris10_avfs_event_mgr(hwmgr, true);
306 307 308
	} else
		SMU_VFT_INTACT = true; /*Driver went offline but SMU was still alive and contains the VFT table */

309
	polaris10_avfs_event_mgr(hwmgr, SMU_VFT_INTACT);
310
	/* Setup SoftRegsStart here for register lookup in case DummyBackEnd is used and ProcessFirmwareHeader is not executed */
311
	smu7_read_smc_sram_dword(hwmgr, SMU7_FIRMWARE_HEADER_LOCATION + offsetof(SMU74_Firmware_Header, SoftRegisters),
312
					&(smu_data->smu7_data.soft_regs_start), 0x40000);
313

314
	result = smu7_request_smu_load_fw(hwmgr);
315 316 317 318

	return result;
}

319
static bool polaris10_is_hw_avfs_present(struct pp_hwmgr *hwmgr)
320 321 322
{
	uint32_t efuse;

323
	efuse = cgs_read_ind_register(hwmgr->device, CGS_IND_REG__SMC, ixSMU_EFUSE_0 + (49*4));
324 325 326 327 328 329 330
	efuse &= 0x00000001;
	if (efuse)
		return true;

	return false;
}

331
static int polaris10_smu_init(struct pp_hwmgr *hwmgr)
332
{
R
Rex Zhu 已提交
333
	struct polaris10_smumgr *smu_data;
334 335
	int i;

R
Rex Zhu 已提交
336 337 338 339
	smu_data = kzalloc(sizeof(struct polaris10_smumgr), GFP_KERNEL);
	if (smu_data == NULL)
		return -ENOMEM;

340
	hwmgr->smu_backend = smu_data;
R
Rex Zhu 已提交
341

342
	if (smu7_init(hwmgr))
343
		return -EINVAL;
344

345 346 347
	for (i = 0; i < SMU74_MAX_LEVELS_GRAPHICS; i++)
		smu_data->activity_target[i] = PPPOLARIS10_TARGETACTIVITY_DFLT;

348 349 350
	return 0;
}

R
Rex Zhu 已提交
351
const struct pp_smumgr_func polaris10_smu_funcs = {
352
	.smu_init = polaris10_smu_init,
353
	.smu_fini = smu7_smu_fini,
354
	.start_smu = polaris10_start_smu,
355 356
	.check_fw_load_finish = smu7_check_fw_load_finish,
	.request_smu_load_fw = smu7_reload_firmware,
357
	.request_smu_load_specific_fw = NULL,
358 359
	.send_msg_to_smc = smu7_send_msg_to_smc,
	.send_msg_to_smc_with_parameter = smu7_send_msg_to_smc_with_parameter,
360 361
	.download_pptable_settings = NULL,
	.upload_pptable_settings = NULL,
362 363 364 365 366 367 368 369 370 371 372
	.update_smc_table = polaris10_update_smc_table,
	.get_offsetof = polaris10_get_offsetof,
	.process_firmware_header = polaris10_process_firmware_header,
	.init_smc_table = polaris10_init_smc_table,
	.update_sclk_threshold = polaris10_update_sclk_threshold,
	.thermal_avfs_enable = polaris10_thermal_avfs_enable,
	.thermal_setup_fan_table = polaris10_thermal_setup_fan_table,
	.populate_all_graphic_levels = polaris10_populate_all_graphic_levels,
	.populate_all_memory_levels = polaris10_populate_all_memory_levels,
	.get_mac_definition = polaris10_get_mac_definition,
	.is_dpm_running = polaris10_is_dpm_running,
373
	.populate_requested_graphic_levels = polaris10_populate_requested_graphic_levels,
374
	.is_hw_avfs_present = polaris10_is_hw_avfs_present,
375
};