am33xx.dtsi 5.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Device Tree Source for AM33XX SoC
 *
 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

/include/ "skeleton.dtsi"

/ {
	compatible = "ti,am33xx";
15
	interrupt-parent = <&intc>;
16 17 18 19 20 21 22 23 24 25 26 27 28

	aliases {
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		serial5 = &uart6;
	};

	cpus {
		cpu@0 {
			compatible = "arm,cortex-a8";
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43

			/*
			 * To consider voltage drop between PMIC and SoC,
			 * tolerance value is reduced to 2% from 4% and
			 * voltage value is increased as a precaution.
			 */
			operating-points = <
				/* kHz    uV */
				720000  1285000
				600000  1225000
				500000  1125000
				275000  1125000
			>;
			voltage-tolerance = <2>; /* 2 percentage */
			clock-latency = <300000>; /* From omap-cpufreq driver */
44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
		};
	};

	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
		mpu {
			compatible = "ti,omap3-mpu";
			ti,hwmods = "mpu";
		};
	};

59 60 61 62 63 64 65 66 67
	am33xx_pinmux: pinmux@44e10800 {
		compatible = "pinctrl-single";
		reg = <0x44e10800 0x0238>;
		#address-cells = <1>;
		#size-cells = <0>;
		pinctrl-single,register-width = <32>;
		pinctrl-single,function-mask = <0x7f>;
	};

68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96
	/*
	 * XXX: Use a flat representation of the AM33XX interconnect.
	 * The real AM33XX interconnect network is quite complex.Since
	 * that will not bring real advantage to represent that in DT
	 * for the moment, just use a fake OCP bus entry to represent
	 * the whole bus hierarchy.
	 */
	ocp {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
		ti,hwmods = "l3_main";

		intc: interrupt-controller@48200000 {
			compatible = "ti,omap2-intc";
			interrupt-controller;
			#interrupt-cells = <1>;
			ti,intc-size = <128>;
			reg = <0x48200000 0x1000>;
		};

		gpio1: gpio@44e07000 {
			compatible = "ti,omap4-gpio";
			ti,hwmods = "gpio1";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
			#interrupt-cells = <1>;
97 98
			reg = <0x44e07000 0x1000>;
			interrupts = <96>;
99 100
		};

101
		gpio2: gpio@4804c000 {
102 103 104 105 106 107
			compatible = "ti,omap4-gpio";
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
			#interrupt-cells = <1>;
108 109
			reg = <0x4804c000 0x1000>;
			interrupts = <98>;
110 111
		};

112
		gpio3: gpio@481ac000 {
113 114 115 116 117 118
			compatible = "ti,omap4-gpio";
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
			#interrupt-cells = <1>;
119 120
			reg = <0x481ac000 0x1000>;
			interrupts = <32>;
121 122
		};

123
		gpio4: gpio@481ae000 {
124 125 126 127 128 129
			compatible = "ti,omap4-gpio";
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
			#interrupt-cells = <1>;
130 131
			reg = <0x481ae000 0x1000>;
			interrupts = <62>;
132 133
		};

134
		uart1: serial@44e09000 {
135 136 137
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
138 139
			reg = <0x44e09000 0x2000>;
			interrupts = <72>;
140
			status = "disabled";
141 142 143 144 145 146
		};

		uart2: serial@48022000 {
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
147 148
			reg = <0x48022000 0x2000>;
			interrupts = <73>;
149
			status = "disabled";
150 151 152 153 154 155
		};

		uart3: serial@48024000 {
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
156 157
			reg = <0x48024000 0x2000>;
			interrupts = <74>;
158
			status = "disabled";
159 160
		};

161
		uart4: serial@481a6000 {
162 163 164
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
165 166
			reg = <0x481a6000 0x2000>;
			interrupts = <44>;
167
			status = "disabled";
168 169
		};

170
		uart5: serial@481a8000 {
171 172 173
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart5";
			clock-frequency = <48000000>;
174 175
			reg = <0x481a8000 0x2000>;
			interrupts = <45>;
176
			status = "disabled";
177 178
		};

179
		uart6: serial@481aa000 {
180 181 182
			compatible = "ti,omap3-uart";
			ti,hwmods = "uart6";
			clock-frequency = <48000000>;
183 184
			reg = <0x481aa000 0x2000>;
			interrupts = <46>;
185
			status = "disabled";
186 187
		};

188
		i2c1: i2c@44e0b000 {
189 190 191 192
			compatible = "ti,omap4-i2c";
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
193 194
			reg = <0x44e0b000 0x1000>;
			interrupts = <70>;
195
			status = "disabled";
196 197
		};

198
		i2c2: i2c@4802a000 {
199 200 201 202
			compatible = "ti,omap4-i2c";
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
203 204
			reg = <0x4802a000 0x1000>;
			interrupts = <71>;
205
			status = "disabled";
206 207
		};

208
		i2c3: i2c@4819c000 {
209 210 211 212
			compatible = "ti,omap4-i2c";
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
213 214
			reg = <0x4819c000 0x1000>;
			interrupts = <30>;
215
			status = "disabled";
216
		};
A
Afzal Mohammed 已提交
217 218 219 220

		wdt2: wdt@44e35000 {
			compatible = "ti,omap3-wdt";
			ti,hwmods = "wd_timer2";
221 222
			reg = <0x44e35000 0x1000>;
			interrupts = <91>;
A
Afzal Mohammed 已提交
223
		};
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239

		dcan0: d_can@481cc000 {
			compatible = "bosch,d_can";
			ti,hwmods = "d_can0";
			reg = <0x481cc000 0x2000>;
			interrupts = <52>;
			status = "disabled";
		};

		dcan1: d_can@481d0000 {
			compatible = "bosch,d_can";
			ti,hwmods = "d_can1";
			reg = <0x481d0000 0x2000>;
			interrupts = <55>;
			status = "disabled";
		};
240 241
	};
};