hisi_acc_qm.h 12.1 KB
Newer Older
1 2 3 4 5 6
/* SPDX-License-Identifier: GPL-2.0 */
/* Copyright (c) 2019 HiSilicon Limited. */
#ifndef HISI_ACC_QM_H
#define HISI_ACC_QM_H

#include <linux/bitfield.h>
7
#include <linux/debugfs.h>
8 9 10 11
#include <linux/iopoll.h>
#include <linux/module.h>
#include <linux/pci.h>

12 13
#define QM_QNUM_V1			4096
#define QM_QNUM_V2			1024
14 15
#define QM_MAX_VFS_NUM_V2		63

16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/* qm user domain */
#define QM_ARUSER_M_CFG_1		0x100088
#define AXUSER_SNOOP_ENABLE		BIT(30)
#define AXUSER_CMD_TYPE			GENMASK(14, 12)
#define AXUSER_CMD_SMMU_NORMAL		1
#define AXUSER_NS			BIT(6)
#define AXUSER_NO			BIT(5)
#define AXUSER_FP			BIT(4)
#define AXUSER_SSV			BIT(0)
#define AXUSER_BASE			(AXUSER_SNOOP_ENABLE |		\
					FIELD_PREP(AXUSER_CMD_TYPE,	\
					AXUSER_CMD_SMMU_NORMAL) |	\
					AXUSER_NS | AXUSER_NO | AXUSER_FP)
#define QM_ARUSER_M_CFG_ENABLE		0x100090
#define ARUSER_M_CFG_ENABLE		0xfffffffe
#define QM_AWUSER_M_CFG_1		0x100098
#define QM_AWUSER_M_CFG_ENABLE		0x1000a0
#define AWUSER_M_CFG_ENABLE		0xfffffffe
#define QM_WUSER_M_CFG_ENABLE		0x1000a8
#define WUSER_M_CFG_ENABLE		0xffffffff

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/* mailbox */
#define QM_MB_CMD_SQC                   0x0
#define QM_MB_CMD_CQC                   0x1
#define QM_MB_CMD_EQC                   0x2
#define QM_MB_CMD_AEQC                  0x3
#define QM_MB_CMD_SQC_BT                0x4
#define QM_MB_CMD_CQC_BT                0x5
#define QM_MB_CMD_SQC_VFT_V2            0x6
#define QM_MB_CMD_STOP_QP               0x8
#define QM_MB_CMD_SRC                   0xc
#define QM_MB_CMD_DST                   0xd

#define QM_MB_CMD_SEND_BASE		0x300
#define QM_MB_EVENT_SHIFT               8
#define QM_MB_BUSY_SHIFT		13
#define QM_MB_OP_SHIFT			14
#define QM_MB_CMD_DATA_ADDR_L		0x304
#define QM_MB_CMD_DATA_ADDR_H		0x308
#define QM_MB_MAX_WAIT_CNT		6000

/* doorbell */
#define QM_DOORBELL_CMD_SQ              0
#define QM_DOORBELL_CMD_CQ              1
#define QM_DOORBELL_CMD_EQ              2
#define QM_DOORBELL_CMD_AEQ             3

#define QM_DOORBELL_SQ_CQ_BASE_V2	0x1000
#define QM_DOORBELL_EQ_AEQ_BASE_V2	0x2000
#define QM_QP_MAX_NUM_SHIFT             11
#define QM_DB_CMD_SHIFT_V2		12
#define QM_DB_RAND_SHIFT_V2		16
#define QM_DB_INDEX_SHIFT_V2		32
#define QM_DB_PRIORITY_SHIFT_V2		48

71 72 73 74 75 76 77 78 79 80 81
/* qm cache */
#define QM_CACHE_CTL			0x100050
#define SQC_CACHE_ENABLE		BIT(0)
#define CQC_CACHE_ENABLE		BIT(1)
#define SQC_CACHE_WB_ENABLE		BIT(4)
#define SQC_CACHE_WB_THRD		GENMASK(10, 5)
#define CQC_CACHE_WB_ENABLE		BIT(11)
#define CQC_CACHE_WB_THRD		GENMASK(17, 12)
#define QM_AXI_M_CFG			0x1000ac
#define AXI_M_CFG			0xffff
#define QM_AXI_M_CFG_ENABLE		0x1000b0
82
#define AM_CFG_SINGLE_PORT_MAX_TRANS	0x300014
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
#define AXI_M_CFG_ENABLE		0xffffffff
#define QM_PEH_AXUSER_CFG		0x1000cc
#define QM_PEH_AXUSER_CFG_ENABLE	0x1000d0
#define PEH_AXUSER_CFG			0x401001
#define PEH_AXUSER_CFG_ENABLE		0xffffffff

#define QM_AXI_RRESP			BIT(0)
#define QM_AXI_BRESP			BIT(1)
#define QM_ECC_MBIT			BIT(2)
#define QM_ECC_1BIT			BIT(3)
#define QM_ACC_GET_TASK_TIMEOUT		BIT(4)
#define QM_ACC_DO_TASK_TIMEOUT		BIT(5)
#define QM_ACC_WB_NOT_READY_TIMEOUT	BIT(6)
#define QM_SQ_CQ_VF_INVALID		BIT(7)
#define QM_CQ_VF_INVALID		BIT(8)
#define QM_SQ_VF_INVALID		BIT(9)
#define QM_DB_TIMEOUT			BIT(10)
#define QM_OF_FIFO_OF			BIT(11)
#define QM_DB_RANDOM_INVALID		BIT(12)
102 103
#define QM_MAILBOX_TIMEOUT		BIT(13)
#define QM_FLR_TIMEOUT			BIT(14)
104 105 106

#define QM_BASE_NFE	(QM_AXI_RRESP | QM_AXI_BRESP | QM_ECC_MBIT | \
			 QM_ACC_GET_TASK_TIMEOUT | QM_DB_TIMEOUT | \
107 108
			 QM_OF_FIFO_OF | QM_DB_RANDOM_INVALID | \
			 QM_MAILBOX_TIMEOUT | QM_FLR_TIMEOUT)
109 110 111
#define QM_BASE_CE			QM_ECC_1BIT

#define QM_Q_DEPTH			1024
112
#define QM_MIN_QNUM                     2
113
#define HISI_ACC_SGL_SGE_NR_MAX		255
114 115 116
#define QM_SHAPER_CFG			0x100164
#define QM_SHAPER_ENABLE		BIT(30)
#define QM_SHAPER_TYPE1_OFFSET		10
117
#define QM_VF_STATE			0x0060
118

119 120 121
/* page number for queue file region */
#define QM_DOORBELL_PAGE_NR		1

122 123 124 125 126
/* uacce mode of the driver */
#define UACCE_MODE_NOUACCE		0 /* don't use uacce */
#define UACCE_MODE_SVA			1 /* use uacce sva mode */
#define UACCE_MODE_DESC	"0(default) means only register to crypto, 1 means both register to crypto and uacce"

127 128 129 130 131 132 133 134 135 136 137 138 139
enum qm_stop_reason {
	QM_NORMAL,
	QM_SOFT_RESET,
	QM_FLR,
};

enum qm_state {
	QM_INIT = 0,
	QM_START,
	QM_CLOSE,
	QM_STOP,
};

140
enum qp_state {
141 142
	QP_INIT = 1,
	QP_START,
143
	QP_STOP,
144
	QP_CLOSE,
145 146
};

147 148 149 150 151 152
enum vf_state {
	VF_READY = 0x0,
	VF_NOT_READY,
	VF_PREPARE,
};

153 154 155 156
enum qm_hw_ver {
	QM_HW_UNKNOWN = -1,
	QM_HW_V1 = 0x20,
	QM_HW_V2 = 0x21,
157
	QM_HW_V3 = 0x30,
158 159 160 161
};

enum qm_fun_type {
	QM_HW_PF,
162
	QM_HW_VF,
163 164
};

165
enum qm_debug_file {
166
	CURRENT_QM,
167 168 169 170 171
	CURRENT_Q,
	CLEAR_ENABLE,
	DEBUG_FILE_NUM,
};

172 173 174 175 176 177 178 179
struct qm_dfx {
	atomic64_t err_irq_cnt;
	atomic64_t aeq_irq_cnt;
	atomic64_t abnormal_irq_cnt;
	atomic64_t create_qp_err_cnt;
	atomic64_t mb_err_cnt;
};

180 181 182 183 184 185 186 187
struct debugfs_file {
	enum qm_debug_file index;
	struct mutex lock;
	struct qm_debug *debug;
};

struct qm_debug {
	u32 curr_qm_qp_num;
188 189
	u32 sqe_mask_offset;
	u32 sqe_mask_len;
190
	struct qm_dfx dfx;
191 192 193 194 195
	struct dentry *debug_root;
	struct dentry *qm_d;
	struct debugfs_file files[DEBUG_FILE_NUM];
};

196 197 198 199 200 201 202 203
struct qm_shaper_factor {
	u32 func_qos;
	u64 cir_b;
	u64 cir_u;
	u64 cir_s;
	u64 cbs_s;
};

204 205 206 207 208 209 210 211 212 213 214
struct qm_dma {
	void *va;
	dma_addr_t dma;
	size_t size;
};

struct hisi_qm_status {
	u32 eq_head;
	bool eqc_phase;
	u32 aeq_head;
	bool aeqc_phase;
215 216
	atomic_t flags;
	int stop_reason;
217 218
};

219 220 221
struct hisi_qm;

struct hisi_qm_err_info {
222 223 224
	char *acpi_rst;
	u32 msi_wr_port;
	u32 ecc_2bits_mask;
225
	u32 dev_ce_mask;
226 227 228 229 230
	u32 ce;
	u32 nfe;
	u32 fe;
};

231 232 233 234 235
struct hisi_qm_err_status {
	u32 is_qm_ecc_mbit;
	u32 is_dev_ecc_mbit;
};

236
struct hisi_qm_err_ini {
237
	int (*hw_init)(struct hisi_qm *qm);
238 239
	void (*hw_err_enable)(struct hisi_qm *qm);
	void (*hw_err_disable)(struct hisi_qm *qm);
240
	u32 (*get_dev_hw_err_status)(struct hisi_qm *qm);
241 242 243
	void (*clear_dev_hw_err_status)(struct hisi_qm *qm, u32 err_sts);
	void (*open_axi_master_ooo)(struct hisi_qm *qm);
	void (*close_axi_master_ooo)(struct hisi_qm *qm);
244 245
	void (*open_sva_prefetch)(struct hisi_qm *qm);
	void (*close_sva_prefetch)(struct hisi_qm *qm);
246
	void (*log_dev_hw_err)(struct hisi_qm *qm, u32 err_sts);
247
	void (*err_info_init)(struct hisi_qm *qm);
248 249
};

250 251 252
struct hisi_qm_list {
	struct mutex lock;
	struct list_head list;
253 254
	int (*register_to_crypto)(struct hisi_qm *qm);
	void (*unregister_from_crypto)(struct hisi_qm *qm);
255 256
};

257 258
struct hisi_qm {
	enum qm_hw_ver ver;
259
	enum qm_fun_type fun_type;
260 261 262
	const char *dev_name;
	struct pci_dev *pdev;
	void __iomem *io_base;
263
	void __iomem *db_io_base;
264 265 266
	u32 sqe_size;
	u32 qp_base;
	u32 qp_num;
267
	u32 qp_in_used;
268
	u32 ctrl_qp_num;
269
	u32 max_qp_num;
270
	u32 vfs_num;
271
	u32 db_interval;
272
	struct list_head list;
273
	struct hisi_qm_list *qm_list;
274 275 276 277 278 279 280 281 282 283 284 285

	struct qm_dma qdma;
	struct qm_sqc *sqc;
	struct qm_cqc *cqc;
	struct qm_eqe *eqe;
	struct qm_aeqe *aeqe;
	dma_addr_t sqc_dma;
	dma_addr_t cqc_dma;
	dma_addr_t eqe_dma;
	dma_addr_t aeqe_dma;

	struct hisi_qm_status status;
286
	const struct hisi_qm_err_ini *err_ini;
287
	struct hisi_qm_err_info err_info;
288
	struct hisi_qm_err_status err_status;
289
	unsigned long misc_ctl; /* driver removing and reset sched */
290

291
	struct rw_semaphore qps_lock;
292 293
	struct idr qp_idr;
	struct hisi_qp *qp_array;
294 295 296 297 298

	struct mutex mailbox_lock;

	const struct hisi_qm_hw_ops *ops;

299 300
	struct qm_debug debug;

301 302
	u32 error_mask;

303 304
	struct workqueue_struct *wq;
	struct work_struct work;
305
	struct work_struct rst_work;
306
	struct work_struct cmd_process;
307

308 309
	const char *algs;
	bool use_sva;
310
	bool is_frozen;
311 312 313

	/* doorbell isolation enable */
	bool use_db_isolation;
314
	resource_size_t phys_base;
315
	resource_size_t db_phys_base;
316
	struct uacce_device *uacce;
317
	int mode;
318 319 320
	struct qm_shaper_factor *factor;
	u32 mb_qos;
	u32 type_rate;
321 322 323 324 325 326 327
};

struct hisi_qp_status {
	atomic_t used;
	u16 sq_tail;
	u16 cq_head;
	bool cqc_phase;
328
	atomic_t flags;
329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
};

struct hisi_qp_ops {
	int (*fill_sqe)(void *sqe, void *q_parm, void *d_parm);
};

struct hisi_qp {
	u32 qp_id;
	u8 alg_type;
	u8 req_type;

	struct qm_dma qdma;
	void *sqe;
	struct qm_cqe *cqe;
	dma_addr_t sqe_dma;
	dma_addr_t cqe_dma;

	struct hisi_qp_status qp_status;
	struct hisi_qp_ops *hw_ops;
	void *qp_ctx;
	void (*req_cb)(struct hisi_qp *qp, void *data);
350
	void (*event_cb)(struct hisi_qp *qp);
351 352

	struct hisi_qm *qm;
353
	bool is_resetting;
354
	bool is_in_kernel;
355 356
	u16 pasid;
	struct uacce_queue *uacce_q;
357 358
};

359 360 361 362 363 364 365 366 367 368 369 370 371
static inline int q_num_set(const char *val, const struct kernel_param *kp,
			    unsigned int device)
{
	struct pci_dev *pdev = pci_get_device(PCI_VENDOR_ID_HUAWEI,
					      device, NULL);
	u32 n, q_num;
	int ret;

	if (!val)
		return -EINVAL;

	if (!pdev) {
		q_num = min_t(u32, QM_QNUM_V1, QM_QNUM_V2);
372
		pr_info("No device found currently, suppose queue number is %u\n",
373 374
			q_num);
	} else {
375
		if (pdev->revision == QM_HW_V1)
376
			q_num = QM_QNUM_V1;
377
		else
378 379 380 381
			q_num = QM_QNUM_V2;
	}

	ret = kstrtou32(val, 10, &n);
382
	if (ret || n < QM_MIN_QNUM || n > q_num)
383 384 385 386 387
		return -EINVAL;

	return param_set_int(val, kp);
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static inline int vfs_num_set(const char *val, const struct kernel_param *kp)
{
	u32 n;
	int ret;

	if (!val)
		return -EINVAL;

	ret = kstrtou32(val, 10, &n);
	if (ret < 0)
		return ret;

	if (n > QM_MAX_VFS_NUM_V2)
		return -EINVAL;

	return param_set_int(val, kp);
}

406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
static inline int mode_set(const char *val, const struct kernel_param *kp)
{
	u32 n;
	int ret;

	if (!val)
		return -EINVAL;

	ret = kstrtou32(val, 10, &n);
	if (ret != 0 || (n != UACCE_MODE_SVA &&
			 n != UACCE_MODE_NOUACCE))
		return -EINVAL;

	return param_set_int(val, kp);
}

static inline int uacce_mode_set(const char *val, const struct kernel_param *kp)
{
	return mode_set(val, kp);
}

427 428 429 430 431 432
static inline void hisi_qm_init_list(struct hisi_qm_list *qm_list)
{
	INIT_LIST_HEAD(&qm_list->list);
	mutex_init(&qm_list->lock);
}

433 434 435
int hisi_qm_init(struct hisi_qm *qm);
void hisi_qm_uninit(struct hisi_qm *qm);
int hisi_qm_start(struct hisi_qm *qm);
436
int hisi_qm_stop(struct hisi_qm *qm, enum qm_stop_reason r);
437 438 439 440 441
struct hisi_qp *hisi_qm_create_qp(struct hisi_qm *qm, u8 alg_type);
int hisi_qm_start_qp(struct hisi_qp *qp, unsigned long arg);
int hisi_qm_stop_qp(struct hisi_qp *qp);
void hisi_qm_release_qp(struct hisi_qp *qp);
int hisi_qp_send(struct hisi_qp *qp, const void *msg);
442
int hisi_qm_get_free_qp_num(struct hisi_qm *qm);
443
int hisi_qm_get_vft(struct hisi_qm *qm, u32 *base, u32 *number);
444
void hisi_qm_debug_init(struct hisi_qm *qm);
445
enum qm_hw_ver hisi_qm_get_hw_version(struct pci_dev *pdev);
446
void hisi_qm_debug_regs_clear(struct hisi_qm *qm);
447
int hisi_qm_sriov_enable(struct pci_dev *pdev, int max_vfs);
448
int hisi_qm_sriov_disable(struct pci_dev *pdev, bool is_frozen);
449
int hisi_qm_sriov_configure(struct pci_dev *pdev, int num_vfs);
450 451
void hisi_qm_dev_err_init(struct hisi_qm *qm);
void hisi_qm_dev_err_uninit(struct hisi_qm *qm);
452 453
pci_ers_result_t hisi_qm_dev_err_detected(struct pci_dev *pdev,
					  pci_channel_state_t state);
454
pci_ers_result_t hisi_qm_dev_slot_reset(struct pci_dev *pdev);
S
Shukun Tan 已提交
455 456
void hisi_qm_reset_prepare(struct pci_dev *pdev);
void hisi_qm_reset_done(struct pci_dev *pdev);
457

458 459 460 461
int hisi_qm_wait_mb_ready(struct hisi_qm *qm);
int hisi_qm_mb(struct hisi_qm *qm, u8 cmd, dma_addr_t dma_addr, u16 queue,
	       bool op);

462 463 464 465 466 467 468 469 470 471
struct hisi_acc_sgl_pool;
struct hisi_acc_hw_sgl *hisi_acc_sg_buf_map_to_hw_sgl(struct device *dev,
	struct scatterlist *sgl, struct hisi_acc_sgl_pool *pool,
	u32 index, dma_addr_t *hw_sgl_dma);
void hisi_acc_sg_buf_unmap(struct device *dev, struct scatterlist *sgl,
			   struct hisi_acc_hw_sgl *hw_sgl);
struct hisi_acc_sgl_pool *hisi_acc_create_sgl_pool(struct device *dev,
						   u32 count, u32 sge_nr);
void hisi_acc_free_sgl_pool(struct device *dev,
			    struct hisi_acc_sgl_pool *pool);
472 473 474
int hisi_qm_alloc_qps_node(struct hisi_qm_list *qm_list, int qp_num,
			   u8 alg_type, int node, struct hisi_qp **qps);
void hisi_qm_free_qps(struct hisi_qp **qps, int qp_num);
475
void hisi_qm_dev_shutdown(struct pci_dev *pdev);
476
void hisi_qm_wait_task_finish(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
477 478
int hisi_qm_alg_register(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
void hisi_qm_alg_unregister(struct hisi_qm *qm, struct hisi_qm_list *qm_list);
479 480
int hisi_qm_resume(struct device *dev);
int hisi_qm_suspend(struct device *dev);
481 482 483 484
void hisi_qm_pm_uninit(struct hisi_qm *qm);
void hisi_qm_pm_init(struct hisi_qm *qm);
int hisi_qm_get_dfx_access(struct hisi_qm *qm);
void hisi_qm_put_dfx_access(struct hisi_qm *qm);
485
void hisi_qm_regs_dump(struct seq_file *s, struct debugfs_regset32 *regset);
486
#endif