Kconfig 14.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10
#
# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License version 2 as
# published by the Free Software Foundation.
#

config ARC
	def_bool y
11
	select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
12
	select BUILDTIME_EXTABLE_SORT
13
	select CLKSRC_OF
14
	select CLONE_BACKWARDS
15
	select COMMON_CLK
16 17 18 19 20
	select GENERIC_ATOMIC64
	select GENERIC_CLOCKEVENTS
	select GENERIC_FIND_FIRST_BIT
	# for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
	select GENERIC_IRQ_SHOW
J
Joao Pinto 已提交
21
	select GENERIC_PCI_IOMAP
22 23
	select GENERIC_PENDING_IRQ if SMP
	select GENERIC_SMP_IDLE_THREAD
M
Mischa Jonker 已提交
24
	select HAVE_ARCH_KGDB
V
Vineet Gupta 已提交
25
	select HAVE_ARCH_TRACEHOOK
V
Vineet Gupta 已提交
26
	select HAVE_FUTEX_CMPXCHG
27
	select HAVE_IOREMAP_PROT
V
Vineet Gupta 已提交
28 29
	select HAVE_KPROBES
	select HAVE_KRETPROBES
30
	select HAVE_MEMBLOCK
31
	select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND
V
Vineet Gupta 已提交
32
	select HAVE_OPROFILE
33
	select HAVE_PERF_EVENTS
34
	select HANDLE_DOMAIN_IRQ
V
Vineet Gupta 已提交
35
	select IRQ_DOMAIN
36
	select MODULES_USE_ELF_RELA
37
	select NO_BOOTMEM
V
Vineet Gupta 已提交
38 39
	select OF
	select OF_EARLY_FLATTREE
40
	select OF_RESERVED_MEM
41
	select PERF_USE_VMALLOC
42
	select HAVE_DEBUG_STACKOVERFLOW
43
	select HAVE_GENERIC_DMA_COHERENT
44

J
Joao Pinto 已提交
45 46 47
config MIGHT_HAVE_PCI
	bool

48 49 50 51 52 53
config TRACE_IRQFLAGS_SUPPORT
	def_bool y

config LOCKDEP_SUPPORT
	def_bool y

54 55 56 57 58 59 60 61 62
config SCHED_OMIT_FRAME_POINTER
	def_bool y

config GENERIC_CSUM
	def_bool y

config RWSEM_GENERIC_SPINLOCK
	def_bool y

63 64 65
config ARCH_DISCONTIGMEM_ENABLE
	def_bool y

66 67 68 69 70 71
config ARCH_FLATMEM_ENABLE
	def_bool y

config MMU
	def_bool y

72
config NO_IOPORT_MAP
73 74 75 76 77 78 79 80
	def_bool y

config GENERIC_CALIBRATE_DELAY
	def_bool y

config GENERIC_HWEIGHT
	def_bool y

81 82 83 84
config STACKTRACE_SUPPORT
	def_bool y
	select STACKTRACE

V
Vineet Gupta 已提交
85 86 87 88
config HAVE_ARCH_TRANSPARENT_HUGEPAGE
	def_bool y
	depends on ARC_MMU_V4

89 90 91 92 93
source "init/Kconfig"
source "kernel/Kconfig.freezer"

menu "ARC Architecture Configuration"

94
menu "ARC Platform/SoC/Board"
95

V
Vineet Gupta 已提交
96
source "arch/arc/plat-sim/Kconfig"
97
source "arch/arc/plat-tb10x/Kconfig"
98
source "arch/arc/plat-axs10x/Kconfig"
99
#New platform adds here
100
source "arch/arc/plat-eznps/Kconfig"
101

102
endmenu
103

104 105 106 107 108 109
choice
	prompt "ARC Instruction Set"
	default ISA_ARCOMPACT

config ISA_ARCOMPACT
	bool "ARCompact ISA"
110
	select CPU_NO_EFFICIENT_FFS
111 112 113
	help
	  The original ARC ISA of ARC600/700 cores

114 115 116 117
config ISA_ARCV2
	bool "ARC ISA v2"
	help
	  ISA for the Next Generation ARC-HS cores
118 119 120

endchoice

121 122 123 124
menu "ARC CPU Configuration"

choice
	prompt "ARC Core"
125 126 127 128
	default ARC_CPU_770 if ISA_ARCOMPACT
	default ARC_CPU_HS if ISA_ARCV2

if ISA_ARCOMPACT
129 130 131

config ARC_CPU_750D
	bool "ARC750D"
132
	select ARC_CANT_LLSC
133 134 135 136 137
	help
	  Support for ARC750 core

config ARC_CPU_770
	bool "ARC770"
138
	select ARC_HAS_SWAPE
139 140 141 142 143 144 145 146
	help
	  Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
	  This core has a bunch of cool new features:
	  -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
                   Shared Address Spaces (for sharing TLB entires in MMU)
	  -Caches: New Prog Model, Region Flush
	  -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
endif	#ISA_ARCOMPACT

config ARC_CPU_HS
	bool "ARC-HS"
	depends on ISA_ARCV2
	help
	  Support for ARC HS38x Cores based on ARCv2 ISA
	  The notable features are:
	    - SMP configurations of upto 4 core with coherency
	    - Optional L2 Cache and IO-Coherency
	    - Revised Interrupt Architecture (multiple priorites, reg banks,
	        auto stack switch, auto regfile save/restore)
	    - MMUv4 (PIPT dcache, Huge Pages)
	    - Instructions for
		* 64bit load/store: LDD, STD
		* Hardware assisted divide/remainder: DIV, REM
		* Function prologue/epilogue: ENTER_S, LEAVE_S
		* IRQ enable/disable: CLRI, SETI
		* pop count: FFS, FLS
		* SETcc, BMSKN, XBFU...

168 169 170 171 172 173 174 175
endchoice

config CPU_BIG_ENDIAN
	bool "Enable Big Endian Mode"
	default n
	help
	  Build kernel for Big Endian Mode of ARC CPU

V
Vineet Gupta 已提交
176
config SMP
177
	bool "Symmetric Multi-Processing"
V
Vineet Gupta 已提交
178
	default n
179 180
	select ARC_HAS_COH_CACHES if ISA_ARCV2
	select ARC_MCIP if ISA_ARCV2
V
Vineet Gupta 已提交
181
	help
182
	  This enables support for systems with more than one CPU.
V
Vineet Gupta 已提交
183 184 185 186 187 188 189 190 191

if SMP

config ARC_HAS_COH_CACHES
	def_bool n

config ARC_HAS_REENTRANT_IRQ_LV2
	def_bool n

192 193 194 195 196 197 198
config ARC_MCIP
	bool "ARConnect Multicore IP (MCIP) Support "
	depends on ISA_ARCV2
	help
	  This IP block enables SMP in ARC-HS38 cores.
	  It provides for cross-core interrupts, multi-core debug
	  hardware semaphores, shared memory,....
V
Vineet Gupta 已提交
199 200

config NR_CPUS
N
Noam Camus 已提交
201 202
	int "Maximum number of CPUs (2-4096)"
	range 2 4096
203 204
	default "4"

205 206 207 208 209 210 211 212 213 214
config ARC_SMP_HALT_ON_RESET
	bool "Enable Halt-on-reset boot mode"
	default y if ARC_UBOOT_SUPPORT
	help
	  In SMP configuration cores can be configured as Halt-on-reset
	  or they could all start at same time. For Halt-on-reset, non
	  masters are parked until Master kicks them so they can start of
	  at designated entry point. For other case, all jump to common
	  entry point and spin wait for Master's signal.

215
endif	#SMP
V
Vineet Gupta 已提交
216

217 218 219
menuconfig ARC_CACHE
	bool "Enable Cache Support"
	default y
V
Vineet Gupta 已提交
220 221
	# if SMP, cache enabled ONLY if ARC implementation has cache coherency
	depends on !SMP || ARC_HAS_COH_CACHES
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254

if ARC_CACHE

config ARC_CACHE_LINE_SHIFT
	int "Cache Line Length (as power of 2)"
	range 5 7
	default "6"
	help
	  Starting with ARC700 4.9, Cache line length is configurable,
	  This option specifies "N", with Line-len = 2 power N
	  So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
	  Linux only supports same line lengths for I and D caches.

config ARC_HAS_ICACHE
	bool "Use Instruction Cache"
	default y

config ARC_HAS_DCACHE
	bool "Use Data Cache"
	default y

config ARC_CACHE_PAGES
	bool "Per Page Cache Control"
	default y
	depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
	help
	  This can be used to over-ride the global I/D Cache Enable on a
	  per-page basis (but only for pages accessed via MMU such as
	  Kernel Virtual address or User Virtual Address)
	  TLB entries have a per-page Cache Enable Bit.
	  Note that Global I/D ENABLE + Per Page DISABLE works but corollary
	  Global DISABLE + Per Page ENABLE won't work

255 256
config ARC_CACHE_VIPT_ALIASING
	bool "Support VIPT Aliasing D$"
257
	depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
258 259
	default n

260 261
endif	#ARC_CACHE

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
config ARC_HAS_ICCM
	bool "Use ICCM"
	help
	  Single Cycle RAMS to store Fast Path Code
	default n

config ARC_ICCM_SZ
	int "ICCM Size in KB"
	default "64"
	depends on ARC_HAS_ICCM

config ARC_HAS_DCCM
	bool "Use DCCM"
	help
	  Single Cycle RAMS to store Fast Path Data
	default n

config ARC_DCCM_SZ
	int "DCCM Size in KB"
	default "64"
	depends on ARC_HAS_DCCM

config ARC_DCCM_BASE
	hex "DCCM map address"
	default "0xA0000000"
	depends on ARC_HAS_DCCM

289
choice
290
	prompt "MMU Version"
291 292
	default ARC_MMU_V3 if ARC_CPU_770
	default ARC_MMU_V2 if ARC_CPU_750D
293
	default ARC_MMU_V4 if ARC_CPU_HS
294

295 296
if ISA_ARCOMPACT

297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
config ARC_MMU_V1
	bool "MMU v1"
	help
	  Orig ARC700 MMU

config ARC_MMU_V2
	bool "MMU v2"
	help
	  Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio
	  when 2 D-TLB and 1 I-TLB entries index into same 2way set.

config ARC_MMU_V3
	bool "MMU v3"
	depends on ARC_CPU_770
	help
	  Introduced with ARC700 4.10: New Features
	  Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
	  Shared Address Spaces (SASID)

316 317
endif

318 319 320 321
config ARC_MMU_V4
	bool "MMU v4"
	depends on ISA_ARCV2

322 323 324 325 326 327 328 329 330 331 332 333 334 335
endchoice


choice
	prompt "MMU Page Size"
	default ARC_PAGE_SIZE_8K

config ARC_PAGE_SIZE_8K
	bool "8KB"
	help
	  Choose between 8k vs 16k

config ARC_PAGE_SIZE_16K
	bool "16KB"
336
	depends on ARC_MMU_V3 || ARC_MMU_V4
337 338 339

config ARC_PAGE_SIZE_4K
	bool "4KB"
340
	depends on ARC_MMU_V3 || ARC_MMU_V4
341 342 343

endchoice

344 345 346 347 348 349 350 351 352 353 354 355 356
choice
	prompt "MMU Super Page Size"
	depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
	default ARC_HUGEPAGE_2M

config ARC_HUGEPAGE_2M
	bool "2MB"

config ARC_HUGEPAGE_16M
	bool "16MB"

endchoice

357 358 359 360 361 362 363 364 365
config NODES_SHIFT
	int "Maximum NUMA Nodes (as a power of 2)"
	default "1" if !DISCONTIGMEM
	default "2" if DISCONTIGMEM
	depends on NEED_MULTIPLE_NODES
	---help---
	  Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
	  zones.

366 367
if ISA_ARCOMPACT

368 369 370 371 372
config ARC_COMPACT_IRQ_LEVELS
	bool "ARCompact IRQ Priorities: High(2)/Low(1)"
	default n
	# Timer HAS to be high priority, for any other high priority config
	select ARC_IRQ3_LV2
V
Vineet Gupta 已提交
373 374
	# if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
	depends on !SMP || ARC_HAS_REENTRANT_IRQ_LV2
375 376 377 378 379 380 381 382 383 384 385 386

if ARC_COMPACT_IRQ_LEVELS

config ARC_IRQ3_LV2
	bool

config ARC_IRQ5_LV2
	bool

config ARC_IRQ6_LV2
	bool

387
endif	#ARC_COMPACT_IRQ_LEVELS
388

389 390 391 392 393 394 395 396 397 398 399
config ARC_FPU_SAVE_RESTORE
	bool "Enable FPU state persistence across context switch"
	default n
	help
	  Double Precision Floating Point unit had dedictaed regs which
	  need to be saved/restored across context-switch.
	  Note that ARC FPU is overly simplistic, unlike say x86, which has
	  hardware pieces to allow software to conditionally save/restore,
	  based on actual usage of FPU by a task. Thus our implemn does
	  this for all tasks in system.

400 401
endif	#ISA_ARCOMPACT

402 403 404
config ARC_CANT_LLSC
	def_bool n

405 406 407
config ARC_HAS_LLSC
	bool "Insn: LLOCK/SCOND (efficient atomic ops)"
	default y
408
	depends on !ARC_CANT_LLSC
409

410 411
config ARC_STAR_9000923308
	bool "Workaround for llock/scond livelock"
412
	default n
413 414
	depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC

415 416 417 418
config ARC_HAS_SWAPE
	bool "Insn: SWAPE (endian-swap)"
	default y

419 420 421 422 423 424 425 426 427 428
if ISA_ARCV2

config ARC_HAS_LL64
	bool "Insn: 64bit LDD/STD"
	help
	  Enable gcc to generate 64-bit load/store instructions
	  ISA mandates even/odd registers to allow encoding of two
	  dest operands with 2 possible source operands.
	default y

429 430 431 432
config ARC_HAS_DIV_REM
	bool "Insn: div, divu, rem, remu"
	default y

433 434 435 436 437
config ARC_HAS_RTC
	bool "Local 64-bit r/o cycle counter"
	default n
	depends on !SMP

438
config ARC_HAS_GFRC
439 440 441 442
	bool "SMP synchronized 64-bit cycle counter"
	default y
	depends on SMP

443 444 445 446 447 448 449 450 451 452 453 454 455
config ARC_NUMBER_OF_INTERRUPTS
	int "Number of interrupts"
	range 8 240
	default 32
	help
	  This defines the number of interrupts on the ARCv2HS core.
	  It affects the size of vector table.
	  The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable
	  in hardware, it keep things simple for Linux to assume they are always
	  present.

endif	# ISA_ARCV2

456 457 458 459 460 461 462 463 464 465 466 467 468 469
endmenu   # "ARC CPU Configuration"

config LINUX_LINK_BASE
	hex "Linux Link Address"
	default "0x80000000"
	help
	  ARC700 divides the 32 bit phy address space into two equal halves
	  -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
	  -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
	  Typically Linux kernel is linked at the start of untransalted addr,
	  hence the default value of 0x8zs.
	  However some customers have peripherals mapped at this addr, so
	  Linux needs to be scooted a bit.
	  If you don't know what the above means, leave this setting alone.
470
	  This needs to match memory start address specified in Device Tree
471

472 473
config HIGHMEM
	bool "High Memory Support"
474
	select DISCONTIGMEM
475 476 477 478 479
	help
	  With ARC 2G:2G address split, only upper 2G is directly addressable by
	  kernel. Enable this to potentially allow access to rest of 2G and PAE
	  in future

V
Vineet Gupta 已提交
480 481 482 483 484 485 486 487 488 489 490 491 492 493
config ARC_HAS_PAE40
	bool "Support for the 40-bit Physical Address Extension"
	default n
	depends on ISA_ARCV2
	help
	  Enable access to physical memory beyond 4G, only supported on
	  ARC cores with 40 bit Physical Addressing support

config ARCH_PHYS_ADDR_T_64BIT
	def_bool ARC_HAS_PAE40

config ARCH_DMA_ADDR_T_64BIT
	bool

494 495 496
config ARC_PLAT_NEEDS_PHYS_TO_DMA
	bool

N
Noam Camus 已提交
497 498 499 500 501 502 503 504 505 506 507
config ARC_KVADDR_SIZE
	int "Kernel Virtaul Address Space size (MB)"
	range 0 512
	default "256"
	help
	  The kernel address space is carved out of 256MB of translated address
	  space for catering to vmalloc, modules, pkmap, fixmap. This however may
	  not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
	  this to be stretched to 512 MB (by extending into the reserved
	  kernel-user gutter)

508 509 510 511 512 513 514
config ARC_CURR_IN_REG
	bool "Dedicate Register r25 for current_task pointer"
	default y
	help
	  This reserved Register R25 to point to Current Task in
	  kernel mode. This saves memory access for each such access

V
Vineet Gupta 已提交
515

516
config ARC_EMUL_UNALIGNED
V
Vineet Gupta 已提交
517
	bool "Emulate unaligned memory access (userspace only)"
518
	default N
V
Vineet Gupta 已提交
519 520
	select SYSCTL_ARCH_UNALIGN_NO_WARN
	select SYSCTL_ARCH_UNALIGN_ALLOW
521
	depends on ISA_ARCOMPACT
V
Vineet Gupta 已提交
522 523 524 525 526
	help
	  This enables misaligned 16 & 32 bit memory access from user space.
	  Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
	  potential bugs in code

527 528 529 530
config HZ
	int "Timer Frequency"
	default 100

531 532 533 534 535 536 537 538 539
config ARC_METAWARE_HLINK
	bool "Support for Metaware debugger assisted Host access"
	default n
	help
	  This options allows a Linux userland apps to directly access
	  host file system (open/creat/read/write etc) with help from
	  Metaware Debugger. This can come in handy for Linux-host communication
	  when there is no real usable peripheral such as EMAC.

540 541 542 543
menuconfig ARC_DBG
	bool "ARC debugging"
	default y

544 545
if ARC_DBG

546 547 548 549 550 551 552 553 554 555 556 557 558
config ARC_DW2_UNWIND
	bool "Enable DWARF specific kernel stack unwind"
	default y
	select KALLSYMS
	help
	  Compiles the kernel with DWARF unwind information and can be used
	  to get stack backtraces.

	  If you say Y here the resulting kernel image will be slightly larger
	  but not slower, and it will give very useful debugging information.
	  If you don't debug the kernel, you can say N, but we may not be able
	  to solve problems without frame unwind information

559 560 561 562 563 564 565 566 567 568 569 570
config ARC_DBG_TLB_PARANOIA
	bool "Paranoia Checks in Low Level TLB Handlers"
	default n

config ARC_DBG_TLB_MISS_COUNT
	bool "Profile TLB Misses"
	default n
	select DEBUG_FS
	help
	  Counts number of I and D TLB Misses and exports them via Debugfs
	  The counters can be cleared via Debugfs as well

571 572
endif

V
Vineet Gupta 已提交
573 574 575 576 577 578 579 580 581 582 583 584
config ARC_UBOOT_SUPPORT
	bool "Support uboot arg Handling"
	default n
	help
	  ARC Linux by default checks for uboot provided args as pointers to
	  external cmdline or DTB. This however breaks in absence of uboot,
	  when booting from Metaware debugger directly, as the registers are
	  not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus
	  registers look like uboot args to kernel which then chokes.
	  So only enable the uboot arg checking/processing if users are sure
	  of uboot being in play.

V
Vineet Gupta 已提交
585 586 587 588 589 590
config ARC_BUILTIN_DTB_NAME
	string "Built in DTB"
	help
	  Set the name of the DTB to embed in the vmlinux binary
	  Leaving it blank selects the minimal "skeleton" dtb

591 592
source "kernel/Kconfig.preempt"

593 594 595 596
menu "Executable file formats"
source "fs/Kconfig.binfmt"
endmenu

597 598 599
endmenu	 # "ARC Architecture Configuration"

source "mm/Kconfig"
600 601 602 603 604 605

config FORCE_MAX_ZONEORDER
	int "Maximum zone order"
	default "12" if ARC_HUGEPAGE_16M
	default "11"

606 607
source "net/Kconfig"
source "drivers/Kconfig"
J
Joao Pinto 已提交
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628

menu "Bus Support"

config PCI
	bool "PCI support" if MIGHT_HAVE_PCI
	help
	  PCI is the name of a bus system, i.e., the way the CPU talks to
	  the other stuff inside your box.  Find out if your board/platform
	  has PCI.

	  Note: PCIe support for Synopsys Device will be available only
	  when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
	  say Y, otherwise N.

config PCI_SYSCALL
	def_bool PCI

source "drivers/pci/Kconfig"

endmenu

629 630 631 632 633
source "fs/Kconfig"
source "arch/arc/Kconfig.debug"
source "security/Kconfig"
source "crypto/Kconfig"
source "lib/Kconfig"
A
Alexey Brodkin 已提交
634
source "kernel/power/Kconfig"