acpi_lpss.c 24.9 KB
Newer Older
1 2 3
/*
 * ACPI support for Intel Lynxpoint LPSS.
 *
4
 * Copyright (C) 2013, Intel Corporation
5 6 7 8 9 10 11 12 13 14 15 16 17
 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
 *          Rafael J. Wysocki <rafael.j.wysocki@intel.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/acpi.h>
#include <linux/clkdev.h>
#include <linux/clk-provider.h>
#include <linux/err.h>
#include <linux/io.h>
18
#include <linux/mutex.h>
19 20
#include <linux/platform_device.h>
#include <linux/platform_data/clk-lpss.h>
21
#include <linux/pm_domain.h>
22
#include <linux/pm_runtime.h>
23
#include <linux/delay.h>
24 25 26 27 28

#include "internal.h"

ACPI_MODULE_NAME("acpi_lpss");

29 30
#ifdef CONFIG_X86_INTEL_LPSS

31
#include <asm/cpu_device_id.h>
32
#include <asm/intel-family.h>
33 34 35
#include <asm/iosf_mbi.h>
#include <asm/pmc_atom.h>

36 37
#define LPSS_ADDR(desc) ((unsigned long)&desc)

38
#define LPSS_CLK_SIZE	0x04
39 40 41
#define LPSS_LTR_SIZE	0x18

/* Offsets relative to LPSS_PRIVATE_OFFSET */
42
#define LPSS_CLK_DIVIDER_DEF_MASK	(BIT(1) | BIT(16))
43 44 45
#define LPSS_RESETS			0x04
#define LPSS_RESETS_RESET_FUNC		BIT(0)
#define LPSS_RESETS_RESET_APB		BIT(1)
46 47
#define LPSS_GENERAL			0x08
#define LPSS_GENERAL_LTR_MODE_SW	BIT(2)
48
#define LPSS_GENERAL_UART_RTS_OVRD	BIT(3)
49 50
#define LPSS_SW_LTR			0x10
#define LPSS_AUTO_LTR			0x14
51 52 53 54 55 56 57
#define LPSS_LTR_SNOOP_REQ		BIT(15)
#define LPSS_LTR_SNOOP_MASK		0x0000FFFF
#define LPSS_LTR_SNOOP_LAT_1US		0x800
#define LPSS_LTR_SNOOP_LAT_32US		0xC00
#define LPSS_LTR_SNOOP_LAT_SHIFT	5
#define LPSS_LTR_SNOOP_LAT_CUTOFF	3000
#define LPSS_LTR_MAX_VAL		0x3FF
58 59
#define LPSS_TX_INT			0x20
#define LPSS_TX_INT_MASK		BIT(1)
60

61 62
#define LPSS_PRV_REG_COUNT		9

H
Heikki Krogerus 已提交
63 64 65 66 67 68
/* LPSS Flags */
#define LPSS_CLK			BIT(0)
#define LPSS_CLK_GATE			BIT(1)
#define LPSS_CLK_DIVIDER		BIT(2)
#define LPSS_LTR			BIT(3)
#define LPSS_SAVE_CTX			BIT(4)
69
#define LPSS_NO_D3_DELAY		BIT(5)
70

71
struct lpss_private_data;
72 73

struct lpss_device_desc {
H
Heikki Krogerus 已提交
74
	unsigned int flags;
75
	const char *clk_con_id;
76
	unsigned int prv_offset;
77
	size_t prv_size_override;
78
	struct property_entry *properties;
79
	void (*setup)(struct lpss_private_data *pdata);
80 81
};

82
static const struct lpss_device_desc lpss_dma_desc = {
83
	.flags = LPSS_CLK,
84 85
};

86 87 88
struct lpss_private_data {
	void __iomem *mmio_base;
	resource_size_t mmio_size;
89
	unsigned int fixed_clk_rate;
90 91
	struct clk *clk;
	const struct lpss_device_desc *dev_desc;
92
	u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
93 94
};

95 96 97 98 99 100
/* LPSS run time quirks */
static unsigned int lpss_quirks;

/*
 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
 *
101
 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
102 103 104 105 106 107 108 109 110 111
 * it can be powered off automatically whenever the last LPSS device goes down.
 * In case of no power any access to the DMA controller will hang the system.
 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
 * well as on ASuS T100TA transformer.
 *
 * This quirk overrides power state of entire LPSS island to keep DMA powered
 * on whenever we have at least one other device in use.
 */
#define LPSS_QUIRK_ALWAYS_POWER_ON	BIT(0)

112 113 114 115
/* UART Component Parameter Register */
#define LPSS_UART_CPR			0xF4
#define LPSS_UART_CPR_AFCE		BIT(4)

116 117
static void lpss_uart_setup(struct lpss_private_data *pdata)
{
118
	unsigned int offset;
119
	u32 val;
120

121
	offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
122 123 124 125 126 127 128 129 130 131
	val = readl(pdata->mmio_base + offset);
	writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);

	val = readl(pdata->mmio_base + LPSS_UART_CPR);
	if (!(val & LPSS_UART_CPR_AFCE)) {
		offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
		val = readl(pdata->mmio_base + offset);
		val |= LPSS_GENERAL_UART_RTS_OVRD;
		writel(val, pdata->mmio_base + offset);
	}
132 133
}

134
static void lpss_deassert_reset(struct lpss_private_data *pdata)
135 136 137 138 139 140 141 142
{
	unsigned int offset;
	u32 val;

	offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
	val = readl(pdata->mmio_base + offset);
	val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
	writel(val, pdata->mmio_base + offset);
143 144 145 146 147 148 149
}

#define LPSS_I2C_ENABLE			0x6c

static void byt_i2c_setup(struct lpss_private_data *pdata)
{
	lpss_deassert_reset(pdata);
150

151 152
	if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
		pdata->fixed_clk_rate = 133000000;
153 154

	writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
155
}
156

157
static const struct lpss_device_desc lpt_dev_desc = {
H
Heikki Krogerus 已提交
158
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
159 160 161
	.prv_offset = 0x800,
};

162
static const struct lpss_device_desc lpt_i2c_dev_desc = {
H
Heikki Krogerus 已提交
163
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
164 165 166
	.prv_offset = 0x800,
};

167 168 169 170 171 172 173
static struct property_entry uart_properties[] = {
	PROPERTY_ENTRY_U32("reg-io-width", 4),
	PROPERTY_ENTRY_U32("reg-shift", 2),
	PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
	{ },
};

174
static const struct lpss_device_desc lpt_uart_dev_desc = {
H
Heikki Krogerus 已提交
175
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
176
	.clk_con_id = "baudclk",
177 178
	.prv_offset = 0x800,
	.setup = lpss_uart_setup,
179
	.properties = uart_properties,
180 181
};

182
static const struct lpss_device_desc lpt_sdio_dev_desc = {
H
Heikki Krogerus 已提交
183
	.flags = LPSS_LTR,
184
	.prv_offset = 0x1000,
185
	.prv_size_override = 0x1018,
186 187
};

188
static const struct lpss_device_desc byt_pwm_dev_desc = {
189
	.flags = LPSS_SAVE_CTX,
190 191
};

192 193 194 195
static const struct lpss_device_desc bsw_pwm_dev_desc = {
	.flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
};

196
static const struct lpss_device_desc byt_uart_dev_desc = {
197
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
198
	.clk_con_id = "baudclk",
199
	.prv_offset = 0x800,
200
	.setup = lpss_uart_setup,
201
	.properties = uart_properties,
202 203
};

204 205 206 207 208 209
static const struct lpss_device_desc bsw_uart_dev_desc = {
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
			| LPSS_NO_D3_DELAY,
	.clk_con_id = "baudclk",
	.prv_offset = 0x800,
	.setup = lpss_uart_setup,
210
	.properties = uart_properties,
211 212
};

213
static const struct lpss_device_desc byt_spi_dev_desc = {
214
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
215 216 217
	.prv_offset = 0x400,
};

218
static const struct lpss_device_desc byt_sdio_dev_desc = {
219
	.flags = LPSS_CLK,
220 221
};

222
static const struct lpss_device_desc byt_i2c_dev_desc = {
223
	.flags = LPSS_CLK | LPSS_SAVE_CTX,
224
	.prv_offset = 0x800,
225
	.setup = byt_i2c_setup,
226 227
};

228 229 230 231 232 233
static const struct lpss_device_desc bsw_i2c_dev_desc = {
	.flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
	.prv_offset = 0x800,
	.setup = byt_i2c_setup,
};

234
static const struct lpss_device_desc bsw_spi_dev_desc = {
235 236
	.flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
			| LPSS_NO_D3_DELAY,
237 238 239 240
	.prv_offset = 0x400,
	.setup = lpss_deassert_reset,
};

241 242 243
#define ICPU(model)	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }

static const struct x86_cpu_id lpss_cpu_ids[] = {
244 245
	ICPU(INTEL_FAM6_ATOM_SILVERMONT1),	/* Valleyview, Bay Trail */
	ICPU(INTEL_FAM6_ATOM_AIRMONT),	/* Braswell, Cherry Trail */
246 247 248
	{}
};

249 250 251 252 253 254
#else

#define LPSS_ADDR(desc) (0UL)

#endif /* CONFIG_X86_INTEL_LPSS */

255
static const struct acpi_device_id acpi_lpss_device_ids[] = {
256
	/* Generic LPSS devices */
257
	{ "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
258

259
	/* Lynxpoint LPSS devices */
260 261 262 263 264 265 266
	{ "INT33C0", LPSS_ADDR(lpt_dev_desc) },
	{ "INT33C1", LPSS_ADDR(lpt_dev_desc) },
	{ "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
267 268
	{ "INT33C7", },

269
	/* BayTrail LPSS devices */
270 271 272 273 274
	{ "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
	{ "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
	{ "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
	{ "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
	{ "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
275
	{ "INT33B2", },
276
	{ "INT33FC", },
277

278
	/* Braswell LPSS devices */
279 280
	{ "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
	{ "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
281
	{ "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
282
	{ "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
283

284
	/* Broadwell LPSS devices */
285 286 287 288 289 290 291
	{ "INT3430", LPSS_ADDR(lpt_dev_desc) },
	{ "INT3431", LPSS_ADDR(lpt_dev_desc) },
	{ "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
	{ "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
	{ "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
292 293
	{ "INT3437", },

H
Heikki Krogerus 已提交
294 295
	/* Wildcat Point LPSS devices */
	{ "INT3438", LPSS_ADDR(lpt_dev_desc) },
296

297 298 299
	{ }
};

300 301
#ifdef CONFIG_X86_INTEL_LPSS

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
static int is_memory(struct acpi_resource *res, void *not_used)
{
	struct resource r;
	return !acpi_dev_resource_memory(res, &r);
}

/* LPSS main clock device. */
static struct platform_device *lpss_clk_dev;

static inline void lpt_register_clock_device(void)
{
	lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
}

static int register_device_clock(struct acpi_device *adev,
				 struct lpss_private_data *pdata)
{
	const struct lpss_device_desc *dev_desc = pdata->dev_desc;
320
	const char *devname = dev_name(&adev->dev);
321
	struct clk *clk = ERR_PTR(-ENODEV);
322
	struct lpss_clk_data *clk_data;
323 324
	const char *parent, *clk_name;
	void __iomem *prv_base;
325 326 327 328

	if (!lpss_clk_dev)
		lpt_register_clock_device();

329 330 331
	clk_data = platform_get_drvdata(lpss_clk_dev);
	if (!clk_data)
		return -ENODEV;
332
	clk = clk_data->clk;
333 334

	if (!pdata->mmio_base
335
	    || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
336 337
		return -ENODATA;

338
	parent = clk_data->name;
339
	prv_base = pdata->mmio_base + dev_desc->prv_offset;
340

341 342 343 344
	if (pdata->fixed_clk_rate) {
		clk = clk_register_fixed_rate(NULL, devname, parent, 0,
					      pdata->fixed_clk_rate);
		goto out;
345 346
	}

H
Heikki Krogerus 已提交
347
	if (dev_desc->flags & LPSS_CLK_GATE) {
348 349 350 351 352
		clk = clk_register_gate(NULL, devname, parent, 0,
					prv_base, 0, 0, NULL);
		parent = devname;
	}

H
Heikki Krogerus 已提交
353
	if (dev_desc->flags & LPSS_CLK_DIVIDER) {
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
		/* Prevent division by zero */
		if (!readl(prv_base))
			writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);

		clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
		if (!clk_name)
			return -ENOMEM;
		clk = clk_register_fractional_divider(NULL, clk_name, parent,
						      0, prv_base,
						      1, 15, 16, 15, 0, NULL);
		parent = clk_name;

		clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
		if (!clk_name) {
			kfree(parent);
			return -ENOMEM;
		}
		clk = clk_register_gate(NULL, clk_name, parent,
					CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
					prv_base, 31, 0, NULL);
		kfree(parent);
		kfree(clk_name);
376
	}
377
out:
378 379
	if (IS_ERR(clk))
		return PTR_ERR(clk);
380

381
	pdata->clk = clk;
382
	clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
383 384 385 386 387 388
	return 0;
}

static int acpi_lpss_create_device(struct acpi_device *adev,
				   const struct acpi_device_id *id)
{
389
	const struct lpss_device_desc *dev_desc;
390
	struct lpss_private_data *pdata;
391
	struct resource_entry *rentry;
392
	struct list_head resource_list;
393
	struct platform_device *pdev;
394 395
	int ret;

396
	dev_desc = (const struct lpss_device_desc *)id->driver_data;
397 398 399 400
	if (!dev_desc) {
		pdev = acpi_create_platform_device(adev);
		return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
	}
401 402 403 404 405 406 407 408 409 410
	pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return -ENOMEM;

	INIT_LIST_HEAD(&resource_list);
	ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
	if (ret < 0)
		goto err_out;

	list_for_each_entry(rentry, &resource_list, node)
411
		if (resource_type(rentry->res) == IORESOURCE_MEM) {
412 413 414
			if (dev_desc->prv_size_override)
				pdata->mmio_size = dev_desc->prv_size_override;
			else
415 416
				pdata->mmio_size = resource_size(rentry->res);
			pdata->mmio_base = ioremap(rentry->res->start,
417 418 419 420 421 422
						   pdata->mmio_size);
			break;
		}

	acpi_dev_free_resource_list(&resource_list);

423 424 425 426 427
	if (!pdata->mmio_base) {
		ret = -ENOMEM;
		goto err_out;
	}

428 429
	pdata->dev_desc = dev_desc;

430 431 432
	if (dev_desc->setup)
		dev_desc->setup(pdata);

H
Heikki Krogerus 已提交
433
	if (dev_desc->flags & LPSS_CLK) {
434 435
		ret = register_device_clock(adev, pdata);
		if (ret) {
436 437 438
			/* Skip the device, but continue the namespace scan. */
			ret = 0;
			goto err_out;
439 440 441
		}
	}

442 443 444 445 446 447 448 449 450 451 452 453
	/*
	 * This works around a known issue in ACPI tables where LPSS devices
	 * have _PS0 and _PS3 without _PSC (and no power resources), so
	 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
	 */
	ret = acpi_device_fix_up_power(adev);
	if (ret) {
		/* Skip the device, but continue the namespace scan. */
		ret = 0;
		goto err_out;
	}

454 455 456 457 458 459
	if (dev_desc->properties) {
		ret = device_add_properties(&adev->dev, dev_desc->properties);
		if (ret)
			goto err_out;
	}

460
	adev->driver_data = pdata;
461 462 463 464
	pdev = acpi_create_platform_device(adev);
	if (!IS_ERR_OR_NULL(pdev)) {
		return 1;
	}
465

466
	ret = PTR_ERR(pdev);
467 468 469 470 471 472 473
	adev->driver_data = NULL;

 err_out:
	kfree(pdata);
	return ret;
}

474 475 476 477 478 479 480 481 482 483 484
static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
{
	return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
}

static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
			     unsigned int reg)
{
	writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
{
	struct acpi_device *adev;
	struct lpss_private_data *pdata;
	unsigned long flags;
	int ret;

	ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
	if (WARN_ON(ret))
		return ret;

	spin_lock_irqsave(&dev->power.lock, flags);
	if (pm_runtime_suspended(dev)) {
		ret = -EAGAIN;
		goto out;
	}
	pdata = acpi_driver_data(adev);
	if (WARN_ON(!pdata || !pdata->mmio_base)) {
		ret = -ENODEV;
		goto out;
	}
506
	*val = __lpss_reg_read(pdata, reg);
507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558

 out:
	spin_unlock_irqrestore(&dev->power.lock, flags);
	return ret;
}

static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
			     char *buf)
{
	u32 ltr_value = 0;
	unsigned int reg;
	int ret;

	reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
	ret = lpss_reg_read(dev, reg, &ltr_value);
	if (ret)
		return ret;

	return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
}

static ssize_t lpss_ltr_mode_show(struct device *dev,
				  struct device_attribute *attr, char *buf)
{
	u32 ltr_mode = 0;
	char *outstr;
	int ret;

	ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
	if (ret)
		return ret;

	outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
	return sprintf(buf, "%s\n", outstr);
}

static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);

static struct attribute *lpss_attrs[] = {
	&dev_attr_auto_ltr.attr,
	&dev_attr_sw_ltr.attr,
	&dev_attr_ltr_mode.attr,
	NULL,
};

static struct attribute_group lpss_attr_group = {
	.attrs = lpss_attrs,
	.name = "lpss_ltr",
};

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
static void acpi_lpss_set_ltr(struct device *dev, s32 val)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	u32 ltr_mode, ltr_val;

	ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
	if (val < 0) {
		if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
			ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
			__lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
		}
		return;
	}
	ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
	if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
		ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
		val = LPSS_LTR_MAX_VAL;
	} else if (val > LPSS_LTR_MAX_VAL) {
		ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
		val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
	} else {
		ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
	}
	ltr_val |= val;
	__lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
	if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
		ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
		__lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
	}
}

590 591 592 593
#ifdef CONFIG_PM
/**
 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
 * @dev: LPSS device
594
 * @pdata: pointer to the private data of the LPSS device
595 596 597 598 599
 *
 * Most LPSS devices have private registers which may loose their context when
 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
 * prv_reg_ctx array.
 */
600 601
static void acpi_lpss_save_ctx(struct device *dev,
			       struct lpss_private_data *pdata)
602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
{
	unsigned int i;

	for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
		unsigned long offset = i * sizeof(u32);

		pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
		dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
			pdata->prv_reg_ctx[i], offset);
	}
}

/**
 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
 * @dev: LPSS device
617
 * @pdata: pointer to the private data of the LPSS device
618 619 620
 *
 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
 */
621 622
static void acpi_lpss_restore_ctx(struct device *dev,
				  struct lpss_private_data *pdata)
623 624 625
{
	unsigned int i;

626 627 628 629 630 631 632 633 634 635 636
	for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
		unsigned long offset = i * sizeof(u32);

		__lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
		dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
			pdata->prv_reg_ctx[i], offset);
	}
}

static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
{
637 638 639 640
	/*
	 * The following delay is needed or the subsequent write operations may
	 * fail. The LPSS devices are actually PCI devices and the PCI spec
	 * expects 10ms delay before the device can be accessed after D3 to D0
641
	 * transition. However some platforms like BSW does not need this delay.
642
	 */
643 644 645 646 647 648
	unsigned int delay = 10;	/* default 10ms delay */

	if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
		delay = 0;

	msleep(delay);
649 650
}

651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
static int acpi_lpss_activate(struct device *dev)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;

	ret = acpi_dev_runtime_resume(dev);
	if (ret)
		return ret;

	acpi_lpss_d3_to_d0_delay(pdata);

	/*
	 * This is called only on ->probe() stage where a device is either in
	 * known state defined by BIOS or most likely powered off. Due to this
	 * we have to deassert reset line to be sure that ->probe() will
	 * recognize the device.
	 */
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		lpss_deassert_reset(pdata);

	return 0;
}

static void acpi_lpss_dismiss(struct device *dev)
{
	acpi_dev_runtime_suspend(dev);
}

679 680 681
#ifdef CONFIG_PM_SLEEP
static int acpi_lpss_suspend_late(struct device *dev)
{
682 683
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
684

685
	ret = pm_generic_suspend_late(dev);
686 687 688
	if (ret)
		return ret;

689 690 691
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_save_ctx(dev, pdata);

692 693 694
	return acpi_dev_suspend_late(dev);
}

695
static int acpi_lpss_resume_early(struct device *dev)
696
{
697 698
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
699

700
	ret = acpi_dev_resume_early(dev);
701 702 703
	if (ret)
		return ret;

704 705
	acpi_lpss_d3_to_d0_delay(pdata);

706 707 708
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_restore_ctx(dev, pdata);

709 710 711 712
	return pm_generic_resume_early(dev);
}
#endif /* CONFIG_PM_SLEEP */

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
/* IOSF SB for LPSS island */
#define LPSS_IOSF_UNIT_LPIOEP		0xA0
#define LPSS_IOSF_UNIT_LPIO1		0xAB
#define LPSS_IOSF_UNIT_LPIO2		0xAC

#define LPSS_IOSF_PMCSR			0x84
#define LPSS_PMCSR_D0			0
#define LPSS_PMCSR_D3hot		3
#define LPSS_PMCSR_Dx_MASK		GENMASK(1, 0)

#define LPSS_IOSF_GPIODEF0		0x154
#define LPSS_GPIODEF0_DMA1_D3		BIT(2)
#define LPSS_GPIODEF0_DMA2_D3		BIT(3)
#define LPSS_GPIODEF0_DMA_D3_MASK	GENMASK(3, 2)

static DEFINE_MUTEX(lpss_iosf_mutex);

static void lpss_iosf_enter_d3_state(void)
{
	u32 value1 = 0;
	u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
	u32 value2 = LPSS_PMCSR_D3hot;
	u32 mask2 = LPSS_PMCSR_Dx_MASK;
	/*
	 * PMC provides an information about actual status of the LPSS devices.
	 * Here we read the values related to LPSS power island, i.e. LPSS
	 * devices, excluding both LPSS DMA controllers, along with SCC domain.
	 */
	u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
	int ret;

	ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
	if (ret)
		return;

	mutex_lock(&lpss_iosf_mutex);

	ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
	if (ret)
		goto exit;

	/*
	 * Get the status of entire LPSS power island per device basis.
	 * Shutdown both LPSS DMA controllers if and only if all other devices
	 * are already in D3hot.
	 */
	pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
	if (pmc_status)
		goto exit;

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
			LPSS_IOSF_GPIODEF0, value1, mask1);
exit:
	mutex_unlock(&lpss_iosf_mutex);
}

static void lpss_iosf_exit_d3_state(void)
{
	u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3;
	u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
	u32 value2 = LPSS_PMCSR_D0;
	u32 mask2 = LPSS_PMCSR_Dx_MASK;

	mutex_lock(&lpss_iosf_mutex);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
			LPSS_IOSF_GPIODEF0, value1, mask1);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
			LPSS_IOSF_PMCSR, value2, mask2);

	mutex_unlock(&lpss_iosf_mutex);
}

796 797
static int acpi_lpss_runtime_suspend(struct device *dev)
{
798 799
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
800

801
	ret = pm_generic_runtime_suspend(dev);
802 803 804
	if (ret)
		return ret;

805 806 807
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_save_ctx(dev, pdata);

808 809 810 811 812 813 814 815 816 817 818
	ret = acpi_dev_runtime_suspend(dev);

	/*
	 * This call must be last in the sequence, otherwise PMC will return
	 * wrong status for devices being about to be powered off. See
	 * lpss_iosf_enter_d3_state() for further information.
	 */
	if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
		lpss_iosf_enter_d3_state();

	return ret;
819 820 821 822
}

static int acpi_lpss_runtime_resume(struct device *dev)
{
823 824
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
	int ret;
825

826 827 828 829 830 831 832
	/*
	 * This call is kept first to be in symmetry with
	 * acpi_lpss_runtime_suspend() one.
	 */
	if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
		lpss_iosf_exit_d3_state();

833
	ret = acpi_dev_runtime_resume(dev);
834 835 836
	if (ret)
		return ret;

837 838
	acpi_lpss_d3_to_d0_delay(pdata);

839 840 841
	if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
		acpi_lpss_restore_ctx(dev, pdata);

842 843 844 845 846
	return pm_generic_runtime_resume(dev);
}
#endif /* CONFIG_PM */

static struct dev_pm_domain acpi_lpss_pm_domain = {
847 848 849 850
#ifdef CONFIG_PM
	.activate = acpi_lpss_activate,
	.dismiss = acpi_lpss_dismiss,
#endif
851
	.ops = {
852
#ifdef CONFIG_PM
853 854
#ifdef CONFIG_PM_SLEEP
		.prepare = acpi_subsys_prepare,
855
		.complete = pm_complete_with_resume_check,
856
		.suspend = acpi_subsys_suspend,
857 858
		.suspend_late = acpi_lpss_suspend_late,
		.resume_early = acpi_lpss_resume_early,
859 860
		.freeze = acpi_subsys_freeze,
		.poweroff = acpi_subsys_suspend,
861 862
		.poweroff_late = acpi_lpss_suspend_late,
		.restore_early = acpi_lpss_resume_early,
863 864 865 866 867 868 869
#endif
		.runtime_suspend = acpi_lpss_runtime_suspend,
		.runtime_resume = acpi_lpss_runtime_resume,
#endif
	},
};

870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
static int acpi_lpss_platform_notify(struct notifier_block *nb,
				     unsigned long action, void *data)
{
	struct platform_device *pdev = to_platform_device(data);
	struct lpss_private_data *pdata;
	struct acpi_device *adev;
	const struct acpi_device_id *id;

	id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
	if (!id || !id->driver_data)
		return 0;

	if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
		return 0;

	pdata = acpi_driver_data(adev);
886
	if (!pdata)
887 888
		return 0;

889 890
	if (pdata->mmio_base &&
	    pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
891 892 893 894
		dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
		return 0;
	}

895
	switch (action) {
896
	case BUS_NOTIFY_BIND_DRIVER:
897
		dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
898
		break;
899
	case BUS_NOTIFY_DRIVER_NOT_BOUND:
900
	case BUS_NOTIFY_UNBOUND_DRIVER:
901
		dev_pm_domain_set(&pdev->dev, NULL);
902 903
		break;
	case BUS_NOTIFY_ADD_DEVICE:
904
		dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
H
Heikki Krogerus 已提交
905
		if (pdata->dev_desc->flags & LPSS_LTR)
906 907
			return sysfs_create_group(&pdev->dev.kobj,
						  &lpss_attr_group);
908
		break;
909
	case BUS_NOTIFY_DEL_DEVICE:
H
Heikki Krogerus 已提交
910
		if (pdata->dev_desc->flags & LPSS_LTR)
911
			sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
912
		dev_pm_domain_set(&pdev->dev, NULL);
913
		break;
914 915 916
	default:
		break;
	}
917

918
	return 0;
919 920 921 922 923 924
}

static struct notifier_block acpi_lpss_nb = {
	.notifier_call = acpi_lpss_platform_notify,
};

925 926 927 928
static void acpi_lpss_bind(struct device *dev)
{
	struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));

H
Heikki Krogerus 已提交
929
	if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
930 931 932 933 934 935 936 937 938 939 940 941 942
		return;

	if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
		dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
	else
		dev_err(dev, "MMIO size insufficient to access LTR\n");
}

static void acpi_lpss_unbind(struct device *dev)
{
	dev->power.set_latency_tolerance = NULL;
}

943 944 945
static struct acpi_scan_handler lpss_handler = {
	.ids = acpi_lpss_device_ids,
	.attach = acpi_lpss_create_device,
946 947
	.bind = acpi_lpss_bind,
	.unbind = acpi_lpss_unbind,
948 949 950 951
};

void __init acpi_lpss_init(void)
{
952 953 954 955 956 957 958 959 960 961 962 963 964
	const struct x86_cpu_id *id;
	int ret;

	ret = lpt_clk_init();
	if (ret)
		return;

	id = x86_match_cpu(lpss_cpu_ids);
	if (id)
		lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;

	bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
	acpi_scan_add_handler(&lpss_handler);
965
}
966 967 968 969 970 971 972 973 974 975 976 977 978

#else

static struct acpi_scan_handler lpss_handler = {
	.ids = acpi_lpss_device_ids,
};

void __init acpi_lpss_init(void)
{
	acpi_scan_add_handler(&lpss_handler);
}

#endif /* CONFIG_X86_INTEL_LPSS */