time-armada-370-xp.c 7.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
/*
 * Marvell Armada 370/XP SoC timer handling.
 *
 * Copyright (C) 2012 Marvell
 *
 * Lior Amsalem <alior@marvell.com>
 * Gregory CLEMENT <gregory.clement@free-electrons.com>
 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 *
 * Timer 0 is used as free-running clocksource, while timer 1 is
 * used as clock_event_device.
 */

#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/kernel.h>
21
#include <linux/clk.h>
22
#include <linux/cpu.h>
23 24 25 26 27 28 29 30
#include <linux/timer.h>
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_address.h>
#include <linux/irq.h>
#include <linux/module.h>
31
#include <linux/sched_clock.h>
32
#include <linux/percpu.h>
33
#include <linux/time-armada-370-xp.h>
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54

/*
 * Timer block registers.
 */
#define TIMER_CTRL_OFF		0x0000
#define  TIMER0_EN		 0x0001
#define  TIMER0_RELOAD_EN	 0x0002
#define  TIMER0_25MHZ            0x0800
#define  TIMER0_DIV(div)         ((div) << 19)
#define  TIMER1_EN		 0x0004
#define  TIMER1_RELOAD_EN	 0x0008
#define  TIMER1_25MHZ            0x1000
#define  TIMER1_DIV(div)         ((div) << 22)
#define TIMER_EVENTS_STATUS	0x0004
#define  TIMER0_CLR_MASK         (~0x1)
#define  TIMER1_CLR_MASK         (~0x100)
#define TIMER0_RELOAD_OFF	0x0010
#define TIMER0_VAL_OFF		0x0014
#define TIMER1_RELOAD_OFF	0x0018
#define TIMER1_VAL_OFF		0x001c

55
#define LCL_TIMER_EVENTS_STATUS	0x0028
56 57 58 59 60 61 62 63
/* Global timers are connected to the coherency fabric clock, and the
   below divider reduces their incrementing frequency. */
#define TIMER_DIVIDER_SHIFT     5
#define TIMER_DIVIDER           (1 << TIMER_DIVIDER_SHIFT)

/*
 * SoC-specific data.
 */
64 65 66
static void __iomem *timer_base, *local_base;
static unsigned int timer_clk;
static bool timer25Mhz = true;
67 68 69 70 71 72

/*
 * Number of timer ticks per jiffy.
 */
static u32 ticks_per_jiffy;

73
static struct clock_event_device __percpu *armada_370_xp_evt;
74

75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
static u32 notrace armada_370_xp_read_sched_clock(void)
{
	return ~readl(timer_base + TIMER0_VAL_OFF);
}

/*
 * Clockevent handling.
 */
static int
armada_370_xp_clkevt_next_event(unsigned long delta,
				struct clock_event_device *dev)
{
	u32 u;
	/*
	 * Clear clockevent timer interrupt.
	 */
91
	writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
92 93 94 95

	/*
	 * Setup new clockevent timer value.
	 */
96
	writel(delta, local_base + TIMER0_VAL_OFF);
97 98 99 100

	/*
	 * Enable the timer.
	 */
101 102 103 104
	u = readl(local_base + TIMER_CTRL_OFF);
	u = ((u & ~TIMER0_RELOAD_EN) | TIMER0_EN |
	     TIMER0_DIV(TIMER_DIVIDER_SHIFT));
	writel(u, local_base + TIMER_CTRL_OFF);
105 106 107 108 109 110 111 112 113 114 115

	return 0;
}

static void
armada_370_xp_clkevt_mode(enum clock_event_mode mode,
			  struct clock_event_device *dev)
{
	u32 u;

	if (mode == CLOCK_EVT_MODE_PERIODIC) {
116

117 118 119
		/*
		 * Setup timer to fire at 1/HZ intervals.
		 */
120 121
		writel(ticks_per_jiffy - 1, local_base + TIMER0_RELOAD_OFF);
		writel(ticks_per_jiffy - 1, local_base + TIMER0_VAL_OFF);
122 123 124 125 126

		/*
		 * Enable timer.
		 */

127 128 129 130 131
		u = readl(local_base + TIMER_CTRL_OFF);

		writel((u | TIMER0_EN | TIMER0_RELOAD_EN |
			TIMER0_DIV(TIMER_DIVIDER_SHIFT)),
			local_base + TIMER_CTRL_OFF);
132 133 134 135
	} else {
		/*
		 * Disable timer.
		 */
136 137
		u = readl(local_base + TIMER_CTRL_OFF);
		writel(u & ~TIMER0_EN, local_base + TIMER_CTRL_OFF);
138 139 140 141

		/*
		 * ACK pending timer interrupt.
		 */
142
		writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
143 144 145
	}
}

146
static int armada_370_xp_clkevt_irq;
147 148 149 150 151 152

static irqreturn_t armada_370_xp_timer_interrupt(int irq, void *dev_id)
{
	/*
	 * ACK timer interrupt and call event handler.
	 */
153
	struct clock_event_device *evt = dev_id;
154

155 156
	writel(TIMER0_CLR_MASK, local_base + LCL_TIMER_EVENTS_STATUS);
	evt->event_handler(evt);
157 158 159 160

	return IRQ_HANDLED;
}

161 162 163
/*
 * Setup the local clock events for a CPU.
 */
164
static int armada_370_xp_timer_setup(struct clock_event_device *evt)
165 166 167 168 169 170 171 172 173 174
{
	u32 u;
	int cpu = smp_processor_id();

	u = readl(local_base + TIMER_CTRL_OFF);
	if (timer25Mhz)
		writel(u | TIMER0_25MHZ, local_base + TIMER_CTRL_OFF);
	else
		writel(u & ~TIMER0_25MHZ, local_base + TIMER_CTRL_OFF);

175 176 177 178 179
	evt->name		= "armada_370_xp_per_cpu_tick",
	evt->features		= CLOCK_EVT_FEAT_ONESHOT |
				  CLOCK_EVT_FEAT_PERIODIC;
	evt->shift		= 32,
	evt->rating		= 300,
180 181
	evt->set_next_event	= armada_370_xp_clkevt_next_event,
	evt->set_mode		= armada_370_xp_clkevt_mode,
182
	evt->irq		= armada_370_xp_clkevt_irq;
183 184 185 186 187 188 189 190
	evt->cpumask		= cpumask_of(cpu);

	clockevents_config_and_register(evt, timer_clk, 1, 0xfffffffe);
	enable_percpu_irq(evt->irq, 0);

	return 0;
}

191
static void armada_370_xp_timer_stop(struct clock_event_device *evt)
192 193 194 195 196
{
	evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
	disable_percpu_irq(evt->irq);
}

197
static int armada_370_xp_timer_cpu_notify(struct notifier_block *self,
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
					   unsigned long action, void *hcpu)
{
	/*
	 * Grab cpu pointer in each case to avoid spurious
	 * preemptible warnings
	 */
	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_STARTING:
		armada_370_xp_timer_setup(this_cpu_ptr(armada_370_xp_evt));
		break;
	case CPU_DYING:
		armada_370_xp_timer_stop(this_cpu_ptr(armada_370_xp_evt));
		break;
	}

	return NOTIFY_OK;
}

216
static struct notifier_block armada_370_xp_timer_cpu_nb = {
217
	.notifier_call = armada_370_xp_timer_cpu_notify,
218 219 220 221 222 223
};

void __init armada_370_xp_timer_init(void)
{
	u32 u;
	struct device_node *np;
224 225
	int res;

226 227 228
	np = of_find_compatible_node(NULL, NULL, "marvell,armada-370-xp-timer");
	timer_base = of_iomap(np, 0);
	WARN_ON(!timer_base);
229
	local_base = of_iomap(np, 1);
230 231 232 233

	if (of_find_property(np, "marvell,timer-25Mhz", NULL)) {
		/* The fixed 25MHz timer is available so let's use it */
		u = readl(timer_base + TIMER_CTRL_OFF);
234
		writel(u | TIMER0_25MHZ,
235 236 237
		       timer_base + TIMER_CTRL_OFF);
		timer_clk = 25000000;
	} else {
238 239 240 241
		unsigned long rate = 0;
		struct clk *clk = of_clk_get(np, 0);
		WARN_ON(IS_ERR(clk));
		rate =  clk_get_rate(clk);
242

243
		u = readl(timer_base + TIMER_CTRL_OFF);
244
		writel(u & ~(TIMER0_25MHZ),
245
		       timer_base + TIMER_CTRL_OFF);
246

247
		timer_clk = rate / TIMER_DIVIDER;
248
		timer25Mhz = false;
249 250
	}

251 252 253 254
	/*
	 * We use timer 0 as clocksource, and private(local) timer 0
	 * for clockevents
	 */
255
	armada_370_xp_clkevt_irq = irq_of_parse_and_map(np, 4);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279

	ticks_per_jiffy = (timer_clk + HZ / 2) / HZ;

	/*
	 * Set scale and timer for sched_clock.
	 */
	setup_sched_clock(armada_370_xp_read_sched_clock, 32, timer_clk);

	/*
	 * Setup free-running clocksource timer (interrupts
	 * disabled).
	 */
	writel(0xffffffff, timer_base + TIMER0_VAL_OFF);
	writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF);

	u = readl(timer_base + TIMER_CTRL_OFF);

	writel((u | TIMER0_EN | TIMER0_RELOAD_EN |
		TIMER0_DIV(TIMER_DIVIDER_SHIFT)), timer_base + TIMER_CTRL_OFF);

	clocksource_mmio_init(timer_base + TIMER0_VAL_OFF,
			      "armada_370_xp_clocksource",
			      timer_clk, 300, 32, clocksource_mmio_readl_down);

280
	register_cpu_notifier(&armada_370_xp_timer_cpu_nb);
281

282
	armada_370_xp_evt = alloc_percpu(struct clock_event_device);
283 284 285 286 287


	/*
	 * Setup clockevent timer (interrupt-driven).
	 */
288
	res = request_percpu_irq(armada_370_xp_clkevt_irq,
289
				armada_370_xp_timer_interrupt,
290 291 292 293 294
				"armada_370_xp_per_cpu_tick",
				armada_370_xp_evt);
	/* Immediately configure the timer on the boot CPU */
	if (!res)
		armada_370_xp_timer_setup(this_cpu_ptr(armada_370_xp_evt));
295
}