sdhci-tegra.c 8.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2010 Google, Inc.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/err.h>
16
#include <linux/module.h>
17 18 19 20
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/io.h>
21
#include <linux/of.h>
22
#include <linux/of_device.h>
23
#include <linux/of_gpio.h>
24 25 26
#include <linux/gpio.h>
#include <linux/mmc/card.h>
#include <linux/mmc/host.h>
27
#include <linux/mmc/slot-gpio.h>
28

29
#include <asm/gpio.h>
30

31 32
#include "sdhci-pltfm.h"

33 34 35 36
/* Tegra SDHOST controller vendor register definitions */
#define SDHCI_TEGRA_VENDOR_MISC_CTRL		0x120
#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300	0x20

37 38
#define NVQUIRK_FORCE_SDHCI_SPEC_200	BIT(0)
#define NVQUIRK_ENABLE_BLOCK_GAP_DET	BIT(1)
39
#define NVQUIRK_ENABLE_SDHCI_SPEC_300	BIT(2)
40 41

struct sdhci_tegra_soc_data {
42
	const struct sdhci_pltfm_data *pdata;
43 44 45 46 47
	u32 nvquirks;
};

struct sdhci_tegra {
	const struct sdhci_tegra_soc_data *soc_data;
48
	int power_gpio;
49 50
};

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
static u32 tegra_sdhci_readl(struct sdhci_host *host, int reg)
{
	u32 val;

	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		/* Use wp_gpio here instead? */
		val = readl(host->ioaddr + reg);
		return val | SDHCI_WRITE_PROTECT;
	}

	return readl(host->ioaddr + reg);
}

static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
{
66 67 68 69 70 71
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
			(reg == SDHCI_HOST_VERSION))) {
72 73 74 75 76 77 78 79 80
		/* Erratum: Version register is invalid in HW. */
		return SDHCI_SPEC_200;
	}

	return readw(host->ioaddr + reg);
}

static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
81 82 83 84
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

85 86 87 88 89 90 91 92 93
	/* Seems like we're getting spurious timeout and crc errors, so
	 * disable signalling of them. In case of real errors software
	 * timers should take care of eventually detecting them.
	 */
	if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
		val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);

	writel(val, host->ioaddr + reg);

94 95
	if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
			(reg == SDHCI_INT_ENABLE))) {
96 97 98 99 100 101 102 103 104 105
		/* Erratum: Must enable block gap interrupt detection */
		u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
		if (val & SDHCI_INT_CARD_INT)
			gap_ctrl |= 0x8;
		else
			gap_ctrl &= ~0x8;
		writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
	}
}

106
static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
107
{
108
	return mmc_gpio_get_ro(host->mmc);
109 110
}

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static void tegra_sdhci_reset_exit(struct sdhci_host *host, u8 mask)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (!(mask & SDHCI_RESET_ALL))
		return;

	/* Erratum: Enable SDHCI spec v3.00 support */
	if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300) {
		u32 misc_ctrl;

		misc_ctrl = sdhci_readb(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
		misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
		sdhci_writeb(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
	}
}

130
static int tegra_sdhci_buswidth(struct sdhci_host *host, int bus_width)
131 132 133 134
{
	u32 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
135 136
	if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
	    (bus_width == MMC_BUS_WIDTH_8)) {
137 138 139 140 141 142 143 144 145 146 147 148 149
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (bus_width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	return 0;
}

150
static const struct sdhci_ops tegra_sdhci_ops = {
151 152 153 154
	.get_ro     = tegra_sdhci_get_ro,
	.read_l     = tegra_sdhci_readl,
	.read_w     = tegra_sdhci_readw,
	.write_l    = tegra_sdhci_writel,
155
	.platform_bus_width = tegra_sdhci_buswidth,
156
	.platform_reset_exit = tegra_sdhci_reset_exit,
157 158
};

159
static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
160 161 162 163 164 165 166 167 168 169 170 171 172
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra20 = {
	.pdata = &sdhci_tegra20_pdata,
	.nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
		    NVQUIRK_ENABLE_BLOCK_GAP_DET,
};

173
static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
174
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
175
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
176 177 178 179 180
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
	.ops  = &tegra_sdhci_ops,
};
181

182 183
static struct sdhci_tegra_soc_data soc_data_tegra30 = {
	.pdata = &sdhci_tegra30_pdata,
184
	.nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300,
185 186
};

187
static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
188 189 190 191 192 193 194 195 196 197 198 199
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra114 = {
	.pdata = &sdhci_tegra114_pdata,
};

B
Bill Pemberton 已提交
200
static const struct of_device_id sdhci_tegra_dt_match[] = {
201
	{ .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
202 203
	{ .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
	{ .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
204 205
	{}
};
206
MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
207

208
static int sdhci_tegra_parse_dt(struct device *dev)
209
{
210
	struct device_node *np = dev->of_node;
211 212 213
	struct sdhci_host *host = dev_get_drvdata(dev);
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
214

215
	tegra_host->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
216
	return mmc_of_parse(host->mmc);
217 218
}

B
Bill Pemberton 已提交
219
static int sdhci_tegra_probe(struct platform_device *pdev)
220
{
221 222 223
	const struct of_device_id *match;
	const struct sdhci_tegra_soc_data *soc_data;
	struct sdhci_host *host;
224
	struct sdhci_pltfm_host *pltfm_host;
225
	struct sdhci_tegra *tegra_host;
226 227 228
	struct clk *clk;
	int rc;

229
	match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
230 231 232
	if (!match)
		return -EINVAL;
	soc_data = match->data;
233

234
	host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
235 236 237 238
	if (IS_ERR(host))
		return PTR_ERR(host);
	pltfm_host = sdhci_priv(host);

239 240 241 242
	tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
	if (!tegra_host) {
		dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
		rc = -ENOMEM;
243
		goto err_alloc_tegra_host;
244 245 246
	}
	tegra_host->soc_data = soc_data;
	pltfm_host->priv = tegra_host;
247

248 249 250
	rc = sdhci_tegra_parse_dt(&pdev->dev);
	if (rc)
		goto err_parse_dt;
251 252 253

	if (gpio_is_valid(tegra_host->power_gpio)) {
		rc = gpio_request(tegra_host->power_gpio, "sdhci_power");
254 255 256
		if (rc) {
			dev_err(mmc_dev(host->mmc),
				"failed to allocate power gpio\n");
257
			goto err_power_req;
258
		}
259
		gpio_direction_output(tegra_host->power_gpio, 1);
260 261 262 263 264 265
	}

	clk = clk_get(mmc_dev(host->mmc), NULL);
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
		rc = PTR_ERR(clk);
266
		goto err_clk_get;
267
	}
268
	clk_prepare_enable(clk);
269 270
	pltfm_host->clk = clk;

271 272 273 274
	rc = sdhci_add_host(host);
	if (rc)
		goto err_add_host;

275 276
	return 0;

277
err_add_host:
278
	clk_disable_unprepare(pltfm_host->clk);
279 280
	clk_put(pltfm_host->clk);
err_clk_get:
281 282
	if (gpio_is_valid(tegra_host->power_gpio))
		gpio_free(tegra_host->power_gpio);
283
err_power_req:
284
err_parse_dt:
285
err_alloc_tegra_host:
286
	sdhci_pltfm_free(pdev);
287 288 289
	return rc;
}

B
Bill Pemberton 已提交
290
static int sdhci_tegra_remove(struct platform_device *pdev)
291
{
292
	struct sdhci_host *host = platform_get_drvdata(pdev);
293
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
294
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
295 296 297
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

	sdhci_remove_host(host, dead);
298

299 300
	if (gpio_is_valid(tegra_host->power_gpio))
		gpio_free(tegra_host->power_gpio);
301

302
	clk_disable_unprepare(pltfm_host->clk);
303
	clk_put(pltfm_host->clk);
304 305 306 307

	sdhci_pltfm_free(pdev);

	return 0;
308 309
}

310 311 312 313
static struct platform_driver sdhci_tegra_driver = {
	.driver		= {
		.name	= "sdhci-tegra",
		.owner	= THIS_MODULE,
314
		.of_match_table = sdhci_tegra_dt_match,
315
		.pm	= SDHCI_PLTFM_PMOPS,
316 317
	},
	.probe		= sdhci_tegra_probe,
B
Bill Pemberton 已提交
318
	.remove		= sdhci_tegra_remove,
319 320
};

321
module_platform_driver(sdhci_tegra_driver);
322 323

MODULE_DESCRIPTION("SDHCI driver for Tegra");
324
MODULE_AUTHOR("Google, Inc.");
325
MODULE_LICENSE("GPL v2");