amdgpu_ctx.c 14.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: monk liu <monk.liu@amd.com>
 */

25
#include <drm/drm_auth.h>
A
Alex Deucher 已提交
26
#include "amdgpu.h"
27
#include "amdgpu_sched.h"
28
#include "amdgpu_ras.h"
A
Alex Deucher 已提交
29

30 31 32 33 34 35 36 37 38 39 40 41
#define to_amdgpu_ctx_entity(e)	\
	container_of((e), struct amdgpu_ctx_entity, entity)

const unsigned int amdgpu_ctx_num_entities[AMDGPU_HW_IP_NUM] = {
	[AMDGPU_HW_IP_GFX]	=	1,
	[AMDGPU_HW_IP_COMPUTE]	=	4,
	[AMDGPU_HW_IP_DMA]	=	2,
	[AMDGPU_HW_IP_UVD]	=	1,
	[AMDGPU_HW_IP_VCE]	=	1,
	[AMDGPU_HW_IP_UVD_ENC]	=	1,
	[AMDGPU_HW_IP_VCN_DEC]	=	1,
	[AMDGPU_HW_IP_VCN_ENC]	=	1,
42
	[AMDGPU_HW_IP_VCN_JPEG]	=	1,
43 44 45 46 47 48 49 50 51 52 53
};

static int amdgput_ctx_total_num_entities(void)
{
	unsigned i, num_entities = 0;

	for (i = 0; i < AMDGPU_HW_IP_NUM; ++i)
		num_entities += amdgpu_ctx_num_entities[i];

	return num_entities;
}
54

55
static int amdgpu_ctx_priority_permit(struct drm_file *filp,
56
				      enum drm_sched_priority priority)
57 58
{
	/* NORMAL and below are accessible by everyone */
59
	if (priority <= DRM_SCHED_PRIORITY_NORMAL)
60 61 62 63 64 65 66 67 68 69 70 71
		return 0;

	if (capable(CAP_SYS_NICE))
		return 0;

	if (drm_is_current_master(filp))
		return 0;

	return -EACCES;
}

static int amdgpu_ctx_init(struct amdgpu_device *adev,
72
			   enum drm_sched_priority priority,
73 74
			   struct drm_file *filp,
			   struct amdgpu_ctx *ctx)
A
Alex Deucher 已提交
75
{
76 77
	unsigned num_entities = amdgput_ctx_total_num_entities();
	unsigned i, j;
78
	int r;
A
Alex Deucher 已提交
79

80
	if (priority < 0 || priority >= DRM_SCHED_PRIORITY_MAX)
81 82 83 84 85 86
		return -EINVAL;

	r = amdgpu_ctx_priority_permit(filp, priority);
	if (r)
		return r;

87 88
	memset(ctx, 0, sizeof(*ctx));
	ctx->adev = adev;
89 90

	ctx->fences = kcalloc(amdgpu_sched_jobs * num_entities,
91
			      sizeof(struct dma_fence*), GFP_KERNEL);
92 93
	if (!ctx->fences)
		return -ENOMEM;
A
Alex Deucher 已提交
94

95 96 97 98 99 100 101
	ctx->entities[0] = kcalloc(num_entities,
				   sizeof(struct amdgpu_ctx_entity),
				   GFP_KERNEL);
	if (!ctx->entities[0]) {
		r = -ENOMEM;
		goto error_free_fences;
	}
102

103 104 105 106 107
	for (i = 0; i < num_entities; ++i) {
		struct amdgpu_ctx_entity *entity = &ctx->entities[0][i];

		entity->sequence = 1;
		entity->fences = &ctx->fences[amdgpu_sched_jobs * i];
108
	}
109 110 111 112 113 114 115
	for (i = 1; i < AMDGPU_HW_IP_NUM; ++i)
		ctx->entities[i] = ctx->entities[i - 1] +
			amdgpu_ctx_num_entities[i - 1];

	kref_init(&ctx->refcount);
	spin_lock_init(&ctx->ring_lock);
	mutex_init(&ctx->lock);
116 117

	ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
118
	ctx->reset_counter_query = ctx->reset_counter;
119
	ctx->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
120
	ctx->init_priority = priority;
121
	ctx->override_priority = DRM_SCHED_PRIORITY_UNSET;
122

123 124 125 126
	for (i = 0; i < AMDGPU_HW_IP_NUM; ++i) {
		struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
		struct drm_sched_rq *rqs[AMDGPU_MAX_RINGS];
		unsigned num_rings;
127
		unsigned num_rqs = 0;
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

		switch (i) {
		case AMDGPU_HW_IP_GFX:
			rings[0] = &adev->gfx.gfx_ring[0];
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_COMPUTE:
			for (j = 0; j < adev->gfx.num_compute_rings; ++j)
				rings[j] = &adev->gfx.compute_ring[j];
			num_rings = adev->gfx.num_compute_rings;
			break;
		case AMDGPU_HW_IP_DMA:
			for (j = 0; j < adev->sdma.num_instances; ++j)
				rings[j] = &adev->sdma.instance[j].ring;
			num_rings = adev->sdma.num_instances;
			break;
		case AMDGPU_HW_IP_UVD:
			rings[0] = &adev->uvd.inst[0].ring;
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_VCE:
			rings[0] = &adev->vce.ring[0];
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_UVD_ENC:
			rings[0] = &adev->uvd.inst[0].ring_enc[0];
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_VCN_DEC:
157
			rings[0] = &adev->vcn.inst[0].ring_dec;
158 159 160
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_VCN_ENC:
161
			rings[0] = &adev->vcn.inst[0].ring_enc[0];
162 163 164
			num_rings = 1;
			break;
		case AMDGPU_HW_IP_VCN_JPEG:
165
			rings[0] = &adev->vcn.inst[0].ring_jpeg;
166 167 168
			num_rings = 1;
			break;
		}
M
Monk Liu 已提交
169

170 171 172 173 174 175
		for (j = 0; j < num_rings; ++j) {
			if (!rings[j]->adev)
				continue;

			rqs[num_rqs++] = &rings[j]->sched.sched_rq[priority];
		}
M
Monk Liu 已提交
176

177 178
		for (j = 0; j < amdgpu_ctx_num_entities[i]; ++j)
			r = drm_sched_entity_init(&ctx->entities[i][j].entity,
179
						  rqs, num_rqs, &ctx->guilty);
180
		if (r)
181
			goto error_cleanup_entities;
182 183
	}

A
Alex Deucher 已提交
184
	return 0;
185

186 187 188 189 190 191
error_cleanup_entities:
	for (i = 0; i < num_entities; ++i)
		drm_sched_entity_destroy(&ctx->entities[0][i].entity);
	kfree(ctx->entities[0]);

error_free_fences:
192 193 194
	kfree(ctx->fences);
	ctx->fences = NULL;
	return r;
A
Alex Deucher 已提交
195 196
}

197
static void amdgpu_ctx_fini(struct kref *ref)
A
Alex Deucher 已提交
198
{
199
	struct amdgpu_ctx *ctx = container_of(ref, struct amdgpu_ctx, refcount);
200
	unsigned num_entities = amdgput_ctx_total_num_entities();
201 202 203
	struct amdgpu_device *adev = ctx->adev;
	unsigned i, j;

204 205 206
	if (!adev)
		return;

207
	for (i = 0; i < num_entities; ++i)
208
		for (j = 0; j < amdgpu_sched_jobs; ++j)
209
			dma_fence_put(ctx->entities[0][i].fences[j]);
210
	kfree(ctx->fences);
211
	kfree(ctx->entities[0]);
212

213
	mutex_destroy(&ctx->lock);
214 215

	kfree(ctx);
216 217
}

218 219
int amdgpu_ctx_get_entity(struct amdgpu_ctx *ctx, u32 hw_ip, u32 instance,
			  u32 ring, struct drm_sched_entity **entity)
220
{
221 222 223 224
	if (hw_ip >= AMDGPU_HW_IP_NUM) {
		DRM_ERROR("unknown HW IP type: %d\n", hw_ip);
		return -EINVAL;
	}
225 226 227 228 229 230 231

	/* Right now all IPs have only one instance - multiple rings. */
	if (instance != 0) {
		DRM_DEBUG("invalid ip instance: %d\n", instance);
		return -EINVAL;
	}

232 233
	if (ring >= amdgpu_ctx_num_entities[hw_ip]) {
		DRM_DEBUG("invalid ring: %d %d\n", hw_ip, ring);
234 235 236
		return -EINVAL;
	}

237
	*entity = &ctx->entities[hw_ip][ring].entity;
238 239 240
	return 0;
}

241 242
static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv,
243
			    struct drm_file *filp,
244
			    enum drm_sched_priority priority,
245 246 247
			    uint32_t *id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
A
Alex Deucher 已提交
248
	struct amdgpu_ctx *ctx;
249
	int r;
A
Alex Deucher 已提交
250

251 252 253 254 255
	ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	mutex_lock(&mgr->lock);
256
	r = idr_alloc(&mgr->ctx_handles, ctx, 1, AMDGPU_VM_MAX_NUM_CTX, GFP_KERNEL);
257
	if (r < 0) {
258
		mutex_unlock(&mgr->lock);
259 260 261
		kfree(ctx);
		return r;
	}
262

263
	*id = (uint32_t)r;
264
	r = amdgpu_ctx_init(adev, priority, filp, ctx);
265 266 267 268 269
	if (r) {
		idr_remove(&mgr->ctx_handles, *id);
		*id = 0;
		kfree(ctx);
	}
270 271 272 273 274 275 276
	mutex_unlock(&mgr->lock);
	return r;
}

static void amdgpu_ctx_do_release(struct kref *ref)
{
	struct amdgpu_ctx *ctx;
277
	unsigned num_entities;
278
	u32 i;
279 280 281

	ctx = container_of(ref, struct amdgpu_ctx, refcount);

282 283 284
	num_entities = 0;
	for (i = 0; i < AMDGPU_HW_IP_NUM; i++)
		num_entities += amdgpu_ctx_num_entities[i];
285

286 287
	for (i = 0; i < num_entities; i++)
		drm_sched_entity_destroy(&ctx->entities[0][i].entity);
288

289
	amdgpu_ctx_fini(ref);
290 291 292 293 294 295 296 297
}

static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
	struct amdgpu_ctx *ctx;

	mutex_lock(&mgr->lock);
298 299
	ctx = idr_remove(&mgr->ctx_handles, id);
	if (ctx)
300
		kref_put(&ctx->refcount, amdgpu_ctx_do_release);
301
	mutex_unlock(&mgr->lock);
302
	return ctx ? 0 : -EINVAL;
A
Alex Deucher 已提交
303 304
}

305 306 307
static int amdgpu_ctx_query(struct amdgpu_device *adev,
			    struct amdgpu_fpriv *fpriv, uint32_t id,
			    union drm_amdgpu_ctx_out *out)
A
Alex Deucher 已提交
308 309
{
	struct amdgpu_ctx *ctx;
310
	struct amdgpu_ctx_mgr *mgr;
311
	unsigned reset_counter;
A
Alex Deucher 已提交
312

313 314 315 316
	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
317
	mutex_lock(&mgr->lock);
A
Alex Deucher 已提交
318
	ctx = idr_find(&mgr->ctx_handles, id);
319
	if (!ctx) {
320
		mutex_unlock(&mgr->lock);
321
		return -EINVAL;
A
Alex Deucher 已提交
322
	}
323 324

	/* TODO: these two are always zero */
325 326
	out->state.flags = 0x0;
	out->state.hangs = 0x0;
327 328 329 330

	/* determine if a GPU reset has occured since the last call */
	reset_counter = atomic_read(&adev->gpu_reset_counter);
	/* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
331
	if (ctx->reset_counter_query == reset_counter)
332 333 334
		out->state.reset_status = AMDGPU_CTX_NO_RESET;
	else
		out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
335
	ctx->reset_counter_query = reset_counter;
336

337
	mutex_unlock(&mgr->lock);
338
	return 0;
A
Alex Deucher 已提交
339 340
}

M
Monk Liu 已提交
341 342 343 344 345 346
static int amdgpu_ctx_query2(struct amdgpu_device *adev,
	struct amdgpu_fpriv *fpriv, uint32_t id,
	union drm_amdgpu_ctx_out *out)
{
	struct amdgpu_ctx *ctx;
	struct amdgpu_ctx_mgr *mgr;
347
	uint32_t ras_counter;
M
Monk Liu 已提交
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	if (!fpriv)
		return -EINVAL;

	mgr = &fpriv->ctx_mgr;
	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (!ctx) {
		mutex_unlock(&mgr->lock);
		return -EINVAL;
	}

	out->state.flags = 0x0;
	out->state.hangs = 0x0;

	if (ctx->reset_counter != atomic_read(&adev->gpu_reset_counter))
		out->state.flags |= AMDGPU_CTX_QUERY2_FLAGS_RESET;

	if (ctx->vram_lost_counter != atomic_read(&adev->vram_lost_counter))
		out->state.flags |= AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST;

	if (atomic_read(&ctx->guilty))
		out->state.flags |= AMDGPU_CTX_QUERY2_FLAGS_GUILTY;

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/*query ue count*/
	ras_counter = amdgpu_ras_query_error_count(adev, false);
	/*ras counter is monotonic increasing*/
	if (ras_counter != ctx->ras_counter_ue) {
		out->state.flags |= AMDGPU_CTX_QUERY2_FLAGS_RAS_UE;
		ctx->ras_counter_ue = ras_counter;
	}

	/*query ce count*/
	ras_counter = amdgpu_ras_query_error_count(adev, true);
	if (ras_counter != ctx->ras_counter_ce) {
		out->state.flags |= AMDGPU_CTX_QUERY2_FLAGS_RAS_CE;
		ctx->ras_counter_ce = ras_counter;
	}

M
Monk Liu 已提交
387 388 389 390
	mutex_unlock(&mgr->lock);
	return 0;
}

A
Alex Deucher 已提交
391
int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
392
		     struct drm_file *filp)
A
Alex Deucher 已提交
393 394 395
{
	int r;
	uint32_t id;
396
	enum drm_sched_priority priority;
A
Alex Deucher 已提交
397 398 399 400 401 402 403

	union drm_amdgpu_ctx *args = data;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;

	r = 0;
	id = args->in.ctx_id;
404 405
	priority = amdgpu_to_sched_priority(args->in.priority);

406 407
	/* For backwards compatibility reasons, we need to accept
	 * ioctls with garbage in the priority field */
408 409
	if (priority == DRM_SCHED_PRIORITY_INVALID)
		priority = DRM_SCHED_PRIORITY_NORMAL;
A
Alex Deucher 已提交
410 411

	switch (args->in.op) {
412
	case AMDGPU_CTX_OP_ALLOC_CTX:
413
		r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
414 415 416 417 418 419 420 421
		args->out.alloc.ctx_id = id;
		break;
	case AMDGPU_CTX_OP_FREE_CTX:
		r = amdgpu_ctx_free(fpriv, id);
		break;
	case AMDGPU_CTX_OP_QUERY_STATE:
		r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
		break;
M
Monk Liu 已提交
422 423 424
	case AMDGPU_CTX_OP_QUERY_STATE2:
		r = amdgpu_ctx_query2(adev, fpriv, id, &args->out);
		break;
425 426
	default:
		return -EINVAL;
A
Alex Deucher 已提交
427 428 429 430
	}

	return r;
}
431 432 433 434

struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
{
	struct amdgpu_ctx *ctx;
435 436 437 438 439 440
	struct amdgpu_ctx_mgr *mgr;

	if (!fpriv)
		return NULL;

	mgr = &fpriv->ctx_mgr;
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457

	mutex_lock(&mgr->lock);
	ctx = idr_find(&mgr->ctx_handles, id);
	if (ctx)
		kref_get(&ctx->refcount);
	mutex_unlock(&mgr->lock);
	return ctx;
}

int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
{
	if (ctx == NULL)
		return -EINVAL;

	kref_put(&ctx->refcount, amdgpu_ctx_do_release);
	return 0;
}
458

459 460 461
void amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx,
			  struct drm_sched_entity *entity,
			  struct dma_fence *fence, uint64_t* handle)
462
{
463 464
	struct amdgpu_ctx_entity *centity = to_amdgpu_ctx_entity(entity);
	uint64_t seq = centity->sequence;
465
	struct dma_fence *other = NULL;
466
	unsigned idx = 0;
467

468
	idx = seq & (amdgpu_sched_jobs - 1);
469
	other = centity->fences[idx];
470 471
	if (other)
		BUG_ON(!dma_fence_is_signaled(other));
472

473
	dma_fence_get(fence);
474 475

	spin_lock(&ctx->ring_lock);
476 477
	centity->fences[idx] = fence;
	centity->sequence++;
478 479
	spin_unlock(&ctx->ring_lock);

480
	dma_fence_put(other);
481 482
	if (handle)
		*handle = seq;
483 484
}

485
struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
486 487
				       struct drm_sched_entity *entity,
				       uint64_t seq)
488
{
489
	struct amdgpu_ctx_entity *centity = to_amdgpu_ctx_entity(entity);
490
	struct dma_fence *fence;
491 492

	spin_lock(&ctx->ring_lock);
493

M
Monk Liu 已提交
494
	if (seq == ~0ull)
495
		seq = centity->sequence - 1;
M
Monk Liu 已提交
496

497
	if (seq >= centity->sequence) {
498 499 500 501
		spin_unlock(&ctx->ring_lock);
		return ERR_PTR(-EINVAL);
	}

502

503
	if (seq + amdgpu_sched_jobs < centity->sequence) {
504 505 506 507
		spin_unlock(&ctx->ring_lock);
		return NULL;
	}

508
	fence = dma_fence_get(centity->fences[seq & (amdgpu_sched_jobs - 1)]);
509 510 511 512
	spin_unlock(&ctx->ring_lock);

	return fence;
}
513

514
void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
515
				  enum drm_sched_priority priority)
516
{
517
	unsigned num_entities = amdgput_ctx_total_num_entities();
518
	enum drm_sched_priority ctx_prio;
519
	unsigned i;
520 521 522

	ctx->override_priority = priority;

523
	ctx_prio = (ctx->override_priority == DRM_SCHED_PRIORITY_UNSET) ?
524 525
			ctx->init_priority : ctx->override_priority;

526 527
	for (i = 0; i < num_entities; i++) {
		struct drm_sched_entity *entity = &ctx->entities[0][i].entity;
528

529
		drm_sched_entity_set_priority(entity, ctx_prio);
530 531 532
	}
}

533 534
int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx,
			       struct drm_sched_entity *entity)
535
{
536 537 538
	struct amdgpu_ctx_entity *centity = to_amdgpu_ctx_entity(entity);
	unsigned idx = centity->sequence & (amdgpu_sched_jobs - 1);
	struct dma_fence *other = centity->fences[idx];
539 540 541

	if (other) {
		signed long r;
542
		r = dma_fence_wait(other, true);
543
		if (r < 0) {
544 545 546
			if (r != -ERESTARTSYS)
				DRM_ERROR("Error (%ld) waiting for fence!\n", r);

547 548 549 550 551 552 553
			return r;
		}
	}

	return 0;
}

554 555 556 557 558 559
void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
{
	mutex_init(&mgr->lock);
	idr_init(&mgr->ctx_handles);
}

560
long amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr, long timeout)
561
{
562
	unsigned num_entities = amdgput_ctx_total_num_entities();
563 564 565 566 567 568
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id, i;

	idp = &mgr->ctx_handles;

569
	mutex_lock(&mgr->lock);
570
	idr_for_each_entry(idp, ctx, id) {
571 572
		for (i = 0; i < num_entities; i++) {
			struct drm_sched_entity *entity;
573

574
			entity = &ctx->entities[0][i].entity;
575
			timeout = drm_sched_entity_flush(entity, timeout);
576
		}
577
	}
578
	mutex_unlock(&mgr->lock);
579
	return timeout;
580 581
}

582
void amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr)
583
{
584
	unsigned num_entities = amdgput_ctx_total_num_entities();
585 586 587 588 589 590 591
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id, i;

	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
592 593 594
		if (kref_read(&ctx->refcount) != 1) {
			DRM_ERROR("ctx %p is still alive\n", ctx);
			continue;
595
		}
596 597 598

		for (i = 0; i < num_entities; i++)
			drm_sched_entity_fini(&ctx->entities[0][i].entity);
599 600 601
	}
}

602 603 604 605 606 607
void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
{
	struct amdgpu_ctx *ctx;
	struct idr *idp;
	uint32_t id;

608
	amdgpu_ctx_mgr_entity_fini(mgr);
609

610 611 612
	idp = &mgr->ctx_handles;

	idr_for_each_entry(idp, ctx, id) {
613
		if (kref_put(&ctx->refcount, amdgpu_ctx_fini) != 1)
614 615 616 617 618 619
			DRM_ERROR("ctx %p is still alive\n", ctx);
	}

	idr_destroy(&mgr->ctx_handles);
	mutex_destroy(&mgr->lock);
}