iwl-tx.c 43.4 KB
Newer Older
1 2
/******************************************************************************
 *
3
 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28 29
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/

30
#include <linux/etherdevice.h>
31
#include <linux/sched.h>
32 33 34 35 36 37 38 39
#include <net/mac80211.h>
#include "iwl-eeprom.h"
#include "iwl-dev.h"
#include "iwl-core.h"
#include "iwl-sta.h"
#include "iwl-io.h"
#include "iwl-helpers.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
static const u16 default_tid_to_tx_fifo[] = {
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC0,
	IWL_TX_FIFO_AC0,
	IWL_TX_FIFO_AC1,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC2,
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_AC3,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_NONE,
	IWL_TX_FIFO_AC3
};

60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
				    struct iwl_dma_ptr *ptr, size_t size)
{
	ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

	pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
	memset(ptr, 0, sizeof(*ptr));
}

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
{
	u32 reg = 0;
	int ret = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
		return ret;

	/* if we're trying to save power */
	if (test_bit(STATUS_POWER_PMI, &priv->status)) {
		/* wake up nic if it's powered down ...
		 * uCode will wake up, and interrupt us again, so next
		 * time we'll skip this part. */
		reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);

		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
100
			IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
			iwl_set_bit(priv, CSR_GP_CNTRL,
				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
			return ret;
		}

		iwl_write_direct32(priv, HBUS_TARG_WRPTR,
				     txq->q.write_ptr | (txq_id << 8));

	/* else not in power-save mode, uCode will never sleep when we're
	 * trying to tx (during RFKILL, we're not trying to tx). */
	} else
		iwl_write32(priv, HBUS_TARG_WRPTR,
			    txq->q.write_ptr | (txq_id << 8));

	txq->need_update = 0;

	return ret;
}
EXPORT_SYMBOL(iwl_txq_update_write_ptr);


122 123 124 125 126 127 128 129
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
130
void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
131
{
132
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
133
	struct iwl_queue *q = &txq->q;
134
	struct pci_dev *dev = priv->pci_dev;
135
	int i, len;
136 137 138 139 140 141 142

	if (q->n_bd == 0)
		return;

	/* first, empty all BD's */
	for (; q->write_ptr != q->read_ptr;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
143
		priv->cfg->ops->lib->txq_free_tfd(priv, txq);
144

J
Johannes Berg 已提交
145
	len = sizeof(struct iwl_device_cmd) * q->n_window;
146 147

	/* De-alloc array of command/tx buffers */
148
	for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
149
		kfree(txq->cmd[i]);
150 151 152

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd)
153
		pci_free_consistent(dev, priv->hw_params.tfd_size *
T
Tomas Winkler 已提交
154
				    txq->q.n_bd, txq->tfds, txq->q.dma_addr);
155 156 157 158 159

	/* De-alloc array of per-TFD driver data */
	kfree(txq->txb);
	txq->txb = NULL;

J
Johannes Berg 已提交
160 161 162 163 164 165
	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

166 167 168
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}
169
EXPORT_SYMBOL(iwl_tx_queue_free);
170 171 172 173 174 175 176 177 178

/**
 * iwl_cmd_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
179
void iwl_cmd_queue_free(struct iwl_priv *priv)
180 181 182 183 184 185 186 187 188
{
	struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
	struct iwl_queue *q = &txq->q;
	struct pci_dev *dev = priv->pci_dev;
	int i, len;

	if (q->n_bd == 0)
		return;

J
Johannes Berg 已提交
189
	len = sizeof(struct iwl_device_cmd) * q->n_window;
190 191 192 193 194 195 196 197
	len += IWL_MAX_SCAN_SIZE;

	/* De-alloc array of command/tx buffers */
	for (i = 0; i <= TFD_CMD_SLOTS; i++)
		kfree(txq->cmd[i]);

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd)
198
		pci_free_consistent(dev, priv->hw_params.tfd_size *
T
Tomas Winkler 已提交
199
				    txq->q.n_bd, txq->tfds, txq->q.dma_addr);
200

201 202 203 204 205 206
	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

207 208 209
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}
210 211
EXPORT_SYMBOL(iwl_cmd_queue_free);

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 * See more detailed info in iwl-4965-hw.h.
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}
EXPORT_SYMBOL(iwl_queue_space);


253 254 255
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
256
static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
			  int count, int slots_num, u32 id)
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
	BUG_ON(!is_power_of_2(count));

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
	BUG_ON(!is_power_of_2(slots_num));

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

/**
 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
 */
static int iwl_tx_queue_alloc(struct iwl_priv *priv,
288
			      struct iwl_tx_queue *txq, u32 id)
289 290
{
	struct pci_dev *dev = priv->pci_dev;
291
	size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
292 293 294 295 296 297 298

	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
	if (id != IWL_CMD_QUEUE_NUM) {
		txq->txb = kmalloc(sizeof(txq->txb[0]) *
				   TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
		if (!txq->txb) {
299
			IWL_ERR(priv, "kmalloc for auxiliary BD "
300 301 302
				  "structures failed\n");
			goto error;
		}
303
	} else {
304
		txq->txb = NULL;
305
	}
306 307 308

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
309
	txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
310

T
Tomas Winkler 已提交
311
	if (!txq->tfds) {
312
		IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
		goto error;
	}
	txq->q.id = id;

	return 0;

 error:
	kfree(txq->txb);
	txq->txb = NULL;

	return -ENOMEM;
}

/**
 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
 */
329 330
int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
		      int slots_num, u32 txq_id)
331
{
332
	int i, len;
333
	int ret;
J
Johannes Berg 已提交
334
	int actual_slots = slots_num;
335 336 337 338 339 340 341 342 343

	/*
	 * Alloc buffer array for commands (Tx or other types of commands).
	 * For the command queue (#4), allocate command space + one big
	 * command for scan, since scan command is very huge; the system will
	 * not have two scans at the same time, so only one is needed.
	 * For normal Tx queues (all other queues), no super-size command
	 * space is needed.
	 */
J
Johannes Berg 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	if (txq_id == IWL_CMD_QUEUE_NUM)
		actual_slots++;

	txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
			    GFP_KERNEL);
	txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
			   GFP_KERNEL);

	if (!txq->meta || !txq->cmd)
		goto out_free_arrays;

	len = sizeof(struct iwl_device_cmd);
	for (i = 0; i < actual_slots; i++) {
		/* only happens for cmd queue */
		if (i == slots_num)
			len += IWL_MAX_SCAN_SIZE;
360

361
		txq->cmd[i] = kmalloc(len, GFP_KERNEL);
362
		if (!txq->cmd[i])
363
			goto err;
364
	}
365 366

	/* Alloc driver data array and TFD circular buffer */
367 368 369
	ret = iwl_tx_queue_alloc(priv, txq, txq_id);
	if (ret)
		goto err;
370 371 372

	txq->need_update = 0;

373 374 375 376
	/* aggregation TX queues will get their ID when aggregation begins */
	if (txq_id <= IWL_TX_FIFO_AC3)
		txq->swq_id = txq_id;

377 378 379 380 381 382 383 384
	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
	iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);

	/* Tell device where to find queue */
385
	priv->cfg->ops->lib->txq_init(priv, txq);
386 387

	return 0;
388
err:
J
Johannes Berg 已提交
389
	for (i = 0; i < actual_slots; i++)
390
		kfree(txq->cmd[i]);
J
Johannes Berg 已提交
391 392 393
out_free_arrays:
	kfree(txq->meta);
	kfree(txq->cmd);
394 395

	return -ENOMEM;
396
}
397 398
EXPORT_SYMBOL(iwl_tx_queue_init);

399 400 401 402 403 404 405 406 407 408 409
/**
 * iwl_hw_txq_ctx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
{
	int txq_id;

	/* Tx queues */
	for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
410 411 412 413
		if (txq_id == IWL_CMD_QUEUE_NUM)
			iwl_cmd_queue_free(priv);
		else
			iwl_tx_queue_free(priv, txq_id);
414

415 416 417
	iwl_free_dma_ptr(priv, &priv->kw);

	iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
418 419 420
}
EXPORT_SYMBOL(iwl_hw_txq_ctx_free);

421 422
/**
 * iwl_txq_ctx_reset - Reset TX queue context
T
Tomas Winkler 已提交
423
 * Destroys all DMA structures and initialize them again
424 425 426 427 428 429 430 431
 *
 * @param priv
 * @return error code
 */
int iwl_txq_ctx_reset(struct iwl_priv *priv)
{
	int ret = 0;
	int txq_id, slots_num;
432
	unsigned long flags;
433 434 435 436

	/* Free all tx/cmd queues and keep-warm buffer */
	iwl_hw_txq_ctx_free(priv);

437 438 439
	ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
				priv->hw_params.scd_bc_tbls_size);
	if (ret) {
440
		IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
441 442
		goto error_bc_tbls;
	}
443
	/* Alloc keep-warm buffer */
444
	ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
445
	if (ret) {
446
		IWL_ERR(priv, "Keep Warm allocation failed\n");
447 448
		goto error_kw;
	}
449
	spin_lock_irqsave(&priv->lock, flags);
450 451

	/* Turn off all Tx DMA fifos */
452 453
	priv->cfg->ops->lib->txq_set_sched(priv, 0);

454 455 456
	/* Tell NIC where to find the "keep warm" buffer */
	iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);

457 458 459
	spin_unlock_irqrestore(&priv->lock, flags);

	/* Alloc and init all Tx queues, including the command queue (#4) */
460 461 462 463 464 465
	for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
		slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
		ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
				       txq_id);
		if (ret) {
466
			IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
467 468 469 470 471 472 473 474
			goto error;
		}
	}

	return ret;

 error:
	iwl_hw_txq_ctx_free(priv);
475
	iwl_free_dma_ptr(priv, &priv->kw);
476
 error_kw:
477 478
	iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
 error_bc_tbls:
479 480
	return ret;
}
481

482 483 484 485 486
/**
 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
 */
void iwl_txq_ctx_stop(struct iwl_priv *priv)
{
487
	int ch;
488 489 490 491 492 493 494 495
	unsigned long flags;

	/* Turn off all Tx DMA fifos */
	spin_lock_irqsave(&priv->lock, flags);

	priv->cfg->ops->lib->txq_set_sched(priv, 0);

	/* Stop each Tx DMA channel, and wait for it to be idle */
496 497
	for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
		iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
498
		iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
499
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
500
				    1000);
501 502 503 504 505 506 507
	}
	spin_unlock_irqrestore(&priv->lock, flags);

	/* Deallocate memory for all Tx queues */
	iwl_hw_txq_ctx_free(priv);
}
EXPORT_SYMBOL(iwl_txq_ctx_stop);
508 509 510 511 512 513

/*
 * handle build REPLY_TX command notification.
 */
static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
				  struct iwl_tx_cmd *tx_cmd,
514
				  struct ieee80211_tx_info *info,
515
				  struct ieee80211_hdr *hdr,
516
				  u8 std_id)
517
{
518
	__le16 fc = hdr->frame_control;
519 520 521
	__le32 tx_flags = tx_cmd->tx_flags;

	tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
522
	if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
523
		tx_flags |= TX_CMD_FLG_ACK_MSK;
524
		if (ieee80211_is_mgmt(fc))
525
			tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
526
		if (ieee80211_is_probe_resp(fc) &&
527 528 529 530 531 532 533
		    !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
			tx_flags |= TX_CMD_FLG_TSF_MSK;
	} else {
		tx_flags &= (~TX_CMD_FLG_ACK_MSK);
		tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
	}

534
	if (ieee80211_is_back_req(fc))
535 536 537 538
		tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;


	tx_cmd->sta_id = std_id;
539
	if (ieee80211_has_morefrags(fc))
540 541
		tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;

542 543
	if (ieee80211_is_data_qos(fc)) {
		u8 *qc = ieee80211_get_qos_ctl(hdr);
544 545 546 547 548 549
		tx_cmd->tid_tspec = qc[0] & 0xf;
		tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
	} else {
		tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
	}

550
	priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
551 552 553 554 555

	if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
		tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;

	tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
556 557
	if (ieee80211_is_mgmt(fc)) {
		if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
			tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
		else
			tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
	} else {
		tx_cmd->timeout.pm_frame_timeout = 0;
	}

	tx_cmd->driver_txop = 0;
	tx_cmd->tx_flags = tx_flags;
	tx_cmd->next_frame_len = 0;
}

#define RTS_HCCA_RETRY_LIMIT		3
#define RTS_DFAULT_RETRY_LIMIT		60

static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
			      struct iwl_tx_cmd *tx_cmd,
575
			      struct ieee80211_tx_info *info,
576
			      __le16 fc, int is_hcca)
577
{
578
	u32 rate_flags;
T
Tomas Winkler 已提交
579
	int rate_idx;
580 581
	u8 rts_retry_limit;
	u8 data_retry_limit;
582
	u8 rate_plcp;
583

584
	/* Set retry limit on DATA packets and Probe Responses*/
585 586
	if (priv->data_retry_limit != -1)
		data_retry_limit = priv->data_retry_limit;
587 588 589 590 591
	else if (ieee80211_is_probe_resp(fc))
		data_retry_limit = 3;
	else
		data_retry_limit = IWL_DEFAULT_TX_RETRY;
	tx_cmd->data_retry_limit = data_retry_limit;
592

593 594 595 596 597 598
	/* Set retry limit on RTS packets */
	rts_retry_limit = (is_hcca) ?  RTS_HCCA_RETRY_LIMIT :
		RTS_DFAULT_RETRY_LIMIT;
	if (data_retry_limit < rts_retry_limit)
		rts_retry_limit = data_retry_limit;
	tx_cmd->rts_retry_limit = rts_retry_limit;
599

600 601
	/* DATA packets will use the uCode station table for rate/antenna
	 * selection */
602 603 604
	if (ieee80211_is_data(fc)) {
		tx_cmd->initial_rate_index = 0;
		tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
		return;
	}

	/**
	 * If the current TX rate stored in mac80211 has the MCS bit set, it's
	 * not really a TX rate.  Thus, we use the lowest supported rate for
	 * this band.  Also use the lowest supported rate if the stored rate
	 * index is invalid.
	 */
	rate_idx = info->control.rates[0].idx;
	if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
			(rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
		rate_idx = rate_lowest_index(&priv->bands[info->band],
				info->control.sta);
	/* For 5 GHZ band, remap mac80211 rate indices into driver indices */
	if (info->band == IEEE80211_BAND_5GHZ)
		rate_idx += IWL_FIRST_OFDM_RATE;
	/* Get PLCP rate for tx_cmd->rate_n_flags */
	rate_plcp = iwl_rates[rate_idx].plcp;
	/* Zero out flags for this packet */
	rate_flags = 0;
626

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
	/* Set CCK flag as needed */
	if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
		rate_flags |= RATE_MCS_CCK_MSK;

	/* Set up RTS and CTS flags for certain packets */
	switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
	case cpu_to_le16(IEEE80211_STYPE_AUTH):
	case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
	case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
	case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
		if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
			tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
			tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
		}
		break;
	default:
		break;
644 645
	}

646 647 648 649 650
	/* Set up antennas */
	priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
	rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);

	/* Set the rate in the TX cmd */
651
	tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
652 653 654
}

static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
655
				      struct ieee80211_tx_info *info,
656 657 658 659
				      struct iwl_tx_cmd *tx_cmd,
				      struct sk_buff *skb_frag,
				      int sta_id)
{
660
	struct ieee80211_key_conf *keyconf = info->control.hw_key;
661

662
	switch (keyconf->alg) {
663 664
	case ALG_CCMP:
		tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
665
		memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
666
		if (info->flags & IEEE80211_TX_CTL_AMPDU)
667
			tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
668
		IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
669 670 671 672
		break;

	case ALG_TKIP:
		tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
673
		ieee80211_get_tkip_key(keyconf, skb_frag,
674
			IEEE80211_TKIP_P2_KEY, tx_cmd->key);
675
		IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
676 677 678 679
		break;

	case ALG_WEP:
		tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
680 681 682 683 684 685
			(keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);

		if (keyconf->keylen == WEP_KEY_LEN_128)
			tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;

		memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
686

687
		IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
688
			     "with key %d\n", keyconf->keyidx);
689 690 691
		break;

	default:
T
Tomas Winkler 已提交
692
		IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
693 694 695 696 697 698 699
		break;
	}
}

/*
 * start REPLY_TX command process
 */
700
int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
701 702
{
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
703
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
T
Tomas Winkler 已提交
704 705
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
J
Johannes Berg 已提交
706 707
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
T
Tomas Winkler 已提交
708 709
	struct iwl_tx_cmd *tx_cmd;
	int swq_id, txq_id;
710 711 712
	dma_addr_t phys_addr;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
713
	u16 len, len_org;
714
	u16 seq_number = 0;
715
	__le16 fc;
716
	u8 hdr_len;
T
Tomas Winkler 已提交
717
	u8 sta_id;
718 719 720 721 722 723 724 725
	u8 wait_write_ptr = 0;
	u8 tid = 0;
	u8 *qc = NULL;
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&priv->lock, flags);
	if (iwl_is_rfkill(priv)) {
726
		IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
727 728 729
		goto drop_unlock;
	}

730
	fc = hdr->frame_control;
731 732 733

#ifdef CONFIG_IWLWIFI_DEBUG
	if (ieee80211_is_auth(fc))
734
		IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
735
	else if (ieee80211_is_assoc_req(fc))
736
		IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
737
	else if (ieee80211_is_reassoc_req(fc))
738
		IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
739 740
#endif

741
	/* drop all non-injected data frame if we are not associated */
742
	if (ieee80211_is_data(fc) &&
743
	    !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
744
	    (!iwl_is_associated(priv) ||
745
	     ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
746
	     !priv->assoc_station_added)) {
747
		IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
748 749 750
		goto drop_unlock;
	}

751
	hdr_len = ieee80211_hdrlen(fc);
752 753

	/* Find (or create) index into station table for destination station */
754 755 756 757
	if (info->flags & IEEE80211_TX_CTL_INJECTED)
		sta_id = priv->hw_params.bcast_sta_id;
	else
		sta_id = iwl_get_sta_id(priv, hdr);
758
	if (sta_id == IWL_INVALID_STATION) {
759
		IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
J
Johannes Berg 已提交
760
			       hdr->addr1);
J
Johannes Berg 已提交
761
		goto drop_unlock;
762 763
	}

764
	IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
765

766
	txq_id = skb_get_queue_mapping(skb);
767 768
	if (ieee80211_is_data_qos(fc)) {
		qc = ieee80211_get_qos_ctl(hdr);
769
		tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
770 771
		if (unlikely(tid >= MAX_TID_COUNT))
			goto drop_unlock;
T
Tomas Winkler 已提交
772 773 774
		seq_number = priv->stations[sta_id].tid[tid].seq_number;
		seq_number &= IEEE80211_SCTL_SEQ;
		hdr->seq_ctrl = hdr->seq_ctrl &
775
				cpu_to_le16(IEEE80211_SCTL_FRAG);
T
Tomas Winkler 已提交
776
		hdr->seq_ctrl |= cpu_to_le16(seq_number);
777 778
		seq_number += 0x10;
		/* aggregation is on for this <sta,tid> */
779
		if (info->flags & IEEE80211_TX_CTL_AMPDU)
780 781 782 783
			txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
	}

	txq = &priv->txq[txq_id];
784
	swq_id = txq->swq_id;
785 786
	q = &txq->q;

J
Johannes Berg 已提交
787 788 789 790 791
	if (unlikely(iwl_queue_space(q) < q->high_mark))
		goto drop_unlock;

	if (ieee80211_is_data_qos(fc))
		priv->stations[sta_id].tid[tid].tfds_in_queue++;
792 793 794 795 796 797

	/* Set up driver data for this TFD */
	memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
	txq->txb[q->write_ptr].skb[0] = skb;

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
798
	out_cmd = txq->cmd[q->write_ptr];
J
Johannes Berg 已提交
799
	out_meta = &txq->meta[q->write_ptr];
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	tx_cmd = &out_cmd->cmd.tx;
	memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
	memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));

	/*
	 * Set up the Tx-command (not MAC!) header.
	 * Store the chosen Tx queue and TFD index within the sequence field;
	 * after Tx, uCode's Tx response will return this value so driver can
	 * locate the frame within the tx queue and do post-tx processing.
	 */
	out_cmd->hdr.cmd = REPLY_TX;
	out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));

	/* Copy MAC header from skb into command buffer */
	memcpy(tx_cmd->hdr, hdr, hdr_len);

R
Reinette Chatre 已提交
817 818 819 820 821 822 823 824 825 826

	/* Total # bytes to be transmitted */
	len = (u16)skb->len;
	tx_cmd->len = cpu_to_le16(len);

	if (info->control.hw_key)
		iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);

	/* TODO need this for burst mode later on */
	iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
827
	iwl_dbg_log_tx_data_frame(priv, len, hdr);
R
Reinette Chatre 已提交
828 829

	/* set is_hcca to 0; it probably will never be implemented */
830
	iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
R
Reinette Chatre 已提交
831

832
	iwl_update_stats(priv, true, fc, len);
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;

	len_org = len;
	len = (len + 3) & ~3;

	if (len_org != len)
		len_org = 1;
	else
		len_org = 0;

R
Reinette Chatre 已提交
853 854 855 856
	/* Tell NIC about any 2-byte padding after MAC header */
	if (len_org)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

857 858
	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
T
Tomas Winkler 已提交
859
	txcmd_phys = pci_map_single(priv->pci_dev,
R
Reinette Chatre 已提交
860
				    &out_cmd->hdr, len,
861
				    PCI_DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
862 863
	pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
	pci_unmap_len_set(out_meta, len, len);
864 865
	/* Add buffer containing Tx command and MAC(!) header to TFD's
	 * first entry */
866 867
	priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
						   txcmd_phys, len, 1, 0);
868

R
Reinette Chatre 已提交
869 870 871 872 873 874 875 876
	if (!ieee80211_has_morefrags(hdr->frame_control)) {
		txq->need_update = 1;
		if (qc)
			priv->stations[sta_id].tid[tid].seq_number = seq_number;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}
877 878 879 880 881 882 883

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	len = skb->len - hdr_len;
	if (len) {
		phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
					   len, PCI_DMA_TODEVICE);
884 885 886
		priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
							   phys_addr, len,
							   0, 0);
887 888 889
	}

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
R
Reinette Chatre 已提交
890 891 892 893 894 895 896
				offsetof(struct iwl_tx_cmd, scratch);

	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	/* take back ownership of DMA buffer to enable update */
	pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
				    len, PCI_DMA_BIDIRECTIONAL);
897
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
T
Tomas Winkler 已提交
898
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
899

900 901 902
	IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
		     le16_to_cpu(out_cmd->hdr.sequence));
	IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
903 904
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
905 906

	/* Set up entry for this TFD in Tx byte-count array */
907 908
	if (info->flags & IEEE80211_TX_CTL_AMPDU)
		priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
R
Reinette Chatre 已提交
909 910 911 912
						     le16_to_cpu(tx_cmd->len));

	pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
				       len, PCI_DMA_BIDIRECTIONAL);
913 914 915 916 917 918 919 920 921

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
	ret = iwl_txq_update_write_ptr(priv, txq);
	spin_unlock_irqrestore(&priv->lock, flags);

	if (ret)
		return ret;

922
	if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
923 924 925 926 927
		if (wait_write_ptr) {
			spin_lock_irqsave(&priv->lock, flags);
			txq->need_update = 1;
			iwl_txq_update_write_ptr(priv, txq);
			spin_unlock_irqrestore(&priv->lock, flags);
928
		} else {
929
			iwl_stop_queue(priv, txq->swq_id);
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
		}
	}

	return 0;

drop_unlock:
	spin_unlock_irqrestore(&priv->lock, flags);
	return -1;
}
EXPORT_SYMBOL(iwl_tx_skb);

/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
{
	struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
956 957
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
958 959
	dma_addr_t phys_addr;
	unsigned long flags;
T
Tomas Winkler 已提交
960 961 962
	int len, ret;
	u32 idx;
	u16 fix_size;
963 964 965 966 967 968 969 970

	cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
	fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));

	/* If any of the command structures end up being larger than
	 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
	 * we will need to increase the size of the TFD entries */
	BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
J
Johannes Berg 已提交
971
	       !(cmd->flags & CMD_SIZE_HUGE));
972 973

	if (iwl_is_rfkill(priv)) {
974
		IWL_DEBUG_INFO(priv, "Not sending command - RF KILL\n");
975 976 977
		return -EIO;
	}

J
Johannes Berg 已提交
978
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
979
		IWL_ERR(priv, "No space for Tx\n");
980 981 982 983 984
		return -ENOSPC;
	}

	spin_lock_irqsave(&priv->hcmd_lock, flags);

J
Johannes Berg 已提交
985
	idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
986
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
987 988
	out_meta = &txq->meta[idx];

989
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
990 991 992 993 994
	out_meta->flags = cmd->flags;
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
	if (cmd->flags & CMD_ASYNC)
		out_meta->callback = cmd->callback;
995 996 997 998 999 1000 1001 1002 1003 1004

	out_cmd->hdr.cmd = cmd->id;
	memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);

	/* At this point, the out_cmd now has all of the incoming cmd
	 * information */

	out_cmd->hdr.flags = 0;
	out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
			INDEX_TO_SEQ(q->write_ptr));
J
Johannes Berg 已提交
1005
	if (cmd->flags & CMD_SIZE_HUGE)
1006
		out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
J
Johannes Berg 已提交
1007
	len = sizeof(struct iwl_device_cmd);
R
Reinette Chatre 已提交
1008
	len += (idx == TFD_CMD_SLOTS) ?  IWL_MAX_SCAN_SIZE : 0;
T
Tomas Winkler 已提交
1009

1010

1011 1012 1013 1014
#ifdef CONFIG_IWLWIFI_DEBUG
	switch (out_cmd->hdr.cmd) {
	case REPLY_TX_LINK_QUALITY_CMD:
	case SENSITIVITY_CMD:
1015
		IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
1016 1017 1018 1019 1020 1021 1022
				"%d bytes at %d[%d]:%d\n",
				get_cmd_string(out_cmd->hdr.cmd),
				out_cmd->hdr.cmd,
				le16_to_cpu(out_cmd->hdr.sequence), fix_size,
				q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
				break;
	default:
1023
		IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
1024 1025 1026 1027 1028 1029 1030
				"%d bytes at %d[%d]:%d\n",
				get_cmd_string(out_cmd->hdr.cmd),
				out_cmd->hdr.cmd,
				le16_to_cpu(out_cmd->hdr.sequence), fix_size,
				q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
	}
#endif
1031 1032
	txq->need_update = 1;

1033 1034 1035
	if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
		/* Set up entry in queue's byte count circular buffer */
		priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
1036

R
Reinette Chatre 已提交
1037 1038
	phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
				   fix_size, PCI_DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
1039 1040
	pci_unmap_addr_set(out_meta, mapping, phys_addr);
	pci_unmap_len_set(out_meta, len, fix_size);
R
Reinette Chatre 已提交
1041 1042 1043 1044 1045

	priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
						   phys_addr, fix_size, 1,
						   U32_PAD(cmd->len));

1046 1047 1048 1049 1050 1051 1052 1053
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
	ret = iwl_txq_update_write_ptr(priv, txq);

	spin_unlock_irqrestore(&priv->hcmd_lock, flags);
	return ret ? ret : idx;
}

1054 1055 1056 1057 1058 1059 1060 1061
int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	struct iwl_tx_info *tx_info;
	int nfreed = 0;

	if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
1062
		IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1063 1064 1065 1066 1067
			  "is out of range [0-%d] %d %d.\n", txq_id,
			  index, q->n_bd, q->write_ptr, q->read_ptr);
		return 0;
	}

T
Tomas Winkler 已提交
1068 1069 1070
	for (index = iwl_queue_inc_wrap(index, q->n_bd);
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1071 1072 1073 1074 1075

		tx_info = &txq->txb[txq->q.read_ptr];
		ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
		tx_info->skb[0] = NULL;

1076 1077 1078
		if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
			priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);

1079
		priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
		nfreed++;
	}
	return nfreed;
}
EXPORT_SYMBOL(iwl_tx_queue_reclaim);


/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
T
Tomas Winkler 已提交
1094 1095
static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
				   int idx, int cmd_idx)
1096 1097 1098 1099 1100
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

T
Tomas Winkler 已提交
1101
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
1102
		IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1103
			  "is out of range [0-%d] %d %d.\n", txq_id,
T
Tomas Winkler 已提交
1104
			  idx, q->n_bd, q->write_ptr, q->read_ptr);
1105 1106 1107
		return;
	}

T
Tomas Winkler 已提交
1108
	pci_unmap_single(priv->pci_dev,
J
Johannes Berg 已提交
1109 1110
		pci_unmap_addr(&txq->meta[cmd_idx], mapping),
		pci_unmap_len(&txq->meta[cmd_idx], len),
1111
		PCI_DMA_BIDIRECTIONAL);
T
Tomas Winkler 已提交
1112 1113 1114

	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1115

T
Tomas Winkler 已提交
1116
		if (nfreed++ > 0) {
1117
			IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
1118 1119 1120
					q->write_ptr, q->read_ptr);
			queue_work(priv->workqueue, &priv->restart);
		}
1121

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
{
	struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
1140
	bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
J
Johannes Berg 已提交
1141 1142
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
1143 1144 1145 1146

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
1147
	if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
1148 1149 1150 1151
		 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
		  txq_id, sequence,
		  priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
		  priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1152
		iwl_print_hex_error(priv, pkt, 32);
1153
		return;
1154
	}
1155 1156

	cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
1157
	cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
J
Johannes Berg 已提交
1158
	meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
1159 1160

	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
1161 1162
	if (meta->flags & CMD_WANT_SKB) {
		meta->source->reply_skb = rxb->skb;
1163
		rxb->skb = NULL;
1164 1165
	} else if (meta->callback)
		meta->callback(priv, cmd, rxb->skb);
1166

T
Tomas Winkler 已提交
1167
	iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
1168

J
Johannes Berg 已提交
1169
	if (!(meta->flags & CMD_ASYNC)) {
1170 1171 1172 1173 1174 1175
		clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
		wake_up_interruptible(&priv->wait_command_queue);
	}
}
EXPORT_SYMBOL(iwl_tx_cmd_complete);

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
/*
 * Find first available (lowest unused) Tx Queue, mark it "active".
 * Called only when finding queue for aggregation.
 * Should never return anything < 7, because they should already
 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
 */
static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
{
	int txq_id;

	for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
		if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
			return txq_id;
	return -1;
}

int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
{
	int sta_id;
	int tx_fifo;
	int txq_id;
	int ret;
	unsigned long flags;
	struct iwl_tid_data *tid_data;

	if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
		tx_fifo = default_tid_to_tx_fifo[tid];
	else
		return -EINVAL;

1206
	IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
J
Johannes Berg 已提交
1207
			__func__, ra, tid);
1208 1209

	sta_id = iwl_find_station(priv, ra);
1210 1211
	if (sta_id == IWL_INVALID_STATION) {
		IWL_ERR(priv, "Start AGG on invalid station\n");
1212
		return -ENXIO;
1213
	}
R
Roel Kluin 已提交
1214 1215
	if (unlikely(tid >= MAX_TID_COUNT))
		return -EINVAL;
1216 1217

	if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
1218
		IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
1219 1220 1221 1222
		return -ENXIO;
	}

	txq_id = iwl_txq_ctx_activate_free(priv);
1223 1224
	if (txq_id == -1) {
		IWL_ERR(priv, "No free aggregation queue available\n");
1225
		return -ENXIO;
1226
	}
1227 1228 1229 1230 1231

	spin_lock_irqsave(&priv->sta_lock, flags);
	tid_data = &priv->stations[sta_id].tid[tid];
	*ssn = SEQ_TO_SN(tid_data->seq_number);
	tid_data->agg.txq_id = txq_id;
1232
	priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
1233 1234 1235 1236 1237 1238 1239 1240
	spin_unlock_irqrestore(&priv->sta_lock, flags);

	ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
						  sta_id, tid, *ssn);
	if (ret)
		return ret;

	if (tid_data->tfds_in_queue == 0) {
1241
		IWL_DEBUG_HT(priv, "HW queue is empty\n");
1242 1243 1244
		tid_data->agg.state = IWL_AGG_ON;
		ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
	} else {
1245
		IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
			     tid_data->tfds_in_queue);
		tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
	}
	return ret;
}
EXPORT_SYMBOL(iwl_tx_agg_start);

int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
{
	int tx_fifo_id, txq_id, sta_id, ssn = -1;
	struct iwl_tid_data *tid_data;
	int ret, write_ptr, read_ptr;
	unsigned long flags;

	if (!ra) {
1261
		IWL_ERR(priv, "ra = NULL\n");
1262 1263 1264
		return -EINVAL;
	}

1265 1266 1267
	if (unlikely(tid >= MAX_TID_COUNT))
		return -EINVAL;

1268 1269 1270 1271 1272 1273 1274
	if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
		tx_fifo_id = default_tid_to_tx_fifo[tid];
	else
		return -EINVAL;

	sta_id = iwl_find_station(priv, ra);

1275 1276
	if (sta_id == IWL_INVALID_STATION) {
		IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
1277
		return -ENXIO;
1278
	}
1279 1280

	if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
1281
		IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
1282 1283 1284 1285 1286 1287 1288 1289 1290

	tid_data = &priv->stations[sta_id].tid[tid];
	ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
	txq_id = tid_data->agg.txq_id;
	write_ptr = priv->txq[txq_id].q.write_ptr;
	read_ptr = priv->txq[txq_id].q.read_ptr;

	/* The queue is not empty */
	if (write_ptr != read_ptr) {
1291
		IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
1292 1293 1294 1295 1296
		priv->stations[sta_id].tid[tid].agg.state =
				IWL_EMPTYING_HW_QUEUE_DELBA;
		return 0;
	}

1297
	IWL_DEBUG_HT(priv, "HW queue is empty\n");
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
	priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;

	spin_lock_irqsave(&priv->lock, flags);
	ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
						   tx_fifo_id);
	spin_unlock_irqrestore(&priv->lock, flags);

	if (ret)
		return ret;

	ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);

	return 0;
}
EXPORT_SYMBOL(iwl_tx_agg_stop);

int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
{
	struct iwl_queue *q = &priv->txq[txq_id].q;
	u8 *addr = priv->stations[sta_id].sta.sta.addr;
	struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];

	switch (priv->stations[sta_id].tid[tid].agg.state) {
	case IWL_EMPTYING_HW_QUEUE_DELBA:
		/* We are reclaiming the last packet of the */
		/* aggregated HW queue */
T
Tomas Winkler 已提交
1324 1325
		if ((txq_id  == tid_data->agg.txq_id) &&
		    (q->read_ptr == q->write_ptr)) {
1326 1327
			u16 ssn = SEQ_TO_SN(tid_data->seq_number);
			int tx_fifo = default_tid_to_tx_fifo[tid];
1328
			IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
1329 1330 1331 1332 1333 1334 1335 1336 1337
			priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
							     ssn, tx_fifo);
			tid_data->agg.state = IWL_AGG_OFF;
			ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
		}
		break;
	case IWL_EMPTYING_HW_QUEUE_ADDBA:
		/* We are reclaiming the last packet of the queue */
		if (tid_data->tfds_in_queue == 0) {
1338
			IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
1339 1340 1341 1342 1343 1344 1345 1346 1347
			tid_data->agg.state = IWL_AGG_ON;
			ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
		}
		break;
	}
	return 0;
}
EXPORT_SYMBOL(iwl_txq_check_empty);

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
/**
 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
 *
 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
 * ACK vs. not.  This gets sent to mac80211, then to rate scaling algo.
 */
static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
				 struct iwl_ht_agg *agg,
				 struct iwl_compressed_ba_resp *ba_resp)

{
	int i, sh, ack;
	u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
	u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
	u64 bitmap;
	int successes = 0;
	struct ieee80211_tx_info *info;

	if (unlikely(!agg->wait_for_ba))  {
1367
		IWL_ERR(priv, "Received BA when not expected\n");
1368 1369 1370 1371 1372
		return -EINVAL;
	}

	/* Mark that the expected block-ack response arrived */
	agg->wait_for_ba = 0;
1373
	IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
1374 1375

	/* Calculate shift to align block-ack bits with our Tx window bits */
T
Tomas Winkler 已提交
1376
	sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
1377 1378 1379 1380 1381 1382 1383
	if (sh < 0) /* tbw something is wrong with indices */
		sh += 0x100;

	/* don't use 64-bit values for now */
	bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;

	if (agg->frame_count > (64 - sh)) {
1384
		IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
		return -1;
	}

	/* check for success or failure according to the
	 * transmitted bitmap and block-ack bitmap */
	bitmap &= agg->bitmap;

	/* For each frame attempted in aggregation,
	 * update driver's record of tx frame's status. */
	for (i = 0; i < agg->frame_count ; i++) {
1395
		ack = bitmap & (1ULL << i);
1396
		successes += !!ack;
1397
		IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
1398
			ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
			agg->start_idx + i);
	}

	info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
	memset(&info->status, 0, sizeof(info->status));
	info->flags = IEEE80211_TX_STAT_ACK;
	info->flags |= IEEE80211_TX_STAT_AMPDU;
	info->status.ampdu_ack_map = successes;
	info->status.ampdu_ack_len = agg->frame_count;
	iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);

1410
	IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427

	return 0;
}

/**
 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
 *
 * Handles block-acknowledge notification from device, which reports success
 * of frames sent via aggregation.
 */
void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
					   struct iwl_rx_mem_buffer *rxb)
{
	struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
	struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
	struct iwl_tx_queue *txq = NULL;
	struct iwl_ht_agg *agg;
T
Tomas Winkler 已提交
1428 1429 1430
	int index;
	int sta_id;
	int tid;
1431 1432 1433 1434 1435 1436 1437 1438 1439

	/* "flow" corresponds to Tx queue */
	u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);

	/* "ssn" is start of block-ack Tx window, corresponds to index
	 * (in Tx queue's circular buffer) of first TFD/frame in window */
	u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);

	if (scd_flow >= priv->hw_params.max_txq_num) {
1440 1441
		IWL_ERR(priv,
			"BUG_ON scd_flow is bigger than number of queues\n");
1442 1443 1444 1445
		return;
	}

	txq = &priv->txq[scd_flow];
T
Tomas Winkler 已提交
1446 1447 1448
	sta_id = ba_resp->sta_id;
	tid = ba_resp->tid;
	agg = &priv->stations[sta_id].tid[tid].agg;
1449 1450 1451 1452 1453 1454

	/* Find index just before block-ack window */
	index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);

	/* TODO: Need to get this copy more safely - now good for debug */

1455
	IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
1456 1457
			   "sta_id = %d\n",
			   agg->wait_for_ba,
J
Johannes Berg 已提交
1458
			   (u8 *) &ba_resp->sta_addr_lo32,
1459
			   ba_resp->sta_id);
1460
	IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
1461 1462 1463 1464 1465 1466
			   "%d, scd_ssn = %d\n",
			   ba_resp->tid,
			   ba_resp->seq_ctl,
			   (unsigned long long)le64_to_cpu(ba_resp->bitmap),
			   ba_resp->scd_flow,
			   ba_resp->scd_ssn);
1467
	IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
			   agg->start_idx,
			   (unsigned long long)agg->bitmap);

	/* Update driver's record of ACK vs. not for each frame in window */
	iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);

	/* Release all TFDs before the SSN, i.e. all TFDs in front of
	 * block-ack window (we assume that they've been successfully
	 * transmitted ... if not, it's too late anyway). */
	if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
		/* calculate mac80211 ampdu sw queue to wake */
		int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
T
Tomas Winkler 已提交
1480 1481 1482 1483 1484
		priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;

		if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
		    priv->mac80211_registered &&
		    (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
1485
			iwl_wake_queue(priv, txq->swq_id);
T
Tomas Winkler 已提交
1486 1487

		iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
1488 1489 1490 1491
	}
}
EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);

1492
#ifdef CONFIG_IWLWIFI_DEBUG
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x

const char *iwl_get_tx_fail_reason(u32 status)
{
	switch (status & TX_STATUS_MSK) {
	case TX_STATUS_SUCCESS:
		return "SUCCESS";
		TX_STATUS_ENTRY(SHORT_LIMIT);
		TX_STATUS_ENTRY(LONG_LIMIT);
		TX_STATUS_ENTRY(FIFO_UNDERRUN);
		TX_STATUS_ENTRY(MGMNT_ABORT);
		TX_STATUS_ENTRY(NEXT_FRAG);
		TX_STATUS_ENTRY(LIFE_EXPIRE);
		TX_STATUS_ENTRY(DEST_PS);
		TX_STATUS_ENTRY(ABORTED);
		TX_STATUS_ENTRY(BT_RETRY);
		TX_STATUS_ENTRY(STA_INVALID);
		TX_STATUS_ENTRY(FRAG_DROPPED);
		TX_STATUS_ENTRY(TID_DISABLE);
		TX_STATUS_ENTRY(FRAME_FLUSHED);
		TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
		TX_STATUS_ENTRY(TX_LOCKED);
		TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
	}

	return "UNKNOWN";
}
EXPORT_SYMBOL(iwl_get_tx_fail_reason);
#endif /* CONFIG_IWLWIFI_DEBUG */