irq-mxs.c 3.3 KB
Newer Older
S
Shawn Guo 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/irq.h>
22
#include <linux/irqchip.h>
23
#include <linux/irqdomain.h>
S
Shawn Guo 已提交
24
#include <linux/io.h>
25
#include <linux/of.h>
26
#include <linux/of_address.h>
27
#include <linux/of_irq.h>
28
#include <linux/stmp_device.h>
S
Shawn Guo 已提交
29
#include <asm/exception.h>
S
Shawn Guo 已提交
30 31 32 33

#define HW_ICOLL_VECTOR				0x0000
#define HW_ICOLL_LEVELACK			0x0010
#define HW_ICOLL_CTRL				0x0020
S
Shawn Guo 已提交
34
#define HW_ICOLL_STAT_OFFSET			0x0070
S
Shawn Guo 已提交
35 36 37 38 39
#define HW_ICOLL_INTERRUPTn_SET(n)		(0x0124 + (n) * 0x10)
#define HW_ICOLL_INTERRUPTn_CLR(n)		(0x0128 + (n) * 0x10)
#define BM_ICOLL_INTERRUPTn_ENABLE		0x00000004
#define BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0	0x1

40 41
#define ICOLL_NUM_IRQS		128

42
static void __iomem *icoll_base;
43
static struct irq_domain *icoll_domain;
S
Shawn Guo 已提交
44

45
static void icoll_ack_irq(struct irq_data *d)
S
Shawn Guo 已提交
46 47 48 49 50 51 52 53 54 55
{
	/*
	 * The Interrupt Collector is able to prioritize irqs.
	 * Currently only level 0 is used. So acking can use
	 * BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 unconditionally.
	 */
	__raw_writel(BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0,
			icoll_base + HW_ICOLL_LEVELACK);
}

56
static void icoll_mask_irq(struct irq_data *d)
S
Shawn Guo 已提交
57 58
{
	__raw_writel(BM_ICOLL_INTERRUPTn_ENABLE,
59
			icoll_base + HW_ICOLL_INTERRUPTn_CLR(d->hwirq));
S
Shawn Guo 已提交
60 61
}

62
static void icoll_unmask_irq(struct irq_data *d)
S
Shawn Guo 已提交
63 64
{
	__raw_writel(BM_ICOLL_INTERRUPTn_ENABLE,
65
			icoll_base + HW_ICOLL_INTERRUPTn_SET(d->hwirq));
S
Shawn Guo 已提交
66 67 68
}

static struct irq_chip mxs_icoll_chip = {
69 70 71
	.irq_ack = icoll_ack_irq,
	.irq_mask = icoll_mask_irq,
	.irq_unmask = icoll_unmask_irq,
S
Shawn Guo 已提交
72 73
};

S
Shawn Guo 已提交
74 75 76 77
asmlinkage void __exception_irq_entry icoll_handle_irq(struct pt_regs *regs)
{
	u32 irqnr;

78 79
	irqnr = __raw_readl(icoll_base + HW_ICOLL_STAT_OFFSET);
	__raw_writel(irqnr, icoll_base + HW_ICOLL_VECTOR);
80
	handle_domain_irq(icoll_domain, irqnr, regs);
S
Shawn Guo 已提交
81 82
}

83 84
static int icoll_irq_domain_map(struct irq_domain *d, unsigned int virq,
				irq_hw_number_t hw)
S
Shawn Guo 已提交
85
{
86 87 88 89 90
	irq_set_chip_and_handler(virq, &mxs_icoll_chip, handle_level_irq);
	set_irq_flags(virq, IRQF_VALID);

	return 0;
}
S
Shawn Guo 已提交
91

92
static const struct irq_domain_ops icoll_irq_domain_ops = {
93 94 95 96
	.map = icoll_irq_domain_map,
	.xlate = irq_domain_xlate_onecell,
};

97
static int __init icoll_of_init(struct device_node *np,
98 99
			  struct device_node *interrupt_parent)
{
100 101 102
	icoll_base = of_iomap(np, 0);
	WARN_ON(!icoll_base);

S
Shawn Guo 已提交
103 104 105 106
	/*
	 * Interrupt Collector reset, which initializes the priority
	 * for each irq to level 0.
	 */
107
	stmp_reset_block(icoll_base + HW_ICOLL_CTRL);
S
Shawn Guo 已提交
108

109 110
	icoll_domain = irq_domain_add_linear(np, ICOLL_NUM_IRQS,
					     &icoll_irq_domain_ops, NULL);
111
	return icoll_domain ? 0 : -ENODEV;
112
}
113
IRQCHIP_DECLARE(mxs, "fsl,icoll", icoll_of_init);