cpufreq.c 13.6 KB
Newer Older
1
/* linux/arch/arm/mach-exynos4/cpufreq.c
S
Sunyoung Kang 已提交
2
 *
3
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
S
Sunyoung Kang 已提交
4 5
 *		http://www.samsung.com
 *
6
 * EXYNOS4 - CPU frequency scaling support
S
Sunyoung Kang 已提交
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/err.h>
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/regulator/consumer.h>
#include <linux/cpufreq.h>

#include <mach/map.h>
#include <mach/regs-clock.h>
#include <mach/regs-mem.h>

#include <plat/clock.h>
S
Sangwook Ju 已提交
27
#include <plat/pm.h>
S
Sunyoung Kang 已提交
28 29 30 31 32 33 34 35 36 37 38 39

static struct clk *cpu_clk;
static struct clk *moutcore;
static struct clk *mout_mpll;
static struct clk *mout_apll;

static struct regulator *arm_regulator;
static struct regulator *int_regulator;

static struct cpufreq_freqs freqs;
static unsigned int memtype;

40
enum exynos4_memory_type {
S
Sunyoung Kang 已提交
41 42 43 44 45 46
	DDR2 = 4,
	LPDDR2,
	DDR3,
};

enum cpufreq_level_index {
S
Sangwook Ju 已提交
47
	L0, L1, L2, L3, CPUFREQ_LEVEL_END,
S
Sunyoung Kang 已提交
48 49
};

50
static struct cpufreq_frequency_table exynos4_freq_table[] = {
S
Sunyoung Kang 已提交
51 52 53
	{L0, 1000*1000},
	{L1, 800*1000},
	{L2, 400*1000},
S
Sangwook Ju 已提交
54
	{L3, 100*1000},
S
Sunyoung Kang 已提交
55 56 57
	{0, CPUFREQ_TABLE_END},
};

S
Sangwook Ju 已提交
58
static unsigned int clkdiv_cpu0[CPUFREQ_LEVEL_END][7] = {
S
Sunyoung Kang 已提交
59 60 61 62 63 64 65
	/*
	 * Clock divider value for following
	 * { DIVCORE, DIVCOREM0, DIVCOREM1, DIVPERIPH,
	 *		DIVATB, DIVPCLK_DBG, DIVAPLL }
	 */

	/* ARM L0: 1000MHz */
S
Sangwook Ju 已提交
66
	{ 0, 3, 7, 3, 3, 0, 1 },
S
Sunyoung Kang 已提交
67 68

	/* ARM L1: 800MHz */
S
Sangwook Ju 已提交
69
	{ 0, 3, 7, 3, 3, 0, 1 },
S
Sunyoung Kang 已提交
70 71

	/* ARM L2: 400MHz */
S
Sangwook Ju 已提交
72
	{ 0, 1, 3, 1, 3, 0, 1 },
S
Sunyoung Kang 已提交
73

S
Sangwook Ju 已提交
74 75 76
	/* ARM L3: 100MHz */
	{ 0, 0, 1, 0, 3, 1, 1 },
};
S
Sunyoung Kang 已提交
77

S
Sangwook Ju 已提交
78 79 80 81 82 83 84 85 86 87 88
static unsigned int clkdiv_cpu1[CPUFREQ_LEVEL_END][2] = {
	/*
	 * Clock divider value for following
	 * { DIVCOPY, DIVHPM }
	 */

	 /* ARM L0: 1000MHz */
	{ 3, 0 },

	/* ARM L1: 800MHz */
	{ 3, 0 },
S
Sunyoung Kang 已提交
89

S
Sangwook Ju 已提交
90 91 92 93 94
	/* ARM L2: 400MHz */
	{ 3, 0 },

	/* ARM L3: 100MHz */
	{ 3, 0 },
S
Sunyoung Kang 已提交
95 96
};

S
Sangwook Ju 已提交
97
static unsigned int clkdiv_dmc0[CPUFREQ_LEVEL_END][8] = {
S
Sunyoung Kang 已提交
98 99 100 101 102 103 104 105 106 107 108 109
	/*
	 * Clock divider value for following
	 * { DIVACP, DIVACP_PCLK, DIVDPHY, DIVDMC, DIVDMCD
	 *		DIVDMCP, DIVCOPY2, DIVCORE_TIMERS }
	 */

	/* DMC L0: 400MHz */
	{ 3, 1, 1, 1, 1, 1, 3, 1 },

	/* DMC L1: 400MHz */
	{ 3, 1, 1, 1, 1, 1, 3, 1 },

S
Sangwook Ju 已提交
110 111
	/* DMC L2: 266.7MHz */
	{ 7, 1, 1, 2, 1, 1, 3, 1 },
S
Sunyoung Kang 已提交
112

S
Sangwook Ju 已提交
113
	/* DMC L3: 200MHz */
S
Sunyoung Kang 已提交
114 115 116
	{ 7, 1, 1, 3, 1, 1, 3, 1 },
};

S
Sangwook Ju 已提交
117
static unsigned int clkdiv_top[CPUFREQ_LEVEL_END][5] = {
S
Sunyoung Kang 已提交
118 119 120 121 122 123 124 125 126 127 128
	/*
	 * Clock divider value for following
	 * { DIVACLK200, DIVACLK100, DIVACLK160, DIVACLK133, DIVONENAND }
	 */

	/* ACLK200 L0: 200MHz */
	{ 3, 7, 4, 5, 1 },

	/* ACLK200 L1: 200MHz */
	{ 3, 7, 4, 5, 1 },

S
Sangwook Ju 已提交
129 130
	/* ACLK200 L2: 160MHz */
	{ 4, 7, 5, 7, 1 },
S
Sunyoung Kang 已提交
131

S
Sangwook Ju 已提交
132 133
	/* ACLK200 L3: 133.3MHz */
	{ 5, 7, 7, 7, 1 },
S
Sunyoung Kang 已提交
134 135
};

S
Sangwook Ju 已提交
136
static unsigned int clkdiv_lr_bus[CPUFREQ_LEVEL_END][2] = {
S
Sunyoung Kang 已提交
137 138 139 140 141 142 143 144 145 146 147
	/*
	 * Clock divider value for following
	 * { DIVGDL/R, DIVGPL/R }
	 */

	/* ACLK_GDL/R L0: 200MHz */
	{ 3, 1 },

	/* ACLK_GDL/R L1: 200MHz */
	{ 3, 1 },

S
Sangwook Ju 已提交
148 149
	/* ACLK_GDL/R L2: 160MHz */
	{ 4, 1 },
S
Sunyoung Kang 已提交
150

S
Sangwook Ju 已提交
151 152
	/* ACLK_GDL/R L3: 133.3MHz */
	{ 5, 1 },
S
Sunyoung Kang 已提交
153 154 155 156 157 158 159 160
};

struct cpufreq_voltage_table {
	unsigned int	index;		/* any */
	unsigned int	arm_volt;	/* uV */
	unsigned int	int_volt;
};

161
static struct cpufreq_voltage_table exynos4_volt_table[CPUFREQ_LEVEL_END] = {
S
Sunyoung Kang 已提交
162 163 164 165 166 167 168 169 170 171
	{
		.index		= L0,
		.arm_volt	= 1200000,
		.int_volt	= 1100000,
	}, {
		.index		= L1,
		.arm_volt	= 1100000,
		.int_volt	= 1100000,
	}, {
		.index		= L2,
S
Sangwook Ju 已提交
172 173
		.arm_volt	= 1000000,
		.int_volt	= 1000000,
S
Sunyoung Kang 已提交
174 175
	}, {
		.index		= L3,
S
Sangwook Ju 已提交
176
		.arm_volt	= 900000,
S
Sunyoung Kang 已提交
177 178 179 180
		.int_volt	= 1000000,
	},
};

181
static unsigned int exynos4_apll_pms_table[CPUFREQ_LEVEL_END] = {
S
Sangwook Ju 已提交
182 183 184 185 186 187 188 189 190 191 192 193 194
	/* APLL FOUT L0: 1000MHz */
	((250 << 16) | (6 << 8) | 1),

	/* APLL FOUT L1: 800MHz */
	((200 << 16) | (6 << 8) | 1),

	/* APLL FOUT L2 : 400MHz */
	((200 << 16) | (6 << 8) | 2),

	/* APLL FOUT L3: 100MHz */
	((200 << 16) | (6 << 8) | 4),
};

195
int exynos4_verify_speed(struct cpufreq_policy *policy)
S
Sunyoung Kang 已提交
196
{
197
	return cpufreq_frequency_table_verify(policy, exynos4_freq_table);
S
Sunyoung Kang 已提交
198 199
}

200
unsigned int exynos4_getspeed(unsigned int cpu)
S
Sunyoung Kang 已提交
201 202 203 204
{
	return clk_get_rate(cpu_clk) / 1000;
}

205
void exynos4_set_clkdiv(unsigned int div_index)
S
Sunyoung Kang 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
{
	unsigned int tmp;

	/* Change Divider - CPU0 */

	tmp = __raw_readl(S5P_CLKDIV_CPU);

	tmp &= ~(S5P_CLKDIV_CPU0_CORE_MASK | S5P_CLKDIV_CPU0_COREM0_MASK |
		S5P_CLKDIV_CPU0_COREM1_MASK | S5P_CLKDIV_CPU0_PERIPH_MASK |
		S5P_CLKDIV_CPU0_ATB_MASK | S5P_CLKDIV_CPU0_PCLKDBG_MASK |
		S5P_CLKDIV_CPU0_APLL_MASK);

	tmp |= ((clkdiv_cpu0[div_index][0] << S5P_CLKDIV_CPU0_CORE_SHIFT) |
		(clkdiv_cpu0[div_index][1] << S5P_CLKDIV_CPU0_COREM0_SHIFT) |
		(clkdiv_cpu0[div_index][2] << S5P_CLKDIV_CPU0_COREM1_SHIFT) |
		(clkdiv_cpu0[div_index][3] << S5P_CLKDIV_CPU0_PERIPH_SHIFT) |
		(clkdiv_cpu0[div_index][4] << S5P_CLKDIV_CPU0_ATB_SHIFT) |
		(clkdiv_cpu0[div_index][5] << S5P_CLKDIV_CPU0_PCLKDBG_SHIFT) |
		(clkdiv_cpu0[div_index][6] << S5P_CLKDIV_CPU0_APLL_SHIFT));

	__raw_writel(tmp, S5P_CLKDIV_CPU);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STATCPU);
	} while (tmp & 0x1111111);

S
Sangwook Ju 已提交
232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	/* Change Divider - CPU1 */

	tmp = __raw_readl(S5P_CLKDIV_CPU1);

	tmp &= ~((0x7 << 4) | 0x7);

	tmp |= ((clkdiv_cpu1[div_index][0] << 4) |
		(clkdiv_cpu1[div_index][1] << 0));

	__raw_writel(tmp, S5P_CLKDIV_CPU1);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STATCPU1);
	} while (tmp & 0x11);

S
Sunyoung Kang 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	/* Change Divider - DMC0 */

	tmp = __raw_readl(S5P_CLKDIV_DMC0);

	tmp &= ~(S5P_CLKDIV_DMC0_ACP_MASK | S5P_CLKDIV_DMC0_ACPPCLK_MASK |
		S5P_CLKDIV_DMC0_DPHY_MASK | S5P_CLKDIV_DMC0_DMC_MASK |
		S5P_CLKDIV_DMC0_DMCD_MASK | S5P_CLKDIV_DMC0_DMCP_MASK |
		S5P_CLKDIV_DMC0_COPY2_MASK | S5P_CLKDIV_DMC0_CORETI_MASK);

	tmp |= ((clkdiv_dmc0[div_index][0] << S5P_CLKDIV_DMC0_ACP_SHIFT) |
		(clkdiv_dmc0[div_index][1] << S5P_CLKDIV_DMC0_ACPPCLK_SHIFT) |
		(clkdiv_dmc0[div_index][2] << S5P_CLKDIV_DMC0_DPHY_SHIFT) |
		(clkdiv_dmc0[div_index][3] << S5P_CLKDIV_DMC0_DMC_SHIFT) |
		(clkdiv_dmc0[div_index][4] << S5P_CLKDIV_DMC0_DMCD_SHIFT) |
		(clkdiv_dmc0[div_index][5] << S5P_CLKDIV_DMC0_DMCP_SHIFT) |
		(clkdiv_dmc0[div_index][6] << S5P_CLKDIV_DMC0_COPY2_SHIFT) |
		(clkdiv_dmc0[div_index][7] << S5P_CLKDIV_DMC0_CORETI_SHIFT));

	__raw_writel(tmp, S5P_CLKDIV_DMC0);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STAT_DMC0);
	} while (tmp & 0x11111111);

	/* Change Divider - TOP */

	tmp = __raw_readl(S5P_CLKDIV_TOP);

	tmp &= ~(S5P_CLKDIV_TOP_ACLK200_MASK | S5P_CLKDIV_TOP_ACLK100_MASK |
		S5P_CLKDIV_TOP_ACLK160_MASK | S5P_CLKDIV_TOP_ACLK133_MASK |
		S5P_CLKDIV_TOP_ONENAND_MASK);

	tmp |= ((clkdiv_top[div_index][0] << S5P_CLKDIV_TOP_ACLK200_SHIFT) |
		(clkdiv_top[div_index][1] << S5P_CLKDIV_TOP_ACLK100_SHIFT) |
		(clkdiv_top[div_index][2] << S5P_CLKDIV_TOP_ACLK160_SHIFT) |
		(clkdiv_top[div_index][3] << S5P_CLKDIV_TOP_ACLK133_SHIFT) |
		(clkdiv_top[div_index][4] << S5P_CLKDIV_TOP_ONENAND_SHIFT));

	__raw_writel(tmp, S5P_CLKDIV_TOP);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STAT_TOP);
	} while (tmp & 0x11111);

	/* Change Divider - LEFTBUS */

	tmp = __raw_readl(S5P_CLKDIV_LEFTBUS);

	tmp &= ~(S5P_CLKDIV_BUS_GDLR_MASK | S5P_CLKDIV_BUS_GPLR_MASK);

	tmp |= ((clkdiv_lr_bus[div_index][0] << S5P_CLKDIV_BUS_GDLR_SHIFT) |
		(clkdiv_lr_bus[div_index][1] << S5P_CLKDIV_BUS_GPLR_SHIFT));

	__raw_writel(tmp, S5P_CLKDIV_LEFTBUS);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STAT_LEFTBUS);
	} while (tmp & 0x11);

	/* Change Divider - RIGHTBUS */

	tmp = __raw_readl(S5P_CLKDIV_RIGHTBUS);

	tmp &= ~(S5P_CLKDIV_BUS_GDLR_MASK | S5P_CLKDIV_BUS_GPLR_MASK);

	tmp |= ((clkdiv_lr_bus[div_index][0] << S5P_CLKDIV_BUS_GDLR_SHIFT) |
		(clkdiv_lr_bus[div_index][1] << S5P_CLKDIV_BUS_GPLR_SHIFT));

	__raw_writel(tmp, S5P_CLKDIV_RIGHTBUS);

	do {
		tmp = __raw_readl(S5P_CLKDIV_STAT_RIGHTBUS);
	} while (tmp & 0x11);
}

322
static void exynos4_set_apll(unsigned int index)
S
Sangwook Ju 已提交
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
{
	unsigned int tmp;

	/* 1. MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
	clk_set_parent(moutcore, mout_mpll);

	do {
		tmp = (__raw_readl(S5P_CLKMUX_STATCPU)
			>> S5P_CLKSRC_CPU_MUXCORE_SHIFT);
		tmp &= 0x7;
	} while (tmp != 0x2);

	/* 2. Set APLL Lock time */
	__raw_writel(S5P_APLL_LOCKTIME, S5P_APLL_LOCK);

	/* 3. Change PLL PMS values */
	tmp = __raw_readl(S5P_APLL_CON0);
	tmp &= ~((0x3ff << 16) | (0x3f << 8) | (0x7 << 0));
341
	tmp |= exynos4_apll_pms_table[index];
S
Sangwook Ju 已提交
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	__raw_writel(tmp, S5P_APLL_CON0);

	/* 4. wait_lock_time */
	do {
		tmp = __raw_readl(S5P_APLL_CON0);
	} while (!(tmp & (0x1 << S5P_APLLCON0_LOCKED_SHIFT)));

	/* 5. MUX_CORE_SEL = APLL */
	clk_set_parent(moutcore, mout_apll);

	do {
		tmp = __raw_readl(S5P_CLKMUX_STATCPU);
		tmp &= S5P_CLKMUX_STATCPU_MUXCORE_MASK;
	} while (tmp != (0x1 << S5P_CLKSRC_CPU_MUXCORE_SHIFT));
}

358
static void exynos4_set_frequency(unsigned int old_index, unsigned int new_index)
S
Sangwook Ju 已提交
359 360 361 362 363
{
	unsigned int tmp;

	if (old_index > new_index) {
		/* The frequency changing to L0 needs to change apll */
364
		if (freqs.new == exynos4_freq_table[L0].frequency) {
S
Sangwook Ju 已提交
365
			/* 1. Change the system clock divider values */
366
			exynos4_set_clkdiv(new_index);
S
Sangwook Ju 已提交
367 368

			/* 2. Change the apll m,p,s value */
369
			exynos4_set_apll(new_index);
S
Sangwook Ju 已提交
370 371
		} else {
			/* 1. Change the system clock divider values */
372
			exynos4_set_clkdiv(new_index);
S
Sangwook Ju 已提交
373 374 375 376

			/* 2. Change just s value in apll m,p,s value */
			tmp = __raw_readl(S5P_APLL_CON0);
			tmp &= ~(0x7 << 0);
377
			tmp |= (exynos4_apll_pms_table[new_index] & 0x7);
S
Sangwook Ju 已提交
378 379 380 381 382 383
			__raw_writel(tmp, S5P_APLL_CON0);
		}
	}

	else if (old_index < new_index) {
		/* The frequency changing from L0 needs to change apll */
384
		if (freqs.old == exynos4_freq_table[L0].frequency) {
S
Sangwook Ju 已提交
385
			/* 1. Change the apll m,p,s value */
386
			exynos4_set_apll(new_index);
S
Sangwook Ju 已提交
387 388

			/* 2. Change the system clock divider values */
389
			exynos4_set_clkdiv(new_index);
S
Sangwook Ju 已提交
390 391 392 393
		} else {
			/* 1. Change just s value in apll m,p,s value */
			tmp = __raw_readl(S5P_APLL_CON0);
			tmp &= ~(0x7 << 0);
394
			tmp |= (exynos4_apll_pms_table[new_index] & 0x7);
S
Sangwook Ju 已提交
395 396 397
			__raw_writel(tmp, S5P_APLL_CON0);

			/* 2. Change the system clock divider values */
398
			exynos4_set_clkdiv(new_index);
S
Sangwook Ju 已提交
399 400 401 402
		}
	}
}

403
static int exynos4_target(struct cpufreq_policy *policy,
S
Sunyoung Kang 已提交
404 405 406
			  unsigned int target_freq,
			  unsigned int relation)
{
S
Sangwook Ju 已提交
407
	unsigned int index, old_index;
S
Sunyoung Kang 已提交
408 409
	unsigned int arm_volt, int_volt;

410
	freqs.old = exynos4_getspeed(policy->cpu);
S
Sunyoung Kang 已提交
411

412
	if (cpufreq_frequency_table_target(policy, exynos4_freq_table,
S
Sangwook Ju 已提交
413 414 415
					   freqs.old, relation, &old_index))
		return -EINVAL;

416
	if (cpufreq_frequency_table_target(policy, exynos4_freq_table,
S
Sunyoung Kang 已提交
417 418 419
					   target_freq, relation, &index))
		return -EINVAL;

420
	freqs.new = exynos4_freq_table[index].frequency;
S
Sunyoung Kang 已提交
421 422 423 424 425 426
	freqs.cpu = policy->cpu;

	if (freqs.new == freqs.old)
		return 0;

	/* get the voltage value */
427 428
	arm_volt = exynos4_volt_table[index].arm_volt;
	int_volt = exynos4_volt_table[index].int_volt;
S
Sunyoung Kang 已提交
429 430 431 432 433 434 435 436 437 438 439

	cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);

	/* control regulator */
	if (freqs.new > freqs.old) {
		/* Voltage up */
		regulator_set_voltage(arm_regulator, arm_volt, arm_volt);
		regulator_set_voltage(int_regulator, int_volt, int_volt);
	}

	/* Clock Configuration Procedure */
440
	exynos4_set_frequency(old_index, index);
S
Sunyoung Kang 已提交
441 442 443 444 445 446 447 448 449 450 451 452 453 454

	/* control regulator */
	if (freqs.new < freqs.old) {
		/* Voltage down */
		regulator_set_voltage(arm_regulator, arm_volt, arm_volt);
		regulator_set_voltage(int_regulator, int_volt, int_volt);
	}

	cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);

	return 0;
}

#ifdef CONFIG_PM
455
static int exynos4_cpufreq_suspend(struct cpufreq_policy *policy)
S
Sunyoung Kang 已提交
456 457 458 459
{
	return 0;
}

460
static int exynos4_cpufreq_resume(struct cpufreq_policy *policy)
S
Sunyoung Kang 已提交
461 462 463 464 465
{
	return 0;
}
#endif

466
static int exynos4_cpufreq_cpu_init(struct cpufreq_policy *policy)
S
Sunyoung Kang 已提交
467
{
468
	policy->cur = policy->min = policy->max = exynos4_getspeed(policy->cpu);
S
Sunyoung Kang 已提交
469

470
	cpufreq_frequency_table_get_attr(exynos4_freq_table, policy->cpu);
S
Sunyoung Kang 已提交
471 472 473 474 475

	/* set the transition latency value */
	policy->cpuinfo.transition_latency = 100000;

	/*
476
	 * EXYNOS4 multi-core processors has 2 cores
S
Sunyoung Kang 已提交
477 478 479 480 481 482
	 * that the frequency cannot be set independently.
	 * Each cpu is bound to the same speed.
	 * So the affected cpu is all of the cpus.
	 */
	cpumask_setall(policy->cpus);

483
	return cpufreq_frequency_table_cpuinfo(policy, exynos4_freq_table);
S
Sunyoung Kang 已提交
484 485
}

486
static struct cpufreq_driver exynos4_driver = {
S
Sunyoung Kang 已提交
487
	.flags		= CPUFREQ_STICKY,
488 489 490 491 492
	.verify		= exynos4_verify_speed,
	.target		= exynos4_target,
	.get		= exynos4_getspeed,
	.init		= exynos4_cpufreq_cpu_init,
	.name		= "exynos4_cpufreq",
S
Sunyoung Kang 已提交
493
#ifdef CONFIG_PM
494 495
	.suspend	= exynos4_cpufreq_suspend,
	.resume		= exynos4_cpufreq_resume,
S
Sunyoung Kang 已提交
496 497 498
#endif
};

499
static int __init exynos4_cpufreq_init(void)
S
Sunyoung Kang 已提交
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
{
	cpu_clk = clk_get(NULL, "armclk");
	if (IS_ERR(cpu_clk))
		return PTR_ERR(cpu_clk);

	moutcore = clk_get(NULL, "moutcore");
	if (IS_ERR(moutcore))
		goto out;

	mout_mpll = clk_get(NULL, "mout_mpll");
	if (IS_ERR(mout_mpll))
		goto out;

	mout_apll = clk_get(NULL, "mout_apll");
	if (IS_ERR(mout_apll))
		goto out;

	arm_regulator = regulator_get(NULL, "vdd_arm");
	if (IS_ERR(arm_regulator)) {
		printk(KERN_ERR "failed to get resource %s\n", "vdd_arm");
		goto out;
	}

	int_regulator = regulator_get(NULL, "vdd_int");
	if (IS_ERR(int_regulator)) {
		printk(KERN_ERR "failed to get resource %s\n", "vdd_int");
		goto out;
	}

	/*
	 * Check DRAM type.
	 * Because DVFS level is different according to DRAM type.
	 */
	memtype = __raw_readl(S5P_VA_DMC0 + S5P_DMC0_MEMCON_OFFSET);
	memtype = (memtype >> S5P_DMC0_MEMTYPE_SHIFT);
	memtype &= S5P_DMC0_MEMTYPE_MASK;

	if ((memtype < DDR2) && (memtype > DDR3)) {
		printk(KERN_ERR "%s: wrong memtype= 0x%x\n", __func__, memtype);
		goto out;
	} else {
		printk(KERN_DEBUG "%s: memtype= 0x%x\n", __func__, memtype);
	}

544
	return cpufreq_register_driver(&exynos4_driver);
S
Sunyoung Kang 已提交
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

out:
	if (!IS_ERR(cpu_clk))
		clk_put(cpu_clk);

	if (!IS_ERR(moutcore))
		clk_put(moutcore);

	if (!IS_ERR(mout_mpll))
		clk_put(mout_mpll);

	if (!IS_ERR(mout_apll))
		clk_put(mout_apll);

	if (!IS_ERR(arm_regulator))
		regulator_put(arm_regulator);

	if (!IS_ERR(int_regulator))
		regulator_put(int_regulator);

	printk(KERN_ERR "%s: failed initialization\n", __func__);

	return -EINVAL;
}
569
late_initcall(exynos4_cpufreq_init);