pcie-hisi.c 7.7 KB
Newer Older
1
/*
2
 * PCIe host controller driver for HiSilicon SoCs
3 4 5
 *
 * Copyright (C) 2015 HiSilicon Co., Ltd. http://www.hisilicon.com
 *
6 7 8
 * Authors: Zhou Wang <wangzhou1@hisilicon.com>
 *          Dacai Zhu <zhudacai@hisilicon.com>
 *          Gabriele Paoloni <gabriele.paoloni@huawei.com>
9 10 11 12 13 14
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/interrupt.h>
15
#include <linux/init.h>
16 17 18 19
#include <linux/mfd/syscon.h>
#include <linux/of_address.h>
#include <linux/of_pci.h>
#include <linux/platform_device.h>
20
#include <linux/of_device.h>
21 22 23
#include <linux/pci.h>
#include <linux/pci-acpi.h>
#include <linux/pci-ecam.h>
24
#include <linux/regmap.h>
25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
#include "../pci.h"

#if defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS)

static int hisi_pcie_acpi_rd_conf(struct pci_bus *bus, u32 devfn, int where,
				  int size, u32 *val)
{
	struct pci_config_window *cfg = bus->sysdata;
	int dev = PCI_SLOT(devfn);

	if (bus->number == cfg->busr.start) {
		/* access only one slot on each root port */
		if (dev > 0)
			return PCIBIOS_DEVICE_NOT_FOUND;
		else
			return pci_generic_config_read32(bus, devfn, where,
							 size, val);
	}

	return pci_generic_config_read(bus, devfn, where, size, val);
}

static int hisi_pcie_acpi_wr_conf(struct pci_bus *bus, u32 devfn,
				  int where, int size, u32 val)
{
	struct pci_config_window *cfg = bus->sysdata;
	int dev = PCI_SLOT(devfn);

	if (bus->number == cfg->busr.start) {
		/* access only one slot on each root port */
		if (dev > 0)
			return PCIBIOS_DEVICE_NOT_FOUND;
		else
			return pci_generic_config_write32(bus, devfn, where,
							  size, val);
	}

	return pci_generic_config_write(bus, devfn, where, size, val);
}

static void __iomem *hisi_pcie_map_bus(struct pci_bus *bus, unsigned int devfn,
				       int where)
{
	struct pci_config_window *cfg = bus->sysdata;
	void __iomem *reg_base = cfg->priv;

	if (bus->number == cfg->busr.start)
		return reg_base + where;
	else
		return pci_ecam_map_bus(bus, devfn, where);
}

static int hisi_pcie_init(struct pci_config_window *cfg)
{
	struct device *dev = cfg->parent;
	struct acpi_device *adev = to_acpi_device(dev);
	struct acpi_pci_root *root = acpi_driver_data(adev);
	struct resource *res;
	void __iomem *reg_base;
	int ret;

	/*
	 * Retrieve RC base and size from a HISI0081 device with _UID
	 * matching our segment.
	 */
	res = devm_kzalloc(dev, sizeof(*res), GFP_KERNEL);
	if (!res)
		return -ENOMEM;

	ret = acpi_get_rc_resources(dev, "HISI0081", root->segment, res);
	if (ret) {
		dev_err(dev, "can't get rc base address\n");
		return -ENOMEM;
	}

	reg_base = devm_ioremap(dev, res->start, resource_size(res));
	if (!reg_base)
		return -ENOMEM;

	cfg->priv = reg_base;
	return 0;
}

struct pci_ecam_ops hisi_pcie_ops = {
	.bus_shift    = 20,
	.init         =  hisi_pcie_init,
	.pci_ops      = {
		.map_bus    = hisi_pcie_map_bus,
		.read       = hisi_pcie_acpi_rd_conf,
		.write      = hisi_pcie_acpi_wr_conf,
	}
};

#endif

#ifdef CONFIG_PCI_HISI
121 122 123

#include "pcie-designware.h"

124 125 126 127 128
#define PCIE_SUBCTRL_SYS_STATE4_REG		0x6818
#define PCIE_HIP06_CTRL_OFF			0x1000
#define PCIE_SYS_STATE4				(PCIE_HIP06_CTRL_OFF + 0x31c)
#define PCIE_LTSSM_LINKUP_STATE			0x11
#define PCIE_LTSSM_STATE_MASK			0x3F
129 130 131

#define to_hisi_pcie(x)	container_of(x, struct hisi_pcie, pp)

132 133 134
struct hisi_pcie;

struct pcie_soc_ops {
135
	int (*hisi_pcie_link_up)(struct hisi_pcie *hisi_pcie);
136 137
};

138
struct hisi_pcie {
139
	struct pcie_port pp;		/* pp.dbi_base is DT rc_dbi */
140 141
	struct regmap *subctrl;
	u32 port_id;
142
	struct pcie_soc_ops *soc_ops;
143 144
};

145
/* HipXX PCIe host only supports 32-bit config access */
146 147 148 149 150 151 152 153 154
static int hisi_pcie_cfg_read(struct pcie_port *pp, int where, int size,
			      u32 *val)
{
	u32 reg;
	u32 reg_val;
	void *walker = &reg_val;

	walker += (where & 0x3);
	reg = where & ~0x3;
155
	reg_val = dw_pcie_readl_rc(pp, reg);
156 157 158 159 160

	if (size == 1)
		*val = *(u8 __force *) walker;
	else if (size == 2)
		*val = *(u16 __force *) walker;
161 162 163
	else if (size == 4)
		*val = reg_val;
	else
164 165 166 167 168
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

169
/* HipXX PCIe host only supports 32-bit config access */
170 171 172 173 174 175 176 177 178 179
static int hisi_pcie_cfg_write(struct pcie_port *pp, int where, int  size,
				u32 val)
{
	u32 reg_val;
	u32 reg;
	void *walker = &reg_val;

	walker += (where & 0x3);
	reg = where & ~0x3;
	if (size == 4)
180
		dw_pcie_writel_rc(pp, reg, val);
181
	else if (size == 2) {
182
		reg_val = dw_pcie_readl_rc(pp, reg);
183
		*(u16 __force *) walker = val;
184
		dw_pcie_writel_rc(pp, reg, reg_val);
185
	} else if (size == 1) {
186
		reg_val = dw_pcie_readl_rc(pp, reg);
187
		*(u8 __force *) walker = val;
188
		dw_pcie_writel_rc(pp, reg, reg_val);
189 190 191 192 193 194
	} else
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

195
static int hisi_pcie_link_up_hip05(struct hisi_pcie *hisi_pcie)
196 197 198 199 200 201 202 203 204
{
	u32 val;

	regmap_read(hisi_pcie->subctrl, PCIE_SUBCTRL_SYS_STATE4_REG +
		    0x100 * hisi_pcie->port_id, &val);

	return ((val & PCIE_LTSSM_STATE_MASK) == PCIE_LTSSM_LINKUP_STATE);
}

205 206
static int hisi_pcie_link_up_hip06(struct hisi_pcie *hisi_pcie)
{
207
	struct pcie_port *pp = &hisi_pcie->pp;
208 209
	u32 val;

210
	val = dw_pcie_readl_rc(pp, PCIE_SYS_STATE4);
211 212 213 214 215 216 217 218 219 220 221

	return ((val & PCIE_LTSSM_STATE_MASK) == PCIE_LTSSM_LINKUP_STATE);
}

static int hisi_pcie_link_up(struct pcie_port *pp)
{
	struct hisi_pcie *hisi_pcie = to_hisi_pcie(pp);

	return hisi_pcie->soc_ops->hisi_pcie_link_up(hisi_pcie);
}

222 223 224 225 226 227
static struct pcie_host_ops hisi_pcie_host_ops = {
	.rd_own_conf = hisi_pcie_cfg_read,
	.wr_own_conf = hisi_pcie_cfg_write,
	.link_up = hisi_pcie_link_up,
};

228 229
static int hisi_add_pcie_port(struct hisi_pcie *hisi_pcie,
			      struct platform_device *pdev)
230
{
231
	struct pcie_port *pp = &hisi_pcie->pp;
232
	struct device *dev = pp->dev;
233 234 235
	int ret;
	u32 port_id;

236 237
	if (of_property_read_u32(dev->of_node, "port-id", &port_id)) {
		dev_err(dev, "failed to read port-id\n");
238 239 240
		return -EINVAL;
	}
	if (port_id > 3) {
241
		dev_err(dev, "Invalid port-id: %d\n", port_id);
242 243 244 245 246 247 248 249
		return -EINVAL;
	}
	hisi_pcie->port_id = port_id;

	pp->ops = &hisi_pcie_host_ops;

	ret = dw_pcie_host_init(pp);
	if (ret) {
250
		dev_err(dev, "failed to initialize host\n");
251 252 253 254 255 256
		return ret;
	}

	return 0;
}

A
Arnd Bergmann 已提交
257
static int hisi_pcie_probe(struct platform_device *pdev)
258
{
259
	struct device *dev = &pdev->dev;
260 261
	struct hisi_pcie *hisi_pcie;
	struct pcie_port *pp;
262
	const struct of_device_id *match;
263
	struct resource *reg;
264
	struct device_driver *driver;
265 266
	int ret;

267
	hisi_pcie = devm_kzalloc(dev, sizeof(*hisi_pcie), GFP_KERNEL);
268 269 270 271
	if (!hisi_pcie)
		return -ENOMEM;

	pp = &hisi_pcie->pp;
272 273
	pp->dev = dev;
	driver = dev->driver;
274

275
	match = of_match_device(driver->of_match_table, dev);
276
	hisi_pcie->soc_ops = (struct pcie_soc_ops *) match->data;
277 278 279 280

	hisi_pcie->subctrl =
	syscon_regmap_lookup_by_compatible("hisilicon,pcie-sas-subctrl");
	if (IS_ERR(hisi_pcie->subctrl)) {
281
		dev_err(dev, "cannot get subctrl base\n");
282 283 284 285
		return PTR_ERR(hisi_pcie->subctrl);
	}

	reg = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rc_dbi");
286
	pp->dbi_base = devm_ioremap_resource(dev, reg);
287
	if (IS_ERR(pp->dbi_base))
288
		return PTR_ERR(pp->dbi_base);
289

290 291
	platform_set_drvdata(pdev, hisi_pcie);

292
	ret = hisi_add_pcie_port(hisi_pcie, pdev);
293 294 295 296 297 298
	if (ret)
		return ret;

	return 0;
}

299 300 301 302 303 304 305 306
static struct pcie_soc_ops hip05_ops = {
		&hisi_pcie_link_up_hip05
};

static struct pcie_soc_ops hip06_ops = {
		&hisi_pcie_link_up_hip06
};

307
static const struct of_device_id hisi_pcie_of_match[] = {
308 309 310 311 312 313 314 315
	{
			.compatible = "hisilicon,hip05-pcie",
			.data	    = (void *) &hip05_ops,
	},
	{
			.compatible = "hisilicon,hip06-pcie",
			.data	    = (void *) &hip06_ops,
	},
316 317 318 319 320 321 322 323 324 325
	{},
};

static struct platform_driver hisi_pcie_driver = {
	.probe  = hisi_pcie_probe,
	.driver = {
		   .name = "hisi-pcie",
		   .of_match_table = hisi_pcie_of_match,
	},
};
326
builtin_platform_driver(hisi_pcie_driver);
327 328

#endif