i387.h 10.8 KB
Newer Older
R
Roland McGrath 已提交
1 2 3 4 5 6 7 8 9
/*
 * Copyright (C) 1994 Linus Torvalds
 *
 * Pentium III FXSR, SSE support
 * General FPU state handling cleanups
 *	Gareth Hughes <gareth@valinux.com>, May 2000
 * x86-64 work by Andi Kleen 2002
 */

H
H. Peter Anvin 已提交
10 11
#ifndef _ASM_X86_I387_H
#define _ASM_X86_I387_H
R
Roland McGrath 已提交
12

13 14
#ifndef __ASSEMBLY__

R
Roland McGrath 已提交
15 16 17
#include <linux/sched.h>
#include <linux/kernel_stat.h>
#include <linux/regset.h>
18
#include <linux/hardirq.h>
19
#include <linux/slab.h>
20
#include <asm/asm.h>
21
#include <asm/cpufeature.h>
R
Roland McGrath 已提交
22 23 24 25
#include <asm/processor.h>
#include <asm/sigcontext.h>
#include <asm/user.h>
#include <asm/uaccess.h>
26
#include <asm/xsave.h>
R
Roland McGrath 已提交
27

28
extern unsigned int sig_xstate_size;
R
Roland McGrath 已提交
29 30
extern void fpu_init(void);
extern void mxcsr_feature_mask_init(void);
31
extern int init_fpu(struct task_struct *child);
R
Roland McGrath 已提交
32
extern asmlinkage void math_state_restore(void);
33
extern void __math_state_restore(void);
34
extern int dump_fpu(struct pt_regs *, struct user_i387_struct *);
R
Roland McGrath 已提交
35 36

extern user_regset_active_fn fpregs_active, xfpregs_active;
37 38 39 40 41 42 43 44 45 46
extern user_regset_get_fn fpregs_get, xfpregs_get, fpregs_soft_get,
				xstateregs_get;
extern user_regset_set_fn fpregs_set, xfpregs_set, fpregs_soft_set,
				 xstateregs_set;

/*
 * xstateregs_active == fpregs_active. Please refer to the comment
 * at the definition of fpregs_active.
 */
#define xstateregs_active	fpregs_active
R
Roland McGrath 已提交
47

48
extern struct _fpx_sw_bytes fx_sw_reserved;
R
Roland McGrath 已提交
49
#ifdef CONFIG_IA32_EMULATION
50
extern unsigned int sig_xstate_ia32_size;
51
extern struct _fpx_sw_bytes fx_sw_reserved_ia32;
R
Roland McGrath 已提交
52
struct _fpstate_ia32;
53 54 55
struct _xstate_ia32;
extern int save_i387_xstate_ia32(void __user *buf);
extern int restore_i387_xstate_ia32(void __user *buf);
R
Roland McGrath 已提交
56 57
#endif

58 59 60 61 62 63
#ifdef CONFIG_MATH_EMULATION
extern void finit_soft_fpu(struct i387_soft_struct *soft);
#else
static inline void finit_soft_fpu(struct i387_soft_struct *soft) {}
#endif

64 65
#define X87_FSW_ES (1 << 7)	/* Exception Summary */

66 67
static __always_inline __pure bool use_xsaveopt(void)
{
68
	return static_cpu_has(X86_FEATURE_XSAVEOPT);
69 70
}

71
static __always_inline __pure bool use_xsave(void)
A
Avi Kivity 已提交
72
{
73
	return static_cpu_has(X86_FEATURE_XSAVE);
A
Avi Kivity 已提交
74 75
}

76 77 78 79 80
static __always_inline __pure bool use_fxsr(void)
{
        return static_cpu_has(X86_FEATURE_FXSR);
}

81 82 83 84 85 86 87 88 89
extern void __sanitize_i387_state(struct task_struct *);

static inline void sanitize_i387_state(struct task_struct *tsk)
{
	if (!use_xsaveopt())
		return;
	__sanitize_i387_state(tsk);
}

R
Roland McGrath 已提交
90
#ifdef CONFIG_X86_64
91
static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
R
Roland McGrath 已提交
92 93 94
{
	int err;

95
	/* See comment in fxsave() below. */
96 97 98 99 100 101 102 103 104 105 106
#ifdef CONFIG_AS_FXSAVEQ
	asm volatile("1:  fxrstorq %[fx]\n\t"
		     "2:\n"
		     ".section .fixup,\"ax\"\n"
		     "3:  movl $-1,%[err]\n"
		     "    jmp  2b\n"
		     ".previous\n"
		     _ASM_EXTABLE(1b, 3b)
		     : [err] "=r" (err)
		     : [fx] "m" (*fx), "0" (0));
#else
R
Roland McGrath 已提交
107 108 109 110 111 112
	asm volatile("1:  rex64/fxrstor (%[fx])\n\t"
		     "2:\n"
		     ".section .fixup,\"ax\"\n"
		     "3:  movl $-1,%[err]\n"
		     "    jmp  2b\n"
		     ".previous\n"
113
		     _ASM_EXTABLE(1b, 3b)
R
Roland McGrath 已提交
114
		     : [err] "=r" (err)
115
		     : [fx] "R" (fx), "m" (*fx), "0" (0));
116
#endif
R
Roland McGrath 已提交
117 118 119
	return err;
}

120
static inline int fxsave_user(struct i387_fxsave_struct __user *fx)
R
Roland McGrath 已提交
121 122 123
{
	int err;

124 125 126 127 128 129 130 131 132
	/*
	 * Clear the bytes not touched by the fxsave and reserved
	 * for the SW usage.
	 */
	err = __clear_user(&fx->sw_reserved,
			   sizeof(struct _fpx_sw_bytes));
	if (unlikely(err))
		return -EFAULT;

133
	/* See comment in fxsave() below. */
134 135 136 137 138 139 140 141 142 143 144
#ifdef CONFIG_AS_FXSAVEQ
	asm volatile("1:  fxsaveq %[fx]\n\t"
		     "2:\n"
		     ".section .fixup,\"ax\"\n"
		     "3:  movl $-1,%[err]\n"
		     "    jmp  2b\n"
		     ".previous\n"
		     _ASM_EXTABLE(1b, 3b)
		     : [err] "=r" (err), [fx] "=m" (*fx)
		     : "0" (0));
#else
R
Roland McGrath 已提交
145 146 147 148 149 150
	asm volatile("1:  rex64/fxsave (%[fx])\n\t"
		     "2:\n"
		     ".section .fixup,\"ax\"\n"
		     "3:  movl $-1,%[err]\n"
		     "    jmp  2b\n"
		     ".previous\n"
151
		     _ASM_EXTABLE(1b, 3b)
R
Roland McGrath 已提交
152
		     : [err] "=r" (err), "=m" (*fx)
153
		     : [fx] "R" (fx), "0" (0));
154
#endif
155 156
	if (unlikely(err) &&
	    __clear_user(fx, sizeof(struct i387_fxsave_struct)))
R
Roland McGrath 已提交
157 158 159 160 161
		err = -EFAULT;
	/* No need to clear here because the caller clears USED_MATH */
	return err;
}

162
static inline void fpu_fxsave(struct fpu *fpu)
R
Roland McGrath 已提交
163 164 165 166 167
{
	/* Using "rex64; fxsave %0" is broken because, if the memory operand
	   uses any extended registers for addressing, a second REX prefix
	   will be generated (to the assembler, rex64 followed by semicolon
	   is a separate instruction), and hence the 64-bitness is lost. */
168

169
#ifdef CONFIG_AS_FXSAVEQ
R
Roland McGrath 已提交
170 171 172
	/* Using "fxsaveq %0" would be the ideal choice, but is only supported
	   starting with gas 2.16. */
	__asm__ __volatile__("fxsaveq %0"
173
			     : "=m" (fpu->state->fxsave));
174
#else
R
Roland McGrath 已提交
175 176 177
	/* Using, as a workaround, the properly prefixed form below isn't
	   accepted by any binutils version so far released, complaining that
	   the same type of prefix is used twice if an extended register is
178 179 180 181
	   needed for addressing (fix submitted to mainline 2005-11-21).
	asm volatile("rex64/fxsave %0"
		     : "=m" (fpu->state->fxsave));
	   This, however, we can work around by forcing the compiler to select
R
Roland McGrath 已提交
182
	   an addressing mode that doesn't require extended registers. */
183 184 185
	asm volatile("rex64/fxsave (%[fx])"
		     : "=m" (fpu->state->fxsave)
		     : [fx] "R" (&fpu->state->fxsave));
R
Roland McGrath 已提交
186
#endif
187 188
}

R
Roland McGrath 已提交
189 190
#else  /* CONFIG_X86_32 */

J
Jiri Slaby 已提交
191 192
/* perform fxrstor iff the processor has extended states, otherwise frstor */
static inline int fxrstor_checking(struct i387_fxsave_struct *fx)
R
Roland McGrath 已提交
193 194 195 196 197 198 199 200 201
{
	/*
	 * The "nop" is needed to make the instructions the same
	 * length.
	 */
	alternative_input(
		"nop ; frstor %1",
		"fxrstor %1",
		X86_FEATURE_FXSR,
J
Jiri Slaby 已提交
202 203
		"m" (*fx));

204
	return 0;
R
Roland McGrath 已提交
205 206
}

207 208 209 210 211 212
static inline void fpu_fxsave(struct fpu *fpu)
{
	asm volatile("fxsave %[fx]"
		     : [fx] "=m" (fpu->state->fxsave));
}

B
Brian Gerst 已提交
213 214
#endif	/* CONFIG_X86_64 */

R
Roland McGrath 已提交
215 216 217 218 219 220
/* We need a safe address that is cheap to find and that is already
   in L1 during context switch. The best choices are unfortunately
   different for UP and SMP */
#ifdef CONFIG_SMP
#define safe_address (__per_cpu_offset[0])
#else
221
#define safe_address (__get_cpu_var(kernel_cpustat).cpustat[CPUTIME_USER])
R
Roland McGrath 已提交
222 223 224 225 226
#endif

/*
 * These must be called with preempt disabled
 */
227
static inline void fpu_save_init(struct fpu *fpu)
R
Roland McGrath 已提交
228
{
A
Avi Kivity 已提交
229
	if (use_xsave()) {
230
		fpu_xsave(fpu);
231 232 233 234

		/*
		 * xsave header may indicate the init state of the FP.
		 */
235 236 237 238 239
		if (!(fpu->state->xsave.xsave_hdr.xstate_bv & XSTATE_FP))
			return;
	} else if (use_fxsr()) {
		fpu_fxsave(fpu);
	} else {
240
		asm volatile("fnsave %[fx]; fwait"
241 242
			     : [fx] "=m" (fpu->state->fsave));
		return;
243 244
	}

245 246 247
	if (unlikely(fpu->state->fxsave.swd & X87_FSW_ES))
		asm volatile("fnclex");

R
Roland McGrath 已提交
248 249 250 251
	/* AMD K7/K8 CPUs don't save/restore FDP/FIP/FOP unless an exception
	   is pending.  Clear the x87 state here by setting it to fixed
	   values. safe_address is a random variable that should be in L1 */
	alternative_input(
B
Brian Gerst 已提交
252
		ASM_NOP8 ASM_NOP2,
R
Roland McGrath 已提交
253
		"emms\n\t"	  	/* clear stack tags */
B
Brian Gerst 已提交
254
		"fildl %P[addr]",	/* set F?P to defined value */
R
Roland McGrath 已提交
255 256
		X86_FEATURE_FXSAVE_LEAK,
		[addr] "m" (safe_address));
257 258 259 260 261
}

static inline void __save_init_fpu(struct task_struct *tsk)
{
	fpu_save_init(&tsk->thread.fpu);
R
Roland McGrath 已提交
262 263 264
	task_thread_info(tsk)->status &= ~TS_USEDFPU;
}

265 266 267 268 269 270
static inline int fpu_fxrstor_checking(struct fpu *fpu)
{
	return fxrstor_checking(&fpu->state->fxsave);
}

static inline int fpu_restore_checking(struct fpu *fpu)
J
Jiri Slaby 已提交
271
{
A
Avi Kivity 已提交
272
	if (use_xsave())
273
		return fpu_xrstor_checking(fpu);
J
Jiri Slaby 已提交
274
	else
275 276 277 278 279 280
		return fpu_fxrstor_checking(fpu);
}

static inline int restore_fpu_checking(struct task_struct *tsk)
{
	return fpu_restore_checking(&tsk->thread.fpu);
J
Jiri Slaby 已提交
281 282
}

R
Roland McGrath 已提交
283 284 285
/*
 * Signal frame handlers...
 */
286 287
extern int save_i387_xstate(void __user *buf);
extern int restore_i387_xstate(void __user *buf);
R
Roland McGrath 已提交
288 289 290 291 292 293 294 295 296 297 298 299 300

static inline void __unlazy_fpu(struct task_struct *tsk)
{
	if (task_thread_info(tsk)->status & TS_USEDFPU) {
		__save_init_fpu(tsk);
		stts();
	} else
		tsk->fpu_counter = 0;
}

static inline void __clear_fpu(struct task_struct *tsk)
{
	if (task_thread_info(tsk)->status & TS_USEDFPU) {
B
Brian Gerst 已提交
301 302 303 304
		/* Ignore delayed exceptions from user space */
		asm volatile("1: fwait\n"
			     "2:\n"
			     _ASM_EXTABLE(1b, 2b));
R
Roland McGrath 已提交
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
		task_thread_info(tsk)->status &= ~TS_USEDFPU;
		stts();
	}
}

static inline void kernel_fpu_begin(void)
{
	struct thread_info *me = current_thread_info();
	preempt_disable();
	if (me->status & TS_USEDFPU)
		__save_init_fpu(me->task);
	else
		clts();
}

static inline void kernel_fpu_end(void)
{
	stts();
	preempt_enable();
}

326 327 328 329 330 331 332 333
static inline bool irq_fpu_usable(void)
{
	struct pt_regs *regs;

	return !in_interrupt() || !(regs = get_irq_regs()) || \
		user_mode(regs) || (read_cr0() & X86_CR0_TS);
}

334 335 336
/*
 * Some instructions like VIA's padlock instructions generate a spurious
 * DNA fault but don't modify SSE registers. And these instructions
337 338
 * get used from interrupt context as well. To prevent these kernel instructions
 * in interrupt context interacting wrongly with other user/kernel fpu usage, we
339 340 341 342 343
 * should use them only in the context of irq_ts_save/restore()
 */
static inline int irq_ts_save(void)
{
	/*
344 345 346
	 * If in process context and not atomic, we can take a spurious DNA fault.
	 * Otherwise, doing clts() in process context requires disabling preemption
	 * or some heavy lifting like kernel_fpu_begin()
347
	 */
348
	if (!in_atomic())
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
		return 0;

	if (read_cr0() & X86_CR0_TS) {
		clts();
		return 1;
	}

	return 0;
}

static inline void irq_ts_restore(int TS_state)
{
	if (TS_state)
		stts();
}

R
Roland McGrath 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395
/*
 * These disable preemption on their own and are safe
 */
static inline void save_init_fpu(struct task_struct *tsk)
{
	preempt_disable();
	__save_init_fpu(tsk);
	stts();
	preempt_enable();
}

static inline void unlazy_fpu(struct task_struct *tsk)
{
	preempt_disable();
	__unlazy_fpu(tsk);
	preempt_enable();
}

static inline void clear_fpu(struct task_struct *tsk)
{
	preempt_disable();
	__clear_fpu(tsk);
	preempt_enable();
}

/*
 * i387 state interaction
 */
static inline unsigned short get_fpu_cwd(struct task_struct *tsk)
{
	if (cpu_has_fxsr) {
396
		return tsk->thread.fpu.state->fxsave.cwd;
R
Roland McGrath 已提交
397
	} else {
398
		return (unsigned short)tsk->thread.fpu.state->fsave.cwd;
R
Roland McGrath 已提交
399 400 401 402 403 404
	}
}

static inline unsigned short get_fpu_swd(struct task_struct *tsk)
{
	if (cpu_has_fxsr) {
405
		return tsk->thread.fpu.state->fxsave.swd;
R
Roland McGrath 已提交
406
	} else {
407
		return (unsigned short)tsk->thread.fpu.state->fsave.swd;
R
Roland McGrath 已提交
408 409 410 411 412 413
	}
}

static inline unsigned short get_fpu_mxcsr(struct task_struct *tsk)
{
	if (cpu_has_xmm) {
414
		return tsk->thread.fpu.state->fxsave.mxcsr;
R
Roland McGrath 已提交
415 416 417 418 419
	} else {
		return MXCSR_DEFAULT;
	}
}

420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
static bool fpu_allocated(struct fpu *fpu)
{
	return fpu->state != NULL;
}

static inline int fpu_alloc(struct fpu *fpu)
{
	if (fpu_allocated(fpu))
		return 0;
	fpu->state = kmem_cache_alloc(task_xstate_cachep, GFP_KERNEL);
	if (!fpu->state)
		return -ENOMEM;
	WARN_ON((unsigned long)fpu->state & 15);
	return 0;
}

static inline void fpu_free(struct fpu *fpu)
{
	if (fpu->state) {
		kmem_cache_free(task_xstate_cachep, fpu->state);
		fpu->state = NULL;
	}
}

static inline void fpu_copy(struct fpu *dst, struct fpu *src)
{
	memcpy(dst->state, src->state, xstate_size);
}

S
Sheng Yang 已提交
449 450
extern void fpu_finit(struct fpu *fpu);

451 452
#endif /* __ASSEMBLY__ */

H
H. Peter Anvin 已提交
453
#endif /* _ASM_X86_I387_H */